blob: 86a7346f6f20d079fc69adac655f9cd464fd2e04 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
Michael Ellermana7de7c72007-05-08 12:58:36 +100039#include "mpic.h"
40
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100051#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000052#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100057#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
Zang Roy-r6191172335932006-08-25 14:16:30 +100059#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060086 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100087
88 MPIC_IRQ_BASE,
89 MPIC_IRQ_STRIDE,
90 MPIC_IRQ_VECTOR_PRI,
91 MPIC_VECPRI_VECTOR_MASK,
92 MPIC_VECPRI_POLARITY_POSITIVE,
93 MPIC_VECPRI_POLARITY_NEGATIVE,
94 MPIC_VECPRI_SENSE_LEVEL,
95 MPIC_VECPRI_SENSE_EDGE,
96 MPIC_VECPRI_POLARITY_MASK,
97 MPIC_VECPRI_SENSE_MASK,
98 MPIC_IRQ_DESTINATION
99 },
100 [1] = { /* Tsi108/109 PIC */
101 TSI108_GREG_BASE,
102 TSI108_GREG_FEATURE_0,
103 TSI108_GREG_GLOBAL_CONF_0,
104 TSI108_GREG_VENDOR_ID,
105 TSI108_GREG_IPI_VECTOR_PRI_0,
106 TSI108_GREG_IPI_STRIDE,
107 TSI108_GREG_SPURIOUS,
108 TSI108_GREG_TIMER_FREQ,
109
110 TSI108_TIMER_BASE,
111 TSI108_TIMER_STRIDE,
112 TSI108_TIMER_CURRENT_CNT,
113 TSI108_TIMER_BASE_CNT,
114 TSI108_TIMER_VECTOR_PRI,
115 TSI108_TIMER_DESTINATION,
116
117 TSI108_CPU_BASE,
118 TSI108_CPU_STRIDE,
119 TSI108_CPU_IPI_DISPATCH_0,
120 TSI108_CPU_IPI_DISPATCH_STRIDE,
121 TSI108_CPU_CURRENT_TASK_PRI,
122 TSI108_CPU_WHOAMI,
123 TSI108_CPU_INTACK,
124 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600125 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000126
127 TSI108_IRQ_BASE,
128 TSI108_IRQ_STRIDE,
129 TSI108_IRQ_VECTOR_PRI,
130 TSI108_VECPRI_VECTOR_MASK,
131 TSI108_VECPRI_POLARITY_POSITIVE,
132 TSI108_VECPRI_POLARITY_NEGATIVE,
133 TSI108_VECPRI_SENSE_LEVEL,
134 TSI108_VECPRI_SENSE_EDGE,
135 TSI108_VECPRI_POLARITY_MASK,
136 TSI108_VECPRI_SENSE_MASK,
137 TSI108_IRQ_DESTINATION
138 },
139};
140
141#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
142
143#else /* CONFIG_MPIC_WEIRD */
144
145#define MPIC_INFO(name) MPIC_##name
146
147#endif /* CONFIG_MPIC_WEIRD */
148
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149/*
150 * Register accessor functions
151 */
152
153
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100154static inline u32 _mpic_read(enum mpic_reg_type type,
155 struct mpic_reg_bank *rb,
156 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000157{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100158 switch(type) {
159#ifdef CONFIG_PPC_DCR
160 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000161 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100162#endif
163 case mpic_access_mmio_be:
164 return in_be32(rb->base + (reg >> 2));
165 case mpic_access_mmio_le:
166 default:
167 return in_le32(rb->base + (reg >> 2));
168 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169}
170
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100171static inline void _mpic_write(enum mpic_reg_type type,
172 struct mpic_reg_bank *rb,
173 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100175 switch(type) {
176#ifdef CONFIG_PPC_DCR
177 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100178 dcr_write(rb->dhost, reg, value);
179 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100180#endif
181 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100182 out_be32(rb->base + (reg >> 2), value);
183 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100184 case mpic_access_mmio_le:
185 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100186 out_le32(rb->base + (reg >> 2), value);
187 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100188 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189}
190
191static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
192{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100193 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000194 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
195 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100197 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
198 type = mpic_access_mmio_be;
199 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200}
201
202static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
203{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000204 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
205 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208}
209
210static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
211{
212 unsigned int cpu = 0;
213
214 if (mpic->flags & MPIC_PRIMARY)
215 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100216 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217}
218
219static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
220{
221 unsigned int cpu = 0;
222
223 if (mpic->flags & MPIC_PRIMARY)
224 cpu = hard_smp_processor_id();
225
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100226 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
229static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
230{
231 unsigned int isu = src_no >> mpic->isu_shift;
232 unsigned int idx = src_no & mpic->isu_mask;
233
Olof Johansson0d72ba92007-09-08 05:13:19 +1000234#ifdef CONFIG_MPIC_BROKEN_REGREAD
235 if (reg == 0)
236 return mpic->isu_reg0_shadow[idx];
237 else
238#endif
239 return _mpic_read(mpic->reg_type, &mpic->isus[isu],
240 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000241}
242
243static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
244 unsigned int reg, u32 value)
245{
246 unsigned int isu = src_no >> mpic->isu_shift;
247 unsigned int idx = src_no & mpic->isu_mask;
248
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100249 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000250 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000251
252#ifdef CONFIG_MPIC_BROKEN_REGREAD
253 if (reg == 0)
254 mpic->isu_reg0_shadow[idx] = value;
255#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256}
257
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100258#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
259#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000260#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
261#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
262#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
263#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
264#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
265#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
266
267
268/*
269 * Low level utility functions
270 */
271
272
Becky Brucec51a3fd2008-01-14 20:56:18 -0600273static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100274 struct mpic_reg_bank *rb, unsigned int offset,
275 unsigned int size)
276{
277 rb->base = ioremap(phys_addr + offset, size);
278 BUG_ON(rb->base == NULL);
279}
280
281#ifdef CONFIG_PPC_DCR
282static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
283 unsigned int offset, unsigned int size)
284{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000285 const u32 *dbasep;
286
287 dbasep = of_get_property(mpic->irqhost->of_node, "dcr-reg", NULL);
288
289 rb->dhost = dcr_map(mpic->irqhost->of_node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100290 BUG_ON(!DCR_MAP_OK(rb->dhost));
291}
292
Becky Brucec51a3fd2008-01-14 20:56:18 -0600293static inline void mpic_map(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100294 struct mpic_reg_bank *rb, unsigned int offset,
295 unsigned int size)
296{
297 if (mpic->flags & MPIC_USES_DCR)
298 _mpic_map_dcr(mpic, rb, offset, size);
299 else
300 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
301}
302#else /* CONFIG_PPC_DCR */
303#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
304#endif /* !CONFIG_PPC_DCR */
305
306
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000307
308/* Check if we have one of those nice broken MPICs with a flipped endian on
309 * reads from IPI registers
310 */
311static void __init mpic_test_broken_ipi(struct mpic *mpic)
312{
313 u32 r;
314
Zang Roy-r6191172335932006-08-25 14:16:30 +1000315 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
316 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317
318 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
319 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
320 mpic->flags |= MPIC_BROKEN_IPI;
321 }
322}
323
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000324#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325
326/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
327 * to force the edge setting on the MPIC and do the ack workaround.
328 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100329static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100331 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000332 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100333 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000334}
335
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100336
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100337static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100339 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000340
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100341 if (fixup->applebase) {
342 unsigned int soff = (fixup->index >> 3) & ~3;
343 unsigned int mask = 1U << (fixup->index & 0x1f);
344 writel(mask, fixup->applebase + soff);
345 } else {
346 spin_lock(&mpic->fixup_lock);
347 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
348 writel(fixup->data, fixup->base + 4);
349 spin_unlock(&mpic->fixup_lock);
350 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351}
352
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100353static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
354 unsigned int irqflags)
355{
356 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
357 unsigned long flags;
358 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100360 if (fixup->base == NULL)
361 return;
362
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700363 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100364 source, irqflags, fixup->index);
365 spin_lock_irqsave(&mpic->fixup_lock, flags);
366 /* Enable and configure */
367 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
368 tmp = readl(fixup->base + 4);
369 tmp &= ~(0x23U);
370 if (irqflags & IRQ_LEVEL)
371 tmp |= 0x22;
372 writel(tmp, fixup->base + 4);
373 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000374
375#ifdef CONFIG_PM
376 /* use the lowest bit inverted to the actual HW,
377 * set if this fixup was enabled, clear otherwise */
378 mpic->save_data[source].fixup_data = tmp | 1;
379#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100380}
381
382static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
383 unsigned int irqflags)
384{
385 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
386 unsigned long flags;
387 u32 tmp;
388
389 if (fixup->base == NULL)
390 return;
391
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700392 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100393
394 /* Disable */
395 spin_lock_irqsave(&mpic->fixup_lock, flags);
396 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
397 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100398 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100399 writel(tmp, fixup->base + 4);
400 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000401
402#ifdef CONFIG_PM
403 /* use the lowest bit inverted to the actual HW,
404 * set if this fixup was enabled, clear otherwise */
405 mpic->save_data[source].fixup_data = tmp & ~1;
406#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100407}
408
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000409#ifdef CONFIG_PCI_MSI
410static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
411 unsigned int devfn)
412{
413 u8 __iomem *base;
414 u8 pos, flags;
415 u64 addr = 0;
416
417 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
418 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
419 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
420 if (id == PCI_CAP_ID_HT) {
421 id = readb(devbase + pos + 3);
422 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
423 break;
424 }
425 }
426
427 if (pos == 0)
428 return;
429
430 base = devbase + pos;
431
432 flags = readb(base + HT_MSI_FLAGS);
433 if (!(flags & HT_MSI_FLAGS_FIXED)) {
434 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
435 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
436 }
437
438 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%lx\n",
439 PCI_SLOT(devfn), PCI_FUNC(devfn),
440 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
441
442 if (!(flags & HT_MSI_FLAGS_ENABLE))
443 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
444}
445#else
446static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
447 unsigned int devfn)
448{
449 return;
450}
451#endif
452
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100453static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
454 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000455{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100456 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100457 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000458 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100459 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100461 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
462 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
463 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400464 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100465 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100466 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100467 break;
468 }
469 }
470 if (pos == 0)
471 return;
472
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100473 base = devbase + pos;
474 writeb(0x01, base + 2);
475 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100476
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100477 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
478 " has %d irqs\n",
479 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100480
481 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100482 writeb(0x10 + 2 * i, base + 2);
483 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000484 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100485 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
486 /* mask it , will be unmasked later */
487 tmp |= 0x1;
488 writel(tmp, base + 4);
489 mpic->fixups[irq].index = i;
490 mpic->fixups[irq].base = base;
491 /* Apple HT PIC has a non-standard way of doing EOIs */
492 if ((vdid & 0xffff) == 0x106b)
493 mpic->fixups[irq].applebase = devbase + 0x60;
494 else
495 mpic->fixups[irq].applebase = NULL;
496 writeb(0x11 + 2 * i, base + 2);
497 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000498 }
499}
500
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000501
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100502static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000503{
504 unsigned int devfn;
505 u8 __iomem *cfgspace;
506
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100507 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000508
509 /* Allocate fixups array */
510 mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
511 BUG_ON(mpic->fixups == NULL);
512 memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
513
514 /* Init spinlock */
515 spin_lock_init(&mpic->fixup_lock);
516
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100517 /* Map U3 config space. We assume all IO-APICs are on the primary bus
518 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000519 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100520 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000521 BUG_ON(cfgspace == NULL);
522
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100523 /* Now we scan all slots. We do a very quick scan, we read the header
524 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100526 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000527 u8 __iomem *devbase = cfgspace + (devfn << 8);
528 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
529 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100530 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000531
532 DBG("devfn %x, l: %x\n", devfn, l);
533
534 /* If no device, skip */
535 if (l == 0xffffffff || l == 0x00000000 ||
536 l == 0x0000ffff || l == 0xffff0000)
537 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100538 /* Check if is supports capability lists */
539 s = readw(devbase + PCI_STATUS);
540 if (!(s & PCI_STATUS_CAP_LIST))
541 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000542
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100543 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000544 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546 next:
547 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100548 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549 devfn += 7;
550 }
551}
552
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000553#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700554
555static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
556{
557 return 0;
558}
559
560static void __init mpic_scan_ht_pics(struct mpic *mpic)
561{
562}
563
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000564#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000565
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000566#ifdef CONFIG_SMP
567static int irq_choose_cpu(unsigned int virt_irq)
568{
569 cpumask_t mask = irq_desc[virt_irq].affinity;
570 int cpuid;
571
572 if (cpus_equal(mask, CPU_MASK_ALL)) {
573 static int irq_rover;
574 static DEFINE_SPINLOCK(irq_rover_lock);
575 unsigned long flags;
576
577 /* Round-robin distribution... */
578 do_round_robin:
579 spin_lock_irqsave(&irq_rover_lock, flags);
580
581 while (!cpu_online(irq_rover)) {
582 if (++irq_rover >= NR_CPUS)
583 irq_rover = 0;
584 }
585 cpuid = irq_rover;
586 do {
587 if (++irq_rover >= NR_CPUS)
588 irq_rover = 0;
589 } while (!cpu_online(irq_rover));
590
591 spin_unlock_irqrestore(&irq_rover_lock, flags);
592 } else {
593 cpumask_t tmp;
594
595 cpus_and(tmp, cpu_online_map, mask);
596
597 if (cpus_empty(tmp))
598 goto do_round_robin;
599
600 cpuid = first_cpu(tmp);
601 }
602
603 return cpuid;
604}
605#else
606static int irq_choose_cpu(unsigned int virt_irq)
607{
608 return hard_smp_processor_id();
609}
610#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000611
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000612#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
613
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000614/* Find an mpic associated with a given linux interrupt */
615static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
616{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000617 unsigned int src = mpic_irq_to_hw(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600618 struct mpic *mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000619
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000620 if (irq < NUM_ISA_INTERRUPTS)
621 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000622
Olof Johansson7df24572007-01-28 23:33:18 -0600623 mpic = irq_desc[irq].chip_data;
624
625 if (is_ipi)
626 *is_ipi = (src >= mpic->ipi_vecs[0] &&
627 src <= mpic->ipi_vecs[3]);
628
629 return mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000630}
631
632/* Convert a cpu mask from logical to physical cpu numbers. */
633static inline u32 mpic_physmask(u32 cpumask)
634{
635 int i;
636 u32 mask = 0;
637
638 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
639 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
640 return mask;
641}
642
643#ifdef CONFIG_SMP
644/* Get the mpic structure from the IPI number */
645static inline struct mpic * mpic_from_ipi(unsigned int ipi)
646{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000647 return irq_desc[ipi].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000648}
649#endif
650
651/* Get the mpic structure from the irq number */
652static inline struct mpic * mpic_from_irq(unsigned int irq)
653{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000654 return irq_desc[irq].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000655}
656
657/* Send an EOI */
658static inline void mpic_eoi(struct mpic *mpic)
659{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000660 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
661 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662}
663
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664/*
665 * Linux descriptor level callbacks
666 */
667
668
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000669void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000670{
671 unsigned int loops = 100000;
672 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000673 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000675 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676
Zang Roy-r6191172335932006-08-25 14:16:30 +1000677 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
678 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100679 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000680 /* make sure mask gets to controller before we return to user */
681 do {
682 if (!loops--) {
683 printk(KERN_ERR "mpic_enable_irq timeout\n");
684 break;
685 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000686 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100687}
688
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000689void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000690{
691 unsigned int loops = 100000;
692 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000693 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694
695 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
696
Zang Roy-r6191172335932006-08-25 14:16:30 +1000697 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
698 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100699 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000700
701 /* make sure mask gets to controller before we return to user */
702 do {
703 if (!loops--) {
704 printk(KERN_ERR "mpic_enable_irq timeout\n");
705 break;
706 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000707 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708}
709
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000710void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000711{
712 struct mpic *mpic = mpic_from_irq(irq);
713
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100714#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000715 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100716#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 /* We always EOI on end_irq() even for edge interrupts since that
718 * should only lower the priority, the MPIC should have properly
719 * latched another edge interrupt coming in anyway
720 */
721
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000722 mpic_eoi(mpic);
723}
724
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000725#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000726
727static void mpic_unmask_ht_irq(unsigned int irq)
728{
729 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000730 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000731
732 mpic_unmask_irq(irq);
733
734 if (irq_desc[irq].status & IRQ_LEVEL)
735 mpic_ht_end_irq(mpic, src);
736}
737
738static unsigned int mpic_startup_ht_irq(unsigned int irq)
739{
740 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000741 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000742
743 mpic_unmask_irq(irq);
744 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
745
746 return 0;
747}
748
749static void mpic_shutdown_ht_irq(unsigned int irq)
750{
751 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000752 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000753
754 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
755 mpic_mask_irq(irq);
756}
757
758static void mpic_end_ht_irq(unsigned int irq)
759{
760 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000761 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000762
763#ifdef DEBUG_IRQ
764 DBG("%s: end_irq: %d\n", mpic->name, irq);
765#endif
766 /* We always EOI on end_irq() even for edge interrupts since that
767 * should only lower the priority, the MPIC should have properly
768 * latched another edge interrupt coming in anyway
769 */
770
771 if (irq_desc[irq].status & IRQ_LEVEL)
772 mpic_ht_end_irq(mpic, src);
773 mpic_eoi(mpic);
774}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000775#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000776
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777#ifdef CONFIG_SMP
778
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000779static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780{
781 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600782 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783
784 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
785 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
786}
787
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000788static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000789{
790 /* NEVER disable an IPI... that's just plain wrong! */
791}
792
793static void mpic_end_ipi(unsigned int irq)
794{
795 struct mpic *mpic = mpic_from_ipi(irq);
796
797 /*
798 * IPIs are marked IRQ_PER_CPU. This has the side effect of
799 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
800 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700801 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000802 * irqs disabled.
803 */
804 mpic_eoi(mpic);
805}
806
807#endif /* CONFIG_SMP */
808
Olof Johansson17b5ee02007-09-18 06:12:29 +1000809void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000810{
811 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000812 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000813
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000814 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
815 int cpuid = irq_choose_cpu(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000817 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
818 } else {
819 cpumask_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000820
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000821 cpus_and(tmp, cpumask, cpu_online_map);
822
823 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
824 mpic_physmask(cpus_addr(tmp)[0]));
825 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826}
827
Zang Roy-r6191172335932006-08-25 14:16:30 +1000828static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000829{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000830 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700831 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000832 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000833 return MPIC_INFO(VECPRI_SENSE_EDGE) |
834 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000835 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700836 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000837 return MPIC_INFO(VECPRI_SENSE_EDGE) |
838 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000839 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000840 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
841 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000842 case IRQ_TYPE_LEVEL_LOW:
843 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000844 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
845 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000846 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700847}
848
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000849int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700850{
851 struct mpic *mpic = mpic_from_irq(virq);
852 unsigned int src = mpic_irq_to_hw(virq);
853 struct irq_desc *desc = get_irq_desc(virq);
854 unsigned int vecpri, vold, vnew;
855
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700856 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
857 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700858
859 if (src >= mpic->irq_count)
860 return -EINVAL;
861
862 if (flow_type == IRQ_TYPE_NONE)
863 if (mpic->senses && src < mpic->senses_count)
864 flow_type = mpic->senses[src];
865 if (flow_type == IRQ_TYPE_NONE)
866 flow_type = IRQ_TYPE_LEVEL_LOW;
867
868 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
869 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
870 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
871 desc->status |= IRQ_LEVEL;
872
873 if (mpic_is_ht_interrupt(mpic, src))
874 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
875 MPIC_VECPRI_SENSE_EDGE;
876 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000877 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700878
Zang Roy-r6191172335932006-08-25 14:16:30 +1000879 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
880 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
881 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700882 vnew |= vecpri;
883 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000884 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700885
886 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000887}
888
Olof Johansson38958dd2007-12-12 17:44:46 +1100889void mpic_set_vector(unsigned int virq, unsigned int vector)
890{
891 struct mpic *mpic = mpic_from_irq(virq);
892 unsigned int src = mpic_irq_to_hw(virq);
893 unsigned int vecpri;
894
895 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
896 mpic, virq, src, vector);
897
898 if (src >= mpic->irq_count)
899 return;
900
901 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
902 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
903 vecpri |= vector;
904 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
905}
906
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000907static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700908 .mask = mpic_mask_irq,
909 .unmask = mpic_unmask_irq,
910 .eoi = mpic_end_irq,
911 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000912};
913
914#ifdef CONFIG_SMP
915static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700916 .mask = mpic_mask_ipi,
917 .unmask = mpic_unmask_ipi,
918 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000919};
920#endif /* CONFIG_SMP */
921
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000922#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000923static struct irq_chip mpic_irq_ht_chip = {
924 .startup = mpic_startup_ht_irq,
925 .shutdown = mpic_shutdown_ht_irq,
926 .mask = mpic_mask_irq,
927 .unmask = mpic_unmask_ht_irq,
928 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700929 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000930};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000931#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000932
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000933
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000934static int mpic_host_match(struct irq_host *h, struct device_node *node)
935{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000936 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000937 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000938}
939
940static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700941 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000942{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000943 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700944 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000945
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700946 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000947
Olof Johansson7df24572007-01-28 23:33:18 -0600948 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000949 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000950 if (mpic->protected && test_bit(hw, mpic->protected))
951 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700952
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000953#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600954 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000955 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
956
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700957 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000958 set_irq_chip_data(virq, mpic);
959 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
960 handle_percpu_irq);
961 return 0;
962 }
963#endif /* CONFIG_SMP */
964
965 if (hw >= mpic->irq_count)
966 return -EINVAL;
967
Michael Ellermana7de7c72007-05-08 12:58:36 +1000968 mpic_msi_reserve_hwirq(mpic, hw);
969
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700970 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000971 chip = &mpic->hc_irq;
972
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000973#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000974 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700975 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000976 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000977#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000978
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700979 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980
981 set_irq_chip_data(virq, mpic);
982 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700983
984 /* Set default irq type */
985 set_irq_type(virq, IRQ_TYPE_NONE);
986
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000987 return 0;
988}
989
990static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
991 u32 *intspec, unsigned int intsize,
992 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
993
994{
995 static unsigned char map_mpic_senses[4] = {
996 IRQ_TYPE_EDGE_RISING,
997 IRQ_TYPE_LEVEL_LOW,
998 IRQ_TYPE_LEVEL_HIGH,
999 IRQ_TYPE_EDGE_FALLING,
1000 };
1001
1002 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001003 if (intsize > 1) {
1004 u32 mask = 0x3;
1005
1006 /* Apple invented a new race of encoding on machines with
1007 * an HT APIC. They encode, among others, the index within
1008 * the HT APIC. We don't care about it here since thankfully,
1009 * it appears that they have the APIC already properly
1010 * configured, and thus our current fixup code that reads the
1011 * APIC config works fine. However, we still need to mask out
1012 * bits in the specifier to make sure we only get bit 0 which
1013 * is the level/edge bit (the only sense bit exposed by Apple),
1014 * as their bit 1 means something else.
1015 */
1016 if (machine_is(powermac))
1017 mask = 0x1;
1018 *out_flags = map_mpic_senses[intspec[1] & mask];
1019 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001020 *out_flags = IRQ_TYPE_NONE;
1021
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001022 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1023 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1024
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025 return 0;
1026}
1027
1028static struct irq_host_ops mpic_host_ops = {
1029 .match = mpic_host_match,
1030 .map = mpic_host_map,
1031 .xlate = mpic_host_xlate,
1032};
1033
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001034/*
1035 * Exported functions
1036 */
1037
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001038struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001039 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001040 unsigned int flags,
1041 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001043 const char *name)
1044{
1045 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001046 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001047 const char *vers;
1048 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001049 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001050 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001051
1052 mpic = alloc_bootmem(sizeof(struct mpic));
1053 if (mpic == NULL)
1054 return NULL;
1055
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001056 memset(mpic, 0, sizeof(struct mpic));
1057 mpic->name = name;
1058
Michael Ellerman19fc65b2008-05-26 12:12:32 +10001059 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
Michael Ellerman52964f82007-08-28 18:47:54 +10001060 isu_size, &mpic_host_ops,
Olof Johansson7df24572007-01-28 23:33:18 -06001061 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
Michael Ellerman19fc65b2008-05-26 12:12:32 +10001062 if (mpic->irqhost == NULL)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001063 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064
1065 mpic->irqhost->host_data = mpic;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001066 mpic->hc_irq = mpic_irq_chip;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001067 mpic->hc_irq.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001068 if (flags & MPIC_PRIMARY)
1069 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001070#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001071 mpic->hc_ht_irq = mpic_irq_ht_chip;
1072 mpic->hc_ht_irq.typename = name;
1073 if (flags & MPIC_PRIMARY)
1074 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001075#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001076
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001077#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001078 mpic->hc_ipi = mpic_ipi_chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001079 mpic->hc_ipi.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001080#endif /* CONFIG_SMP */
1081
1082 mpic->flags = flags;
1083 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001084 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001085 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001086
Olof Johansson7df24572007-01-28 23:33:18 -06001087 if (flags & MPIC_LARGE_VECTORS)
1088 intvec_top = 2047;
1089 else
1090 intvec_top = 255;
1091
1092 mpic->timer_vecs[0] = intvec_top - 8;
1093 mpic->timer_vecs[1] = intvec_top - 7;
1094 mpic->timer_vecs[2] = intvec_top - 6;
1095 mpic->timer_vecs[3] = intvec_top - 5;
1096 mpic->ipi_vecs[0] = intvec_top - 4;
1097 mpic->ipi_vecs[1] = intvec_top - 3;
1098 mpic->ipi_vecs[2] = intvec_top - 2;
1099 mpic->ipi_vecs[3] = intvec_top - 1;
1100 mpic->spurious_vec = intvec_top;
1101
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001102 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001103 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001104 mpic->flags |= MPIC_BIG_ENDIAN;
1105
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001106 /* Look for protected sources */
1107 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001108 int psize;
1109 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001110 const u32 *psrc =
1111 of_get_property(node, "protected-sources", &psize);
1112 if (psrc) {
1113 psize /= 4;
1114 bits = intvec_top + 1;
1115 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
1116 mpic->protected = alloc_bootmem(mapsize);
1117 BUG_ON(mpic->protected == NULL);
1118 memset(mpic->protected, 0, mapsize);
1119 for (i = 0; i < psize; i++) {
1120 if (psrc[i] > intvec_top)
1121 continue;
1122 __set_bit(psrc[i], mpic->protected);
1123 }
1124 }
1125 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001126
Zang Roy-r6191172335932006-08-25 14:16:30 +10001127#ifdef CONFIG_MPIC_WEIRD
1128 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1129#endif
1130
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001131 /* default register type */
1132 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1133 mpic_access_mmio_be : mpic_access_mmio_le;
1134
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001135 /* If no physical address is passed in, a device-node is mandatory */
1136 BUG_ON(paddr == 0 && node == NULL);
1137
1138 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001139 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001140#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001141 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001142 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001143#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001144 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001145#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001146 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001147
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001148 /* If the MPIC is not DCR based, and no physical address was passed
1149 * in, try to obtain one
1150 */
1151 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001152 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001153 BUG_ON(reg == NULL);
1154 paddr = of_translate_address(node, reg);
1155 BUG_ON(paddr == OF_BAD_ADDR);
1156 }
1157
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001158 /* Map the global registers */
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001159 mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1160 mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161
1162 /* Reset */
1163 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001164 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1165 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001166 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001167 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168 & MPIC_GREG_GCONF_RESET)
1169 mb();
1170 }
1171
Olof Johanssonf3653552007-12-20 13:11:18 -06001172 if (flags & MPIC_ENABLE_MCK)
1173 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1174 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1175 | MPIC_GREG_GCONF_MCK);
1176
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001177 /* Read feature register, calculate num CPUs and, for non-ISU
1178 * MPICs, num sources as well. On ISU MPICs, sources are counted
1179 * as ISUs are added
1180 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001181 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1182 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001183 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001184 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001185 if (flags & MPIC_BROKEN_FRR_NIRQS)
1186 mpic->num_sources = mpic->irq_count;
1187 else
1188 mpic->num_sources =
1189 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1190 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001191 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001192
1193 /* Map the per-CPU registers */
1194 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001195 mpic_map(mpic, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001196 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1197 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001198 }
1199
1200 /* Initialize main ISU if none provided */
1201 if (mpic->isu_size == 0) {
1202 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001203 mpic_map(mpic, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001204 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001205 }
1206 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1207 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1208
1209 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001210 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001211 case 1:
1212 vers = "1.0";
1213 break;
1214 case 2:
1215 vers = "1.2";
1216 break;
1217 case 3:
1218 vers = "1.3";
1219 break;
1220 default:
1221 vers = "<unknown>";
1222 break;
1223 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001224 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1225 " max %d CPUs\n",
1226 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1227 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1228 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001229
1230 mpic->next = mpics;
1231 mpics = mpic;
1232
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001233 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001234 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001235 irq_set_default_host(mpic->irqhost);
1236 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237
1238 return mpic;
1239}
1240
1241void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001242 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001243{
1244 unsigned int isu_first = isu_num * mpic->isu_size;
1245
1246 BUG_ON(isu_num >= MPIC_MAX_ISU);
1247
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001248 mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001249 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001250 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1251 mpic->num_sources = isu_first + mpic->isu_size;
1252}
1253
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001254void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1255{
1256 mpic->senses = senses;
1257 mpic->senses_count = count;
1258}
1259
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260void __init mpic_init(struct mpic *mpic)
1261{
1262 int i;
1263
1264 BUG_ON(mpic->num_sources == 0);
1265
1266 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1267
1268 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001269 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270
1271 /* Initialize timers: just disable them all */
1272 for (i = 0; i < 4; i++) {
1273 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001274 i * MPIC_INFO(TIMER_STRIDE) +
1275 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001276 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001277 i * MPIC_INFO(TIMER_STRIDE) +
1278 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001279 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001280 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001281 }
1282
1283 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1284 mpic_test_broken_ipi(mpic);
1285 for (i = 0; i < 4; i++) {
1286 mpic_ipi_write(i,
1287 MPIC_VECPRI_MASK |
1288 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001289 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001290 }
1291
1292 /* Initialize interrupt sources */
1293 if (mpic->irq_count == 0)
1294 mpic->irq_count = mpic->num_sources;
1295
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001296 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001297 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001298 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001299 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001300 mpic_u3msi_init(mpic);
1301 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001302
Olof Johansson38958dd2007-12-12 17:44:46 +11001303 mpic_pasemi_msi_init(mpic);
1304
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305 for (i = 0; i < mpic->num_sources; i++) {
1306 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001307 u32 vecpri = MPIC_VECPRI_MASK | i |
1308 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001310 /* check if protected */
1311 if (mpic->protected && test_bit(i, mpic->protected))
1312 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001313 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001314 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1315 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001316 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001317 }
1318
Olof Johansson7df24572007-01-28 23:33:18 -06001319 /* Init spurious vector */
1320 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001321
Zang Roy-r6191172335932006-08-25 14:16:30 +10001322 /* Disable 8259 passthrough, if supported */
1323 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1324 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1325 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1326 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001327
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001328 if (mpic->flags & MPIC_NO_BIAS)
1329 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1330 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1331 | MPIC_GREG_GCONF_NO_BIAS);
1332
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001333 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001334 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001335
1336#ifdef CONFIG_PM
1337 /* allocate memory to save mpic state */
1338 mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
1339 BUG_ON(mpic->save_data == NULL);
1340#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001341}
1342
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001343void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1344{
1345 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001346
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001347 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1348 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1349 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1350 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1351}
1352
1353void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1354{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001355 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001356 u32 v;
1357
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001358 spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001359 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1360 if (enable)
1361 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1362 else
1363 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1364 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001365 spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001366}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001367
1368void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1369{
Johannes Bergd9d10632008-02-21 20:39:01 +11001370 unsigned int is_ipi;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001371 struct mpic *mpic = mpic_find(irq, &is_ipi);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001372 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373 unsigned long flags;
1374 u32 reg;
1375
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001376 if (!mpic)
1377 return;
1378
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001379 spin_lock_irqsave(&mpic_lock, flags);
1380 if (is_ipi) {
Olof Johansson7df24572007-01-28 23:33:18 -06001381 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001382 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001383 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001384 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1385 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001386 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001387 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001388 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001389 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1390 }
1391 spin_unlock_irqrestore(&mpic_lock, flags);
1392}
1393
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001394void mpic_setup_this_cpu(void)
1395{
1396#ifdef CONFIG_SMP
1397 struct mpic *mpic = mpic_primary;
1398 unsigned long flags;
1399 u32 msk = 1 << hard_smp_processor_id();
1400 unsigned int i;
1401
1402 BUG_ON(mpic == NULL);
1403
1404 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1405
1406 spin_lock_irqsave(&mpic_lock, flags);
1407
1408 /* let the mpic know we want intrs. default affinity is 0xffffffff
1409 * until changed via /proc. That's how it's done on x86. If we want
1410 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001411 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412 */
1413 if (distribute_irqs) {
1414 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001415 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1416 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001417 }
1418
1419 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001420 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421
1422 spin_unlock_irqrestore(&mpic_lock, flags);
1423#endif /* CONFIG_SMP */
1424}
1425
1426int mpic_cpu_get_priority(void)
1427{
1428 struct mpic *mpic = mpic_primary;
1429
Zang Roy-r6191172335932006-08-25 14:16:30 +10001430 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431}
1432
1433void mpic_cpu_set_priority(int prio)
1434{
1435 struct mpic *mpic = mpic_primary;
1436
1437 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001438 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439}
1440
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001441void mpic_teardown_this_cpu(int secondary)
1442{
1443 struct mpic *mpic = mpic_primary;
1444 unsigned long flags;
1445 u32 msk = 1 << hard_smp_processor_id();
1446 unsigned int i;
1447
1448 BUG_ON(mpic == NULL);
1449
1450 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1451 spin_lock_irqsave(&mpic_lock, flags);
1452
1453 /* let the mpic know we don't want intrs. */
1454 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001455 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1456 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457
1458 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001459 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001460 /* We need to EOI the IPI since not all platforms reset the MPIC
1461 * on boot and new interrupts wouldn't get delivered otherwise.
1462 */
1463 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464
1465 spin_unlock_irqrestore(&mpic_lock, flags);
1466}
1467
1468
1469void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1470{
1471 struct mpic *mpic = mpic_primary;
1472
1473 BUG_ON(mpic == NULL);
1474
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001475#ifdef DEBUG_IPI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001476 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001477#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478
Zang Roy-r6191172335932006-08-25 14:16:30 +10001479 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1480 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1482}
1483
Olof Johanssonf3653552007-12-20 13:11:18 -06001484static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001486 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487
Olof Johanssonf3653552007-12-20 13:11:18 -06001488 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001489#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001490 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001491#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001492 if (unlikely(src == mpic->spurious_vec)) {
1493 if (mpic->flags & MPIC_SPV_EOI)
1494 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001495 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001496 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001497 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1498 if (printk_ratelimit())
1499 printk(KERN_WARNING "%s: Got protected source %d !\n",
1500 mpic->name, (int)src);
1501 mpic_eoi(mpic);
1502 return NO_IRQ;
1503 }
1504
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001505 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506}
1507
Olof Johanssonf3653552007-12-20 13:11:18 -06001508unsigned int mpic_get_one_irq(struct mpic *mpic)
1509{
1510 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1511}
1512
Olaf Hering35a84c22006-10-07 22:08:26 +10001513unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514{
1515 struct mpic *mpic = mpic_primary;
1516
1517 BUG_ON(mpic == NULL);
1518
Olaf Hering35a84c22006-10-07 22:08:26 +10001519 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001520}
1521
Olof Johanssonf3653552007-12-20 13:11:18 -06001522unsigned int mpic_get_mcirq(void)
1523{
1524 struct mpic *mpic = mpic_primary;
1525
1526 BUG_ON(mpic == NULL);
1527
1528 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1529}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530
1531#ifdef CONFIG_SMP
1532void mpic_request_ipis(void)
1533{
1534 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001535 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001536 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001537
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001538 printk(KERN_INFO "mpic: requesting IPIs ... \n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001539
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001540 for (i = 0; i < 4; i++) {
1541 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001542 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001543 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001544 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1545 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001546 }
Milton Miller78608dd2008-10-10 01:56:50 +00001547 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001548 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001550
1551void smp_mpic_message_pass(int target, int msg)
1552{
1553 /* make sure we're sending something that translates to an IPI */
1554 if ((unsigned int)msg > 3) {
1555 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1556 smp_processor_id(), msg);
1557 return;
1558 }
1559 switch (target) {
1560 case MSG_ALL:
1561 mpic_send_ipi(msg, 0xffffffff);
1562 break;
1563 case MSG_ALL_BUT_SELF:
1564 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1565 break;
1566 default:
1567 mpic_send_ipi(msg, 1 << target);
1568 break;
1569 }
1570}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001571
1572int __init smp_mpic_probe(void)
1573{
1574 int nr_cpus;
1575
1576 DBG("smp_mpic_probe()...\n");
1577
1578 nr_cpus = cpus_weight(cpu_possible_map);
1579
1580 DBG("nr_cpus: %d\n", nr_cpus);
1581
1582 if (nr_cpus > 1)
1583 mpic_request_ipis();
1584
1585 return nr_cpus;
1586}
1587
1588void __devinit smp_mpic_setup_cpu(int cpu)
1589{
1590 mpic_setup_this_cpu();
1591}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001592#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001593
1594#ifdef CONFIG_PM
1595static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1596{
1597 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1598 int i;
1599
1600 for (i = 0; i < mpic->num_sources; i++) {
1601 mpic->save_data[i].vecprio =
1602 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1603 mpic->save_data[i].dest =
1604 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1605 }
1606
1607 return 0;
1608}
1609
1610static int mpic_resume(struct sys_device *dev)
1611{
1612 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1613 int i;
1614
1615 for (i = 0; i < mpic->num_sources; i++) {
1616 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1617 mpic->save_data[i].vecprio);
1618 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1619 mpic->save_data[i].dest);
1620
1621#ifdef CONFIG_MPIC_U3_HT_IRQS
1622 {
1623 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1624
1625 if (fixup->base) {
1626 /* we use the lowest bit in an inverted meaning */
1627 if ((mpic->save_data[i].fixup_data & 1) == 0)
1628 continue;
1629
1630 /* Enable and configure */
1631 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1632
1633 writel(mpic->save_data[i].fixup_data & ~1,
1634 fixup->base + 4);
1635 }
1636 }
1637#endif
1638 } /* end for loop */
1639
1640 return 0;
1641}
1642#endif
1643
1644static struct sysdev_class mpic_sysclass = {
1645#ifdef CONFIG_PM
1646 .resume = mpic_resume,
1647 .suspend = mpic_suspend,
1648#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001649 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001650};
1651
1652static int mpic_init_sys(void)
1653{
1654 struct mpic *mpic = mpics;
1655 int error, id = 0;
1656
1657 error = sysdev_class_register(&mpic_sysclass);
1658
1659 while (mpic && !error) {
1660 mpic->sysdev.cls = &mpic_sysclass;
1661 mpic->sysdev.id = id++;
1662 error = sysdev_register(&mpic->sysdev);
1663 mpic = mpic->next;
1664 }
1665 return error;
1666}
1667
1668device_initcall(mpic_init_sys);