Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved. |
| 3 | * Copyright 2005 Stephane Marchesin |
| 4 | * |
| 5 | * The Weather Channel (TM) funded Tungsten Graphics to develop the |
| 6 | * initial release of the Radeon 8500 driver under the XFree86 license. |
| 7 | * This notice must be preserved. |
| 8 | * |
| 9 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 10 | * copy of this software and associated documentation files (the "Software"), |
| 11 | * to deal in the Software without restriction, including without limitation |
| 12 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 13 | * and/or sell copies of the Software, and to permit persons to whom the |
| 14 | * Software is furnished to do so, subject to the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the next |
| 17 | * paragraph) shall be included in all copies or substantial portions of the |
| 18 | * Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 21 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 22 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 23 | * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 24 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 25 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 26 | * DEALINGS IN THE SOFTWARE. |
| 27 | * |
| 28 | * Authors: |
| 29 | * Keith Whitwell <keith@tungstengraphics.com> |
| 30 | */ |
| 31 | |
| 32 | |
| 33 | #include "drmP.h" |
| 34 | #include "drm.h" |
| 35 | #include "drm_sarea.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 36 | |
Francisco Jerez | cbab95d | 2010-10-11 03:43:58 +0200 | [diff] [blame] | 37 | #include "nouveau_drv.h" |
| 38 | #include "nouveau_pm.h" |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 39 | #include "nouveau_mm.h" |
Ben Skeggs | a11c319 | 2010-08-27 10:00:25 +1000 | [diff] [blame] | 40 | #include "nouveau_vm.h" |
Roy Spliet | a845fff | 2010-10-04 23:01:08 +0200 | [diff] [blame] | 41 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 42 | /* |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 43 | * NV10-NV40 tiling helpers |
| 44 | */ |
| 45 | |
| 46 | static void |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 47 | nv10_mem_update_tile_region(struct drm_device *dev, |
| 48 | struct nouveau_tile_reg *tile, uint32_t addr, |
| 49 | uint32_t size, uint32_t pitch, uint32_t flags) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 50 | { |
| 51 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 52 | struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo; |
| 53 | struct nouveau_fb_engine *pfb = &dev_priv->engine.fb; |
Ben Skeggs | 96c5008 | 2011-04-01 13:10:45 +1000 | [diff] [blame] | 54 | int i = tile - dev_priv->tile.reg, j; |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 55 | unsigned long save; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 56 | |
Marcin Slusarz | 382d62e | 2010-10-20 21:50:24 +0200 | [diff] [blame] | 57 | nouveau_fence_unref(&tile->fence); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 58 | |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 59 | if (tile->pitch) |
| 60 | pfb->free_tile_region(dev, i); |
| 61 | |
| 62 | if (pitch) |
| 63 | pfb->init_tile_region(dev, i, addr, size, pitch, flags); |
| 64 | |
| 65 | spin_lock_irqsave(&dev_priv->context_switch_lock, save); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 66 | pfifo->reassign(dev, false); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 67 | pfifo->cache_pull(dev, false); |
| 68 | |
| 69 | nouveau_wait_for_idle(dev); |
| 70 | |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 71 | pfb->set_tile_region(dev, i); |
Ben Skeggs | 96c5008 | 2011-04-01 13:10:45 +1000 | [diff] [blame] | 72 | for (j = 0; j < NVOBJ_ENGINE_NR; j++) { |
| 73 | if (dev_priv->eng[j] && dev_priv->eng[j]->set_tile_region) |
| 74 | dev_priv->eng[j]->set_tile_region(dev, i); |
| 75 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 76 | |
| 77 | pfifo->cache_pull(dev, true); |
| 78 | pfifo->reassign(dev, true); |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 79 | spin_unlock_irqrestore(&dev_priv->context_switch_lock, save); |
| 80 | } |
| 81 | |
| 82 | static struct nouveau_tile_reg * |
| 83 | nv10_mem_get_tile_region(struct drm_device *dev, int i) |
| 84 | { |
| 85 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 86 | struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i]; |
| 87 | |
| 88 | spin_lock(&dev_priv->tile.lock); |
| 89 | |
| 90 | if (!tile->used && |
| 91 | (!tile->fence || nouveau_fence_signalled(tile->fence))) |
| 92 | tile->used = true; |
| 93 | else |
| 94 | tile = NULL; |
| 95 | |
| 96 | spin_unlock(&dev_priv->tile.lock); |
| 97 | return tile; |
| 98 | } |
| 99 | |
| 100 | void |
| 101 | nv10_mem_put_tile_region(struct drm_device *dev, struct nouveau_tile_reg *tile, |
| 102 | struct nouveau_fence *fence) |
| 103 | { |
| 104 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 105 | |
| 106 | if (tile) { |
| 107 | spin_lock(&dev_priv->tile.lock); |
| 108 | if (fence) { |
| 109 | /* Mark it as pending. */ |
| 110 | tile->fence = fence; |
| 111 | nouveau_fence_ref(fence); |
| 112 | } |
| 113 | |
| 114 | tile->used = false; |
| 115 | spin_unlock(&dev_priv->tile.lock); |
| 116 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | struct nouveau_tile_reg * |
| 120 | nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size, |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 121 | uint32_t pitch, uint32_t flags) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 122 | { |
| 123 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 124 | struct nouveau_fb_engine *pfb = &dev_priv->engine.fb; |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 125 | struct nouveau_tile_reg *tile, *found = NULL; |
| 126 | int i; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 127 | |
| 128 | for (i = 0; i < pfb->num_tiles; i++) { |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 129 | tile = nv10_mem_get_tile_region(dev, i); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 130 | |
| 131 | if (pitch && !found) { |
Francisco Jerez | 9f56b12 | 2010-09-07 18:24:52 +0200 | [diff] [blame] | 132 | found = tile; |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 133 | continue; |
| 134 | |
| 135 | } else if (tile && tile->pitch) { |
| 136 | /* Kill an unused tile region. */ |
| 137 | nv10_mem_update_tile_region(dev, tile, 0, 0, 0, 0); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 138 | } |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 139 | |
| 140 | nv10_mem_put_tile_region(dev, tile, NULL); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 141 | } |
| 142 | |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 143 | if (found) |
| 144 | nv10_mem_update_tile_region(dev, found, addr, size, |
| 145 | pitch, flags); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 146 | return found; |
| 147 | } |
| 148 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 149 | /* |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 150 | * Cleanup everything |
| 151 | */ |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 152 | void |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 153 | nouveau_mem_vram_fini(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 154 | { |
| 155 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 156 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 157 | ttm_bo_device_release(&dev_priv->ttm.bdev); |
| 158 | |
| 159 | nouveau_ttm_global_release(dev_priv); |
| 160 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 161 | if (dev_priv->fb_mtrr >= 0) { |
| 162 | drm_mtrr_del(dev_priv->fb_mtrr, |
| 163 | pci_resource_start(dev->pdev, 1), |
| 164 | pci_resource_len(dev->pdev, 1), DRM_MTRR_WC); |
| 165 | dev_priv->fb_mtrr = -1; |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | void |
| 170 | nouveau_mem_gart_fini(struct drm_device *dev) |
| 171 | { |
| 172 | nouveau_sgdma_takedown(dev); |
| 173 | |
Ben Skeggs | cd0b072 | 2010-06-01 15:56:22 +1000 | [diff] [blame] | 174 | if (drm_core_has_AGP(dev) && dev->agp) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 175 | struct drm_agp_mem *entry, *tempe; |
| 176 | |
| 177 | /* Remove AGP resources, but leave dev->agp |
| 178 | intact until drv_cleanup is called. */ |
| 179 | list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) { |
| 180 | if (entry->bound) |
| 181 | drm_unbind_agp(entry->memory); |
| 182 | drm_free_agp(entry->memory, entry->pages); |
| 183 | kfree(entry); |
| 184 | } |
| 185 | INIT_LIST_HEAD(&dev->agp->memory); |
| 186 | |
| 187 | if (dev->agp->acquired) |
| 188 | drm_agp_release(dev); |
| 189 | |
| 190 | dev->agp->acquired = 0; |
| 191 | dev->agp->enabled = 0; |
| 192 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 193 | } |
| 194 | |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 195 | bool |
| 196 | nouveau_mem_flags_valid(struct drm_device *dev, u32 tile_flags) |
| 197 | { |
| 198 | if (!(tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)) |
| 199 | return true; |
| 200 | |
| 201 | return false; |
| 202 | } |
| 203 | |
Francisco Jerez | 71d0618 | 2010-09-08 02:23:20 +0200 | [diff] [blame] | 204 | #if __OS_HAS_AGP |
| 205 | static unsigned long |
| 206 | get_agp_mode(struct drm_device *dev, unsigned long mode) |
| 207 | { |
| 208 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 209 | |
| 210 | /* |
| 211 | * FW seems to be broken on nv18, it makes the card lock up |
| 212 | * randomly. |
| 213 | */ |
| 214 | if (dev_priv->chipset == 0x18) |
| 215 | mode &= ~PCI_AGP_COMMAND_FW; |
| 216 | |
Francisco Jerez | de5899b | 2010-09-08 02:28:23 +0200 | [diff] [blame] | 217 | /* |
| 218 | * AGP mode set in the command line. |
| 219 | */ |
| 220 | if (nouveau_agpmode > 0) { |
| 221 | bool agpv3 = mode & 0x8; |
| 222 | int rate = agpv3 ? nouveau_agpmode / 4 : nouveau_agpmode; |
| 223 | |
| 224 | mode = (mode & ~0x7) | (rate & 0x7); |
| 225 | } |
| 226 | |
Francisco Jerez | 71d0618 | 2010-09-08 02:23:20 +0200 | [diff] [blame] | 227 | return mode; |
| 228 | } |
| 229 | #endif |
| 230 | |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 231 | int |
| 232 | nouveau_mem_reset_agp(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 233 | { |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 234 | #if __OS_HAS_AGP |
| 235 | uint32_t saved_pci_nv_1, pmc_enable; |
| 236 | int ret; |
| 237 | |
| 238 | /* First of all, disable fast writes, otherwise if it's |
| 239 | * already enabled in the AGP bridge and we disable the card's |
| 240 | * AGP controller we might be locking ourselves out of it. */ |
Francisco Jerez | 316f60a | 2010-08-26 16:13:49 +0200 | [diff] [blame] | 241 | if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) | |
| 242 | dev->agp->mode) & PCI_AGP_COMMAND_FW) { |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 243 | struct drm_agp_info info; |
| 244 | struct drm_agp_mode mode; |
| 245 | |
| 246 | ret = drm_agp_info(dev, &info); |
| 247 | if (ret) |
| 248 | return ret; |
| 249 | |
Francisco Jerez | 71d0618 | 2010-09-08 02:23:20 +0200 | [diff] [blame] | 250 | mode.mode = get_agp_mode(dev, info.mode) & ~PCI_AGP_COMMAND_FW; |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 251 | ret = drm_agp_enable(dev, mode); |
| 252 | if (ret) |
| 253 | return ret; |
| 254 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 255 | |
| 256 | saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 257 | |
| 258 | /* clear busmaster bit */ |
| 259 | nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4); |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 260 | /* disable AGP */ |
| 261 | nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 262 | |
| 263 | /* power cycle pgraph, if enabled */ |
| 264 | pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE); |
| 265 | if (pmc_enable & NV_PMC_ENABLE_PGRAPH) { |
| 266 | nv_wr32(dev, NV03_PMC_ENABLE, |
| 267 | pmc_enable & ~NV_PMC_ENABLE_PGRAPH); |
| 268 | nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) | |
| 269 | NV_PMC_ENABLE_PGRAPH); |
| 270 | } |
| 271 | |
| 272 | /* and restore (gives effect of resetting AGP) */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 273 | nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1); |
Ben Skeggs | b694dfb | 2009-12-15 10:38:32 +1000 | [diff] [blame] | 274 | #endif |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 275 | |
Francisco Jerez | e04d8e8 | 2010-07-23 20:29:13 +0200 | [diff] [blame] | 276 | return 0; |
| 277 | } |
| 278 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 279 | int |
| 280 | nouveau_mem_init_agp(struct drm_device *dev) |
| 281 | { |
Ben Skeggs | b694dfb | 2009-12-15 10:38:32 +1000 | [diff] [blame] | 282 | #if __OS_HAS_AGP |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 283 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 284 | struct drm_agp_info info; |
| 285 | struct drm_agp_mode mode; |
| 286 | int ret; |
| 287 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 288 | if (!dev->agp->acquired) { |
| 289 | ret = drm_agp_acquire(dev); |
| 290 | if (ret) { |
| 291 | NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret); |
| 292 | return ret; |
| 293 | } |
| 294 | } |
| 295 | |
Francisco Jerez | 2b49526 | 2010-07-30 13:57:54 +0200 | [diff] [blame] | 296 | nouveau_mem_reset_agp(dev); |
| 297 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 298 | ret = drm_agp_info(dev, &info); |
| 299 | if (ret) { |
| 300 | NV_ERROR(dev, "Unable to get AGP info: %d\n", ret); |
| 301 | return ret; |
| 302 | } |
| 303 | |
| 304 | /* see agp.h for the AGPSTAT_* modes available */ |
Francisco Jerez | 71d0618 | 2010-09-08 02:23:20 +0200 | [diff] [blame] | 305 | mode.mode = get_agp_mode(dev, info.mode); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 306 | ret = drm_agp_enable(dev, mode); |
| 307 | if (ret) { |
| 308 | NV_ERROR(dev, "Unable to enable AGP: %d\n", ret); |
| 309 | return ret; |
| 310 | } |
| 311 | |
| 312 | dev_priv->gart_info.type = NOUVEAU_GART_AGP; |
| 313 | dev_priv->gart_info.aper_base = info.aperture_base; |
| 314 | dev_priv->gart_info.aper_size = info.aperture_size; |
Ben Skeggs | b694dfb | 2009-12-15 10:38:32 +1000 | [diff] [blame] | 315 | #endif |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 316 | return 0; |
| 317 | } |
| 318 | |
Ben Skeggs | 7ad2d31 | 2011-12-11 00:30:05 +1000 | [diff] [blame^] | 319 | static const struct vram_types { |
| 320 | int value; |
| 321 | const char *name; |
| 322 | } vram_type_map[] = { |
| 323 | { NV_MEM_TYPE_STOLEN , "stolen system memory" }, |
| 324 | { NV_MEM_TYPE_SGRAM , "SGRAM" }, |
| 325 | { NV_MEM_TYPE_SDRAM , "SDRAM" }, |
| 326 | { NV_MEM_TYPE_DDR1 , "DDR1" }, |
| 327 | { NV_MEM_TYPE_DDR2 , "DDR2" }, |
| 328 | { NV_MEM_TYPE_DDR3 , "DDR3" }, |
| 329 | { NV_MEM_TYPE_GDDR2 , "GDDR2" }, |
| 330 | { NV_MEM_TYPE_GDDR3 , "GDDR3" }, |
| 331 | { NV_MEM_TYPE_GDDR4 , "GDDR4" }, |
| 332 | { NV_MEM_TYPE_GDDR5 , "GDDR5" }, |
| 333 | { NV_MEM_TYPE_UNKNOWN, "unknown type" } |
| 334 | }; |
| 335 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 336 | int |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 337 | nouveau_mem_vram_init(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 338 | { |
| 339 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 340 | struct ttm_bo_device *bdev = &dev_priv->ttm.bdev; |
Ben Skeggs | 7ad2d31 | 2011-12-11 00:30:05 +1000 | [diff] [blame^] | 341 | const struct vram_types *vram_type; |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 342 | int ret, dma_bits; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 343 | |
Ben Skeggs | e043512 | 2011-01-11 15:50:26 +1000 | [diff] [blame] | 344 | dma_bits = 32; |
| 345 | if (dev_priv->card_type >= NV_50) { |
| 346 | if (pci_dma_supported(dev->pdev, DMA_BIT_MASK(40))) |
| 347 | dma_bits = 40; |
| 348 | } else |
Jon Mason | 58b6542 | 2011-06-27 16:07:50 +0000 | [diff] [blame] | 349 | if (0 && pci_is_pcie(dev->pdev) && |
Ben Skeggs | 01d1533 | 2011-04-08 10:07:34 +1000 | [diff] [blame] | 350 | dev_priv->chipset > 0x40 && |
Ben Skeggs | e043512 | 2011-01-11 15:50:26 +1000 | [diff] [blame] | 351 | dev_priv->chipset != 0x45) { |
| 352 | if (pci_dma_supported(dev->pdev, DMA_BIT_MASK(39))) |
| 353 | dma_bits = 39; |
| 354 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 355 | |
| 356 | ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits)); |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 357 | if (ret) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 358 | return ret; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 359 | ret = pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits)); |
| 360 | if (ret) { |
| 361 | /* Reset to default value. */ |
| 362 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(32)); |
| 363 | } |
| 364 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 365 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 366 | ret = nouveau_ttm_global_init(dev_priv); |
| 367 | if (ret) |
| 368 | return ret; |
| 369 | |
| 370 | ret = ttm_bo_device_init(&dev_priv->ttm.bdev, |
| 371 | dev_priv->ttm.bo_global_ref.ref.object, |
| 372 | &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET, |
| 373 | dma_bits <= 32 ? true : false); |
| 374 | if (ret) { |
| 375 | NV_ERROR(dev, "Error initialising bo driver: %d\n", ret); |
| 376 | return ret; |
| 377 | } |
| 378 | |
Ben Skeggs | 7ad2d31 | 2011-12-11 00:30:05 +1000 | [diff] [blame^] | 379 | vram_type = vram_type_map; |
| 380 | while (vram_type->value != NV_MEM_TYPE_UNKNOWN) { |
| 381 | if (nouveau_vram_type) { |
| 382 | if (!strcasecmp(nouveau_vram_type, vram_type->name)) |
| 383 | break; |
| 384 | dev_priv->vram_type = vram_type->value; |
| 385 | } else { |
| 386 | if (vram_type->value == dev_priv->vram_type) |
| 387 | break; |
| 388 | } |
| 389 | vram_type++; |
| 390 | } |
| 391 | |
| 392 | NV_INFO(dev, "Detected %dMiB VRAM (%s)\n", |
| 393 | (int)(dev_priv->vram_size >> 20), vram_type->name); |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 394 | if (dev_priv->vram_sys_base) { |
| 395 | NV_INFO(dev, "Stolen system memory at: 0x%010llx\n", |
| 396 | dev_priv->vram_sys_base); |
| 397 | } |
| 398 | |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 399 | dev_priv->fb_available_size = dev_priv->vram_size; |
| 400 | dev_priv->fb_mappable_pages = dev_priv->fb_available_size; |
| 401 | if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1)) |
| 402 | dev_priv->fb_mappable_pages = pci_resource_len(dev->pdev, 1); |
| 403 | dev_priv->fb_mappable_pages >>= PAGE_SHIFT; |
| 404 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 405 | dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram; |
| 406 | dev_priv->fb_aper_free = dev_priv->fb_available_size; |
| 407 | |
| 408 | /* mappable vram */ |
| 409 | ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM, |
| 410 | dev_priv->fb_available_size >> PAGE_SHIFT); |
| 411 | if (ret) { |
| 412 | NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret); |
| 413 | return ret; |
| 414 | } |
| 415 | |
Ben Skeggs | d550c41 | 2011-02-16 08:41:56 +1000 | [diff] [blame] | 416 | if (dev_priv->card_type < NV_50) { |
Ben Skeggs | 7375c95 | 2011-06-07 14:21:29 +1000 | [diff] [blame] | 417 | ret = nouveau_bo_new(dev, 256*1024, 0, TTM_PL_FLAG_VRAM, |
Ben Skeggs | d550c41 | 2011-02-16 08:41:56 +1000 | [diff] [blame] | 418 | 0, 0, &dev_priv->vga_ram); |
| 419 | if (ret == 0) |
| 420 | ret = nouveau_bo_pin(dev_priv->vga_ram, |
| 421 | TTM_PL_FLAG_VRAM); |
| 422 | |
| 423 | if (ret) { |
| 424 | NV_WARN(dev, "failed to reserve VGA memory\n"); |
| 425 | nouveau_bo_ref(NULL, &dev_priv->vga_ram); |
| 426 | } |
Ben Skeggs | ac8fb97 | 2010-01-15 09:24:20 +1000 | [diff] [blame] | 427 | } |
| 428 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 429 | dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1), |
| 430 | pci_resource_len(dev->pdev, 1), |
| 431 | DRM_MTRR_WC); |
| 432 | return 0; |
| 433 | } |
| 434 | |
| 435 | int |
| 436 | nouveau_mem_gart_init(struct drm_device *dev) |
| 437 | { |
| 438 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 439 | struct ttm_bo_device *bdev = &dev_priv->ttm.bdev; |
| 440 | int ret; |
| 441 | |
| 442 | dev_priv->gart_info.type = NOUVEAU_GART_NONE; |
| 443 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 444 | #if !defined(__powerpc__) && !defined(__ia64__) |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 445 | if (drm_pci_device_is_agp(dev) && dev->agp && nouveau_agpmode) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 446 | ret = nouveau_mem_init_agp(dev); |
| 447 | if (ret) |
| 448 | NV_ERROR(dev, "Error initialising AGP: %d\n", ret); |
| 449 | } |
| 450 | #endif |
| 451 | |
| 452 | if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) { |
| 453 | ret = nouveau_sgdma_init(dev); |
| 454 | if (ret) { |
| 455 | NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret); |
| 456 | return ret; |
| 457 | } |
| 458 | } |
| 459 | |
| 460 | NV_INFO(dev, "%d MiB GART (aperture)\n", |
| 461 | (int)(dev_priv->gart_info.aper_size >> 20)); |
| 462 | dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size; |
| 463 | |
| 464 | ret = ttm_bo_init_mm(bdev, TTM_PL_TT, |
| 465 | dev_priv->gart_info.aper_size >> PAGE_SHIFT); |
| 466 | if (ret) { |
| 467 | NV_ERROR(dev, "Failed TT mm init: %d\n", ret); |
| 468 | return ret; |
| 469 | } |
| 470 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 471 | return 0; |
| 472 | } |
| 473 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 474 | /* XXX: For now a dummy. More samples required, possibly even a card |
| 475 | * Called from nouveau_perf.c */ |
| 476 | void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr, |
| 477 | struct nouveau_pm_tbl_entry *e, uint8_t magic_number, |
| 478 | struct nouveau_pm_memtiming *timing) { |
| 479 | |
| 480 | NV_DEBUG(dev,"Timing entry format unknown, please contact nouveau developers"); |
| 481 | } |
| 482 | |
| 483 | void nv40_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr, |
| 484 | struct nouveau_pm_tbl_entry *e, uint8_t magic_number, |
| 485 | struct nouveau_pm_memtiming *timing) { |
| 486 | |
| 487 | timing->reg_0 = (e->tRC << 24 | e->tRFC << 16 | e->tRAS << 8 | e->tRP); |
| 488 | |
| 489 | /* XXX: I don't trust the -1's and +1's... they must come |
| 490 | * from somewhere! */ |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 491 | timing->reg_1 = (e->tWR + 2 + magic_number) << 24 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 492 | 1 << 16 | |
| 493 | (e->tUNK_1 + 2 + magic_number) << 8 | |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 494 | (e->tCL + 2 - magic_number); |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 495 | timing->reg_2 = (magic_number << 24 | e->tUNK_12 << 16 | e->tUNK_11 << 8 | e->tUNK_10); |
| 496 | timing->reg_2 |= 0x20200000; |
| 497 | |
| 498 | NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x\n", timing->id, |
| 499 | timing->reg_0, timing->reg_1,timing->reg_2); |
| 500 | } |
| 501 | |
| 502 | void nv50_mem_timing_entry(struct drm_device *dev, struct bit_entry *P, struct nouveau_pm_tbl_header *hdr, |
| 503 | struct nouveau_pm_tbl_entry *e, uint8_t magic_number,struct nouveau_pm_memtiming *timing) { |
| 504 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 505 | |
| 506 | uint8_t unk18 = 1, |
| 507 | unk19 = 1, |
| 508 | unk20 = 0, |
| 509 | unk21 = 0; |
| 510 | |
| 511 | switch (min(hdr->entry_len, (u8) 22)) { |
| 512 | case 22: |
| 513 | unk21 = e->tUNK_21; |
| 514 | case 21: |
| 515 | unk20 = e->tUNK_20; |
| 516 | case 20: |
| 517 | unk19 = e->tUNK_19; |
| 518 | case 19: |
| 519 | unk18 = e->tUNK_18; |
| 520 | break; |
| 521 | } |
| 522 | |
| 523 | timing->reg_0 = (e->tRC << 24 | e->tRFC << 16 | e->tRAS << 8 | e->tRP); |
| 524 | |
| 525 | /* XXX: I don't trust the -1's and +1's... they must come |
| 526 | * from somewhere! */ |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 527 | timing->reg_1 = (e->tWR + unk19 + 1 + magic_number) << 24 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 528 | max(unk18, (u8) 1) << 16 | |
| 529 | (e->tUNK_1 + unk19 + 1 + magic_number) << 8; |
| 530 | if (dev_priv->chipset == 0xa8) { |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 531 | timing->reg_1 |= (e->tCL - 1); |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 532 | } else { |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 533 | timing->reg_1 |= (e->tCL + 2 - magic_number); |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 534 | } |
| 535 | timing->reg_2 = (e->tUNK_12 << 16 | e->tUNK_11 << 8 | e->tUNK_10); |
| 536 | |
| 537 | timing->reg_5 = (e->tRAS << 24 | e->tRC); |
| 538 | timing->reg_5 += max(e->tUNK_10, e->tUNK_11) << 16; |
| 539 | |
| 540 | if (P->version == 1) { |
| 541 | timing->reg_2 |= magic_number << 24; |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 542 | timing->reg_3 = (0x14 + e->tCL) << 24 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 543 | 0x16 << 16 | |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 544 | (e->tCL - 1) << 8 | |
| 545 | (e->tCL - 1); |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 546 | timing->reg_4 = (nv_rd32(dev,0x10022c) & 0xffff0000) | e->tUNK_13 << 8 | e->tUNK_13; |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 547 | timing->reg_5 |= (e->tCL + 2) << 8; |
| 548 | timing->reg_7 = 0x4000202 | (e->tCL - 1) << 16; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 549 | } else { |
| 550 | timing->reg_2 |= (unk19 - 1) << 24; |
| 551 | /* XXX: reg_10022c for recentish cards pretty much unknown*/ |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 552 | timing->reg_3 = e->tCL - 1; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 553 | timing->reg_4 = (unk20 << 24 | unk21 << 16 | |
| 554 | e->tUNK_13 << 8 | e->tUNK_13); |
| 555 | /* XXX: +6? */ |
| 556 | timing->reg_5 |= (unk19 + 6) << 8; |
| 557 | |
| 558 | /* XXX: reg_10023c currently unknown |
| 559 | * 10023c seen as 06xxxxxx, 0bxxxxxx or 0fxxxxxx */ |
| 560 | timing->reg_7 = 0x202; |
| 561 | } |
| 562 | |
| 563 | NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x %08x\n", timing->id, |
| 564 | timing->reg_0, timing->reg_1, |
| 565 | timing->reg_2, timing->reg_3); |
| 566 | NV_DEBUG(dev, " 230: %08x %08x %08x %08x\n", |
| 567 | timing->reg_4, timing->reg_5, |
| 568 | timing->reg_6, timing->reg_7); |
| 569 | NV_DEBUG(dev, " 240: %08x\n", timing->reg_8); |
| 570 | } |
| 571 | |
| 572 | void nvc0_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr, |
| 573 | struct nouveau_pm_tbl_entry *e, struct nouveau_pm_memtiming *timing) { |
| 574 | timing->reg_0 = (e->tRC << 24 | (e->tRFC & 0x7f) << 17 | e->tRAS << 8 | e->tRP); |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 575 | timing->reg_1 = (nv_rd32(dev,0x10f294) & 0xff000000) | (e->tUNK_11&0x0f) << 20 | (e->tUNK_19 << 7) | (e->tCL & 0x0f); |
| 576 | timing->reg_2 = (nv_rd32(dev,0x10f298) & 0xff0000ff) | e->tWR << 16 | e->tUNK_1 << 8; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 577 | timing->reg_3 = e->tUNK_20 << 9 | e->tUNK_13; |
| 578 | timing->reg_4 = (nv_rd32(dev,0x10f2a0) & 0xfff000ff) | e->tUNK_12 << 15; |
| 579 | NV_DEBUG(dev, "Entry %d: 290: %08x %08x %08x %08x\n", timing->id, |
| 580 | timing->reg_0, timing->reg_1, |
| 581 | timing->reg_2, timing->reg_3); |
| 582 | NV_DEBUG(dev, " 2a0: %08x %08x %08x %08x\n", |
| 583 | timing->reg_4, timing->reg_5, |
| 584 | timing->reg_6, timing->reg_7); |
| 585 | } |
| 586 | |
| 587 | /** |
| 588 | * Processes the Memory Timing BIOS table, stores generated |
| 589 | * register values |
| 590 | * @pre init scripts were run, memtiming regs are initialized |
| 591 | */ |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 592 | void |
| 593 | nouveau_mem_timing_init(struct drm_device *dev) |
| 594 | { |
| 595 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 596 | struct nouveau_pm_engine *pm = &dev_priv->engine.pm; |
| 597 | struct nouveau_pm_memtimings *memtimings = &pm->memtimings; |
| 598 | struct nvbios *bios = &dev_priv->vbios; |
| 599 | struct bit_entry P; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 600 | struct nouveau_pm_tbl_header *hdr = NULL; |
| 601 | uint8_t magic_number; |
| 602 | u8 *entry; |
| 603 | int i; |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 604 | |
| 605 | if (bios->type == NVBIOS_BIT) { |
| 606 | if (bit_table(dev, 'P', &P)) |
| 607 | return; |
| 608 | |
| 609 | if (P.version == 1) |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 610 | hdr = (struct nouveau_pm_tbl_header *) ROMPTR(dev, P.data[4]); |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 611 | else |
| 612 | if (P.version == 2) |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 613 | hdr = (struct nouveau_pm_tbl_header *) ROMPTR(dev, P.data[8]); |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 614 | else { |
| 615 | NV_WARN(dev, "unknown mem for BIT P %d\n", P.version); |
| 616 | } |
| 617 | } else { |
| 618 | NV_DEBUG(dev, "BMP version too old for memory\n"); |
| 619 | return; |
| 620 | } |
| 621 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 622 | if (!hdr) { |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 623 | NV_DEBUG(dev, "memory timing table pointer invalid\n"); |
| 624 | return; |
| 625 | } |
| 626 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 627 | if (hdr->version != 0x10) { |
| 628 | NV_WARN(dev, "memory timing table 0x%02x unknown\n", hdr->version); |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 629 | return; |
| 630 | } |
| 631 | |
| 632 | /* validate record length */ |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 633 | if (hdr->entry_len < 15) { |
| 634 | NV_ERROR(dev, "mem timing table length unknown: %d\n", hdr->entry_len); |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 635 | return; |
| 636 | } |
| 637 | |
| 638 | /* parse vbios entries into common format */ |
| 639 | memtimings->timing = |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 640 | kcalloc(hdr->entry_cnt, sizeof(*memtimings->timing), GFP_KERNEL); |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 641 | if (!memtimings->timing) |
| 642 | return; |
| 643 | |
Roy Spliet | 50066f8 | 2011-03-27 18:13:11 +0200 | [diff] [blame] | 644 | /* Get "some number" from the timing reg for NV_40 and NV_50 |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 645 | * Used in calculations later... source unknown */ |
| 646 | magic_number = 0; |
| 647 | if (P.version == 1) { |
Emil Velikov | 0b89a07 | 2011-03-19 23:31:54 +0000 | [diff] [blame] | 648 | magic_number = (nv_rd32(dev, 0x100228) & 0x0f000000) >> 24; |
Roy Spliet | ac5c15f | 2011-02-09 14:56:42 +0100 | [diff] [blame] | 649 | } |
| 650 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 651 | entry = (u8*) hdr + hdr->header_len; |
| 652 | for (i = 0; i < hdr->entry_cnt; i++, entry += hdr->entry_len) { |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 653 | struct nouveau_pm_memtiming *timing = &pm->memtimings.timing[i]; |
| 654 | if (entry[0] == 0) |
| 655 | continue; |
| 656 | |
Martin Peres | e614b2e | 2011-04-14 00:46:19 +0200 | [diff] [blame] | 657 | timing->id = i; |
Roy Spliet | 2228c6f | 2011-07-14 20:40:10 +0200 | [diff] [blame] | 658 | timing->WR = entry[0]; |
| 659 | timing->CL = entry[2]; |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 660 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 661 | if(dev_priv->card_type <= NV_40) { |
| 662 | nv40_mem_timing_entry(dev,hdr,(struct nouveau_pm_tbl_entry*) entry,magic_number,&pm->memtimings.timing[i]); |
| 663 | } else if(dev_priv->card_type == NV_50){ |
| 664 | nv50_mem_timing_entry(dev,&P,hdr,(struct nouveau_pm_tbl_entry*) entry,magic_number,&pm->memtimings.timing[i]); |
| 665 | } else if(dev_priv->card_type == NV_C0) { |
| 666 | nvc0_mem_timing_entry(dev,hdr,(struct nouveau_pm_tbl_entry*) entry,&pm->memtimings.timing[i]); |
| 667 | } |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 668 | } |
| 669 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 670 | memtimings->nr_timing = hdr->entry_cnt; |
| 671 | memtimings->supported = P.version == 1; |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 672 | } |
| 673 | |
| 674 | void |
| 675 | nouveau_mem_timing_fini(struct drm_device *dev) |
| 676 | { |
| 677 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 678 | struct nouveau_pm_memtimings *mem = &dev_priv->engine.pm.memtimings; |
| 679 | |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 680 | if(mem->timing) { |
| 681 | kfree(mem->timing); |
| 682 | mem->timing = NULL; |
| 683 | } |
Roy Spliet | 7760fcb | 2010-09-17 23:17:24 +0200 | [diff] [blame] | 684 | } |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 685 | |
| 686 | static int |
Ben Skeggs | 24f246a | 2011-06-10 13:36:08 +1000 | [diff] [blame] | 687 | nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long psize) |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 688 | { |
Ben Skeggs | 24f246a | 2011-06-10 13:36:08 +1000 | [diff] [blame] | 689 | /* nothing to do */ |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 690 | return 0; |
| 691 | } |
| 692 | |
| 693 | static int |
| 694 | nouveau_vram_manager_fini(struct ttm_mem_type_manager *man) |
| 695 | { |
Ben Skeggs | 24f246a | 2011-06-10 13:36:08 +1000 | [diff] [blame] | 696 | /* nothing to do */ |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 697 | return 0; |
| 698 | } |
| 699 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 700 | static inline void |
| 701 | nouveau_mem_node_cleanup(struct nouveau_mem *node) |
| 702 | { |
| 703 | if (node->vma[0].node) { |
| 704 | nouveau_vm_unmap(&node->vma[0]); |
| 705 | nouveau_vm_put(&node->vma[0]); |
| 706 | } |
| 707 | |
| 708 | if (node->vma[1].node) { |
| 709 | nouveau_vm_unmap(&node->vma[1]); |
| 710 | nouveau_vm_put(&node->vma[1]); |
| 711 | } |
| 712 | } |
| 713 | |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 714 | static void |
| 715 | nouveau_vram_manager_del(struct ttm_mem_type_manager *man, |
| 716 | struct ttm_mem_reg *mem) |
| 717 | { |
| 718 | struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev); |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 719 | struct nouveau_vram_engine *vram = &dev_priv->engine.vram; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 720 | struct drm_device *dev = dev_priv->dev; |
| 721 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 722 | nouveau_mem_node_cleanup(mem->mm_node); |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 723 | vram->put(dev, (struct nouveau_mem **)&mem->mm_node); |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 724 | } |
| 725 | |
| 726 | static int |
| 727 | nouveau_vram_manager_new(struct ttm_mem_type_manager *man, |
| 728 | struct ttm_buffer_object *bo, |
| 729 | struct ttm_placement *placement, |
| 730 | struct ttm_mem_reg *mem) |
| 731 | { |
| 732 | struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev); |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 733 | struct nouveau_vram_engine *vram = &dev_priv->engine.vram; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 734 | struct drm_device *dev = dev_priv->dev; |
| 735 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 736 | struct nouveau_mem *node; |
Ben Skeggs | 5f6fdca | 2010-11-12 15:13:59 +1000 | [diff] [blame] | 737 | u32 size_nc = 0; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 738 | int ret; |
| 739 | |
Ben Skeggs | 5f6fdca | 2010-11-12 15:13:59 +1000 | [diff] [blame] | 740 | if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 741 | size_nc = 1 << nvbo->page_shift; |
Ben Skeggs | 5f6fdca | 2010-11-12 15:13:59 +1000 | [diff] [blame] | 742 | |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 743 | ret = vram->get(dev, mem->num_pages << PAGE_SHIFT, |
| 744 | mem->page_alignment << PAGE_SHIFT, size_nc, |
Ben Skeggs | 8f7286f | 2011-02-14 09:57:35 +1000 | [diff] [blame] | 745 | (nvbo->tile_flags >> 8) & 0x3ff, &node); |
Ben Skeggs | ef1b287 | 2011-03-07 17:18:03 +1000 | [diff] [blame] | 746 | if (ret) { |
| 747 | mem->mm_node = NULL; |
| 748 | return (ret == -ENOSPC) ? 0 : ret; |
| 749 | } |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 750 | |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 751 | node->page_shift = nvbo->page_shift; |
Ben Skeggs | 4c74eb7 | 2010-11-10 14:10:04 +1000 | [diff] [blame] | 752 | |
Ben Skeggs | 60d2a88 | 2010-12-06 15:28:54 +1000 | [diff] [blame] | 753 | mem->mm_node = node; |
| 754 | mem->start = node->offset >> PAGE_SHIFT; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 755 | return 0; |
| 756 | } |
| 757 | |
| 758 | void |
| 759 | nouveau_vram_manager_debug(struct ttm_mem_type_manager *man, const char *prefix) |
| 760 | { |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 761 | struct nouveau_mm *mm = man->priv; |
| 762 | struct nouveau_mm_node *r; |
Ben Skeggs | 8b464bf | 2011-01-14 15:46:30 +1000 | [diff] [blame] | 763 | u32 total = 0, free = 0; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 764 | |
| 765 | mutex_lock(&mm->mutex); |
| 766 | list_for_each_entry(r, &mm->nodes, nl_entry) { |
Ben Skeggs | 8b464bf | 2011-01-14 15:46:30 +1000 | [diff] [blame] | 767 | printk(KERN_DEBUG "%s %d: 0x%010llx 0x%010llx\n", |
| 768 | prefix, r->type, ((u64)r->offset << 12), |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 769 | (((u64)r->offset + r->length) << 12)); |
Ben Skeggs | 8b464bf | 2011-01-14 15:46:30 +1000 | [diff] [blame] | 770 | |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 771 | total += r->length; |
Ben Skeggs | 8b464bf | 2011-01-14 15:46:30 +1000 | [diff] [blame] | 772 | if (!r->type) |
| 773 | free += r->length; |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 774 | } |
| 775 | mutex_unlock(&mm->mutex); |
| 776 | |
Ben Skeggs | 8b464bf | 2011-01-14 15:46:30 +1000 | [diff] [blame] | 777 | printk(KERN_DEBUG "%s total: 0x%010llx free: 0x%010llx\n", |
| 778 | prefix, (u64)total << 12, (u64)free << 12); |
| 779 | printk(KERN_DEBUG "%s block: 0x%08x\n", |
| 780 | prefix, mm->block_size << 12); |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | const struct ttm_mem_type_manager_func nouveau_vram_manager = { |
| 784 | nouveau_vram_manager_init, |
| 785 | nouveau_vram_manager_fini, |
| 786 | nouveau_vram_manager_new, |
| 787 | nouveau_vram_manager_del, |
| 788 | nouveau_vram_manager_debug |
| 789 | }; |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 790 | |
| 791 | static int |
| 792 | nouveau_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize) |
| 793 | { |
| 794 | return 0; |
| 795 | } |
| 796 | |
| 797 | static int |
| 798 | nouveau_gart_manager_fini(struct ttm_mem_type_manager *man) |
| 799 | { |
| 800 | return 0; |
| 801 | } |
| 802 | |
| 803 | static void |
| 804 | nouveau_gart_manager_del(struct ttm_mem_type_manager *man, |
| 805 | struct ttm_mem_reg *mem) |
| 806 | { |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 807 | nouveau_mem_node_cleanup(mem->mm_node); |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 808 | kfree(mem->mm_node); |
Marcin Slusarz | 0de53a5 | 2011-06-23 16:35:31 +0200 | [diff] [blame] | 809 | mem->mm_node = NULL; |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | static int |
| 813 | nouveau_gart_manager_new(struct ttm_mem_type_manager *man, |
| 814 | struct ttm_buffer_object *bo, |
| 815 | struct ttm_placement *placement, |
| 816 | struct ttm_mem_reg *mem) |
| 817 | { |
| 818 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 819 | struct nouveau_mem *node; |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 820 | |
| 821 | if (unlikely((mem->num_pages << PAGE_SHIFT) >= |
| 822 | dev_priv->gart_info.aper_size)) |
| 823 | return -ENOMEM; |
| 824 | |
| 825 | node = kzalloc(sizeof(*node), GFP_KERNEL); |
| 826 | if (!node) |
| 827 | return -ENOMEM; |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 828 | node->page_shift = 12; |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 829 | |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 830 | mem->mm_node = node; |
| 831 | mem->start = 0; |
| 832 | return 0; |
| 833 | } |
| 834 | |
| 835 | void |
| 836 | nouveau_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix) |
| 837 | { |
| 838 | } |
| 839 | |
| 840 | const struct ttm_mem_type_manager_func nouveau_gart_manager = { |
| 841 | nouveau_gart_manager_init, |
| 842 | nouveau_gart_manager_fini, |
| 843 | nouveau_gart_manager_new, |
| 844 | nouveau_gart_manager_del, |
| 845 | nouveau_gart_manager_debug |
| 846 | }; |