blob: 9570327c7ad0dc8d1f0bc49203fae7a3a90e9f24 [file] [log] [blame]
Xiaozhe Shi767fdb62013-01-10 15:09:08 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
34
35/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070036#define QPNP_IADC_REVISION1 0x0
37#define QPNP_IADC_REVISION2 0x1
38#define QPNP_IADC_REVISION3 0x2
39#define QPNP_IADC_REVISION4 0x3
40#define QPNP_IADC_PERPH_TYPE 0x4
41#define QPNP_IADC_PERH_SUBTYPE 0x5
42
43#define QPNP_IADC_SUPPORTED_REVISION2 1
44
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070045#define QPNP_STATUS1 0x8
46#define QPNP_STATUS1_OP_MODE 4
47#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
48#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
49#define QPNP_STATUS1_REQ_STS BIT(1)
50#define QPNP_STATUS1_EOC BIT(0)
51#define QPNP_STATUS2 0x9
52#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
53#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
54#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
55#define QPNP_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070057#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070058#define QPNP_OP_MODE_SHIFT 4
59#define QPNP_USE_BMS_DATA BIT(4)
60#define QPNP_VADC_SYNCH_EN BIT(2)
61#define QPNP_OFFSET_RMV_EN BIT(1)
62#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070063#define QPNP_IADC_EN_CTL1 0x46
64#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070065#define QPNP_ADC_CH_SEL_CTL 0x48
66#define QPNP_ADC_DIG_PARAM 0x50
67#define QPNP_ADC_CLK_SEL_MASK 0x3
68#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
69#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
70
71#define QPNP_HW_SETTLE_DELAY 0x51
72#define QPNP_CONV_REQ 0x52
73#define QPNP_CONV_REQ_SET BIT(7)
74#define QPNP_CONV_SEQ_CTL 0x54
75#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
76#define QPNP_CONV_SEQ_TRIG_CTL 0x55
77#define QPNP_FAST_AVG_CTL 0x5a
78
79#define QPNP_M0_LOW_THR_LSB 0x5c
80#define QPNP_M0_LOW_THR_MSB 0x5d
81#define QPNP_M0_HIGH_THR_LSB 0x5e
82#define QPNP_M0_HIGH_THR_MSB 0x5f
83#define QPNP_M1_LOW_THR_LSB 0x69
84#define QPNP_M1_LOW_THR_MSB 0x6a
85#define QPNP_M1_HIGH_THR_LSB 0x6b
86#define QPNP_M1_HIGH_THR_MSB 0x6c
87
88#define QPNP_DATA0 0x60
89#define QPNP_DATA1 0x61
90#define QPNP_CONV_TIMEOUT_ERR 2
91
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070092#define QPNP_IADC_SEC_ACCESS 0xD0
93#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
94#define QPNP_IADC_MSB_OFFSET 0xF2
95#define QPNP_IADC_LSB_OFFSET 0xF3
96#define QPNP_IADC_NOMINAL_RSENSE 0xF4
97#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -070098#define QPNP_INT_TEST_VAL 0xE1
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070099
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700100#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
101#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
102
103#define QPNP_IADC_ADC_DIG_PARAM 0x50
104#define QPNP_IADC_CLK_SEL_SHIFT 1
105#define QPNP_IADC_DEC_RATIO_SEL 3
106
107#define QPNP_IADC_CONV_REQUEST 0x52
108#define QPNP_IADC_CONV_REQ BIT(7)
109
110#define QPNP_IADC_DATA0 0x60
111#define QPNP_IADC_DATA1 0x61
112
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700113#define QPNP_ADC_CONV_TIME_MIN 8000
114#define QPNP_ADC_CONV_TIME_MAX 8200
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700115
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700116#define QPNP_ADC_GAIN_NV 17857
117#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
118#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -0700119#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700120#define QPNP_IADC_CALIB_SECONDS 300000
121#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
122#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
123
124#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
125#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
126#define QPNP_BIT_SHIFT_8 8
127#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700128#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700129
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700130struct qpnp_iadc_comp {
131 bool ext_rsense;
132 u8 id;
133 u8 sys_gain;
134 u8 revision;
135};
136
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700137struct qpnp_iadc_drv {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700138 struct qpnp_adc_drv *adc;
139 int32_t rsense;
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -0700140 bool external_rsense;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700141 struct device *iadc_hwmon;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700142 bool iadc_initialized;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700143 int64_t die_temp;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700144 struct delayed_work iadc_work;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800145 struct mutex iadc_vadc_lock;
146 bool iadc_mode_sel;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700147 struct qpnp_iadc_comp iadc_comp;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700148 struct sensor_device_attribute sens_attr[0];
149};
150
151struct qpnp_iadc_drv *qpnp_iadc;
152
153static int32_t qpnp_iadc_read_reg(uint32_t reg, u8 *data)
154{
155 struct qpnp_iadc_drv *iadc = qpnp_iadc;
156 int rc;
157
158 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700159 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700160 if (rc < 0) {
161 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
162 return rc;
163 }
164
165 return 0;
166}
167
168static int32_t qpnp_iadc_write_reg(uint32_t reg, u8 data)
169{
170 struct qpnp_iadc_drv *iadc = qpnp_iadc;
171 int rc;
172 u8 *buf;
173
174 buf = &data;
175 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700176 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700177 if (rc < 0) {
178 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
179 return rc;
180 }
181
182 return 0;
183}
184
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800185static void trigger_iadc_completion(struct work_struct *work)
186{
187 struct qpnp_iadc_drv *iadc = qpnp_iadc;
188
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800189 if (!iadc || !iadc->iadc_initialized)
190 return;
191
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800192 complete(&iadc->adc->adc_rslt_completion);
193
194 return;
195}
196DECLARE_WORK(trigger_iadc_completion_work, trigger_iadc_completion);
197
198static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
199{
200 schedule_work(&trigger_iadc_completion_work);
201
202 return IRQ_HANDLED;
203}
204
205static int32_t qpnp_iadc_enable(bool state)
206{
207 int rc = 0;
208 u8 data = 0;
209
210 data = QPNP_IADC_ADC_EN;
211 if (state) {
212 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
213 data);
214 if (rc < 0) {
215 pr_err("IADC enable failed\n");
216 return rc;
217 }
218 } else {
219 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
220 (~data & QPNP_IADC_ADC_EN));
221 if (rc < 0) {
222 pr_err("IADC disable failed\n");
223 return rc;
224 }
225 }
226
227 return 0;
228}
229
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800230static int32_t qpnp_iadc_status_debug(void)
231{
232 int rc = 0;
233 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
234
235 rc = qpnp_iadc_read_reg(QPNP_IADC_MODE_CTL, &mode);
236 if (rc < 0) {
237 pr_err("mode ctl register read failed with %d\n", rc);
238 return rc;
239 }
240
241 rc = qpnp_iadc_read_reg(QPNP_ADC_DIG_PARAM, &dig);
242 if (rc < 0) {
243 pr_err("digital param read failed with %d\n", rc);
244 return rc;
245 }
246
247 rc = qpnp_iadc_read_reg(QPNP_IADC_ADC_CH_SEL_CTL, &chan);
248 if (rc < 0) {
249 pr_err("channel read failed with %d\n", rc);
250 return rc;
251 }
252
253 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
254 if (rc < 0) {
255 pr_err("status1 read failed with %d\n", rc);
256 return rc;
257 }
258
259 rc = qpnp_iadc_read_reg(QPNP_IADC_EN_CTL1, &en);
260 if (rc < 0) {
261 pr_err("en read failed with %d\n", rc);
262 return rc;
263 }
264
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700265 pr_debug("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800266 status1, dig, chan, mode, en);
267
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800268 rc = qpnp_iadc_enable(false);
269 if (rc < 0) {
270 pr_err("IADC disable failed with %d\n", rc);
271 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700272 }
273
274 return 0;
275}
276
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700277static int32_t qpnp_iadc_read_conversion_result(uint16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700278{
279 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700280 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700281 int32_t rc;
282
283 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA0, &rslt_lsb);
284 if (rc < 0) {
285 pr_err("qpnp adc result read failed with %d\n", rc);
286 return rc;
287 }
288
289 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA1, &rslt_msb);
290 if (rc < 0) {
291 pr_err("qpnp adc result read failed with %d\n", rc);
292 return rc;
293 }
294
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700295 rslt = (rslt_msb << 8) | rslt_lsb;
296 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700297
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700298 rc = qpnp_iadc_enable(false);
299 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700300 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700301
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700302 return 0;
303}
304
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700305static int32_t qpnp_iadc_comp(int64_t *result, struct qpnp_iadc_comp comp,
306 int64_t die_temp)
307{
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700308 int64_t temp_var = 0, sign_coeff = 0, sys_gain_coeff = 0, old;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700309
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700310 old = *result;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700311 *result = *result * 1000000;
312
313 if (comp.revision == QPNP_IADC_VER_3_1) {
314 /* revision 3.1 */
315 if (comp.sys_gain > 127)
316 sys_gain_coeff = -QPNP_COEFF_6 * (comp.sys_gain - 128);
317 else
318 sys_gain_coeff = QPNP_COEFF_6 * comp.sys_gain;
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700319 } else if (comp.revision != QPNP_IADC_VER_3_0) {
320 /* unsupported revision, do not compensate */
321 *result = old;
322 return 0;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700323 }
324
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700325 if (!comp.ext_rsense) {
326 /* internal rsense */
327 switch (comp.id) {
328 case COMP_ID_TSMC:
329 temp_var = ((QPNP_COEFF_2 * die_temp) -
330 QPNP_COEFF_3_TYPEB);
331 break;
332 case COMP_ID_GF:
333 default:
334 temp_var = ((QPNP_COEFF_2 * die_temp) -
335 QPNP_COEFF_3_TYPEA);
336 break;
337 }
338 temp_var = div64_s64(temp_var, QPNP_COEFF_4);
339 if (comp.revision == QPNP_IADC_VER_3_0)
340 temp_var = QPNP_COEFF_1 * (1000000 - temp_var);
341 else if (comp.revision == QPNP_IADC_VER_3_1)
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700342 temp_var = 1000000 * (1000000 - temp_var);
343 *result = div64_s64(*result * 1000000, temp_var);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700344 }
345
346 sign_coeff = *result < 0 ? QPNP_COEFF_7 : QPNP_COEFF_5;
347 if (comp.ext_rsense) {
348 /* external rsense and current charging */
349 temp_var = div64_s64((-sign_coeff * die_temp) + QPNP_COEFF_8,
350 QPNP_COEFF_4);
351 temp_var = 1000000000 - temp_var;
352 if (comp.revision == QPNP_IADC_VER_3_1) {
353 sys_gain_coeff = (1000000 +
354 div64_s64(sys_gain_coeff, QPNP_COEFF_4));
355 temp_var = div64_s64(temp_var * sys_gain_coeff,
356 1000000000);
357 }
358 *result = div64_s64(*result, temp_var);
359 }
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700360 pr_debug("%lld compensated into %lld\n", old, *result);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700361
362 return 0;
363}
364
365int32_t qpnp_iadc_comp_result(int64_t *result)
366{
367 struct qpnp_iadc_drv *iadc = qpnp_iadc;
368
369 return qpnp_iadc_comp(result, iadc->iadc_comp, iadc->die_temp);
370}
371EXPORT_SYMBOL(qpnp_iadc_comp_result);
372
373static int32_t qpnp_iadc_comp_info(void)
374{
375 struct qpnp_iadc_drv *iadc = qpnp_iadc;
376 int rc = 0;
377
378 rc = qpnp_iadc_read_reg(QPNP_INT_TEST_VAL, &iadc->iadc_comp.id);
379 if (rc < 0) {
380 pr_err("qpnp adc comp id failed with %d\n", rc);
381 return rc;
382 }
383
384 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &iadc->iadc_comp.revision);
385 if (rc < 0) {
386 pr_err("qpnp adc revision read failed with %d\n", rc);
387 return rc;
388 }
389
390 rc = qpnp_iadc_read_reg(QPNP_IADC_ATE_GAIN_CALIB_OFFSET,
391 &iadc->iadc_comp.sys_gain);
Siddartha Mohanadoss7bea8442013-06-17 17:50:22 -0700392 if (rc < 0) {
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700393 pr_err("full scale read failed with %d\n", rc);
Siddartha Mohanadoss7bea8442013-06-17 17:50:22 -0700394 return rc;
395 }
396
397 if (iadc->external_rsense)
398 iadc->iadc_comp.ext_rsense = true;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700399
400 pr_debug("fab id = %u, revision = %u, sys gain = %u, external_rsense = %d\n",
401 iadc->iadc_comp.id,
402 iadc->iadc_comp.revision,
403 iadc->iadc_comp.sys_gain,
404 iadc->iadc_comp.ext_rsense);
405 return rc;
406}
407
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700408static int32_t qpnp_iadc_configure(enum qpnp_iadc_channels channel,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800409 uint16_t *raw_code, uint32_t mode_sel)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700410{
411 struct qpnp_iadc_drv *iadc = qpnp_iadc;
412 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
413 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
414 int32_t rc = 0;
415
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700416 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700417
418 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
419 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800420 if (iadc->iadc_mode_sel)
421 qpnp_iadc_mode_reg |= (QPNP_ADC_TRIM_EN | QPNP_VADC_SYNCH_EN);
422 else
423 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
424
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700425 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
426
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700427 rc = qpnp_iadc_write_reg(QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
428 if (rc) {
429 pr_err("qpnp adc read adc failed with %d\n", rc);
430 return rc;
431 }
432
433 rc = qpnp_iadc_write_reg(QPNP_IADC_ADC_CH_SEL_CTL,
434 qpnp_iadc_ch_sel_reg);
435 if (rc) {
436 pr_err("qpnp adc read adc failed with %d\n", rc);
437 return rc;
438 }
439
440 rc = qpnp_iadc_write_reg(QPNP_ADC_DIG_PARAM,
441 qpnp_iadc_dig_param_reg);
442 if (rc) {
443 pr_err("qpnp adc read adc failed with %d\n", rc);
444 return rc;
445 }
446
447 rc = qpnp_iadc_write_reg(QPNP_HW_SETTLE_DELAY,
448 iadc->adc->amux_prop->hw_settle_time);
449 if (rc < 0) {
450 pr_err("qpnp adc configure error for hw settling time setup\n");
451 return rc;
452 }
453
454 rc = qpnp_iadc_write_reg(QPNP_FAST_AVG_CTL,
455 iadc->adc->amux_prop->fast_avg_setup);
456 if (rc < 0) {
457 pr_err("qpnp adc fast averaging configure error\n");
458 return rc;
459 }
460
Siddartha Mohanadoss3f219c42013-04-02 11:01:28 -0700461 INIT_COMPLETION(iadc->adc->adc_rslt_completion);
462
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700463 rc = qpnp_iadc_enable(true);
464 if (rc)
465 return rc;
466
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700467 rc = qpnp_iadc_write_reg(QPNP_CONV_REQ, qpnp_iadc_conv_req);
468 if (rc) {
469 pr_err("qpnp adc read adc failed with %d\n", rc);
470 return rc;
471 }
472
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700473 rc = wait_for_completion_timeout(&iadc->adc->adc_rslt_completion,
474 QPNP_ADC_COMPLETION_TIMEOUT);
475 if (!rc) {
476 u8 status1 = 0;
477 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
478 if (rc < 0)
479 return rc;
480 status1 &= (QPNP_STATUS1_REQ_STS | QPNP_STATUS1_EOC);
481 if (status1 == QPNP_STATUS1_EOC)
482 pr_debug("End of conversion status set\n");
483 else {
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800484 rc = qpnp_iadc_status_debug();
485 if (rc < 0) {
486 pr_err("status1 read failed with %d\n", rc);
487 return rc;
488 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700489 return -EINVAL;
490 }
491 }
492
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700493 rc = qpnp_iadc_read_conversion_result(raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700494 if (rc) {
495 pr_err("qpnp adc read adc failed with %d\n", rc);
496 return rc;
497 }
498
499 return 0;
500}
501
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700502static int32_t qpnp_convert_raw_offset_voltage(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700503{
504 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700505 uint32_t num = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700506
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800507 if ((iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw) == 0) {
508 pr_err("raw offset errors! raw_gain:0x%x and raw_offset:0x%x\n",
509 iadc->adc->calib.gain_raw, iadc->adc->calib.offset_raw);
510 return -EINVAL;
511 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700512
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800513 iadc->adc->calib.offset_uv = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700514
515 num = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
516
517 iadc->adc->calib.gain_uv = (num * QPNP_ADC_GAIN_NV)/
518 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
519
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700520 pr_debug("gain_uv:%d offset_uv:%d\n",
521 iadc->adc->calib.gain_uv, iadc->adc->calib.offset_uv);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700522 return 0;
523}
524
Siddartha Mohanadoss06673922013-03-27 11:14:19 -0700525int32_t qpnp_iadc_calibrate_for_trim(void)
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700526{
527 struct qpnp_iadc_drv *iadc = qpnp_iadc;
528 uint8_t rslt_lsb, rslt_msb;
529 int32_t rc = 0;
530 uint16_t raw_data;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800531 uint32_t mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700532
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800533 mutex_lock(&iadc->adc->adc_lock);
534
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800535 rc = qpnp_iadc_configure(GAIN_CALIBRATION_17P857MV,
536 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700537 if (rc < 0) {
538 pr_err("qpnp adc result read failed with %d\n", rc);
539 goto fail;
540 }
541
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700542 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700543
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800544 rc = qpnp_iadc_configure(OFFSET_CALIBRATION_CSP2_CSN2,
545 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700546 if (rc < 0) {
547 pr_err("qpnp adc result read failed with %d\n", rc);
548 goto fail;
549 }
550
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700551 iadc->adc->calib.offset_raw = raw_data;
552 if (rc < 0) {
553 pr_err("qpnp adc offset/gain calculation failed\n");
554 goto fail;
555 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700556
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700557 pr_debug("raw gain:0x%x, raw offset:0x%x\n",
558 iadc->adc->calib.gain_raw, iadc->adc->calib.offset_raw);
559
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700560 rc = qpnp_convert_raw_offset_voltage();
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800561 if (rc < 0) {
562 pr_err("qpnp raw_voltage conversion failed\n");
563 goto fail;
564 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700565
566 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
567 QPNP_BIT_SHIFT_8;
568 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
569
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700570 pr_debug("trim values:lsb:0x%x and msb:0x%x\n", rslt_lsb, rslt_msb);
571
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700572 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
573 QPNP_IADC_SEC_ACCESS_DATA);
574 if (rc < 0) {
575 pr_err("qpnp iadc configure error for sec access\n");
576 goto fail;
577 }
578
579 rc = qpnp_iadc_write_reg(QPNP_IADC_MSB_OFFSET,
580 rslt_msb);
581 if (rc < 0) {
582 pr_err("qpnp iadc configure error for MSB write\n");
583 goto fail;
584 }
585
586 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
587 QPNP_IADC_SEC_ACCESS_DATA);
588 if (rc < 0) {
589 pr_err("qpnp iadc configure error for sec access\n");
590 goto fail;
591 }
592
593 rc = qpnp_iadc_write_reg(QPNP_IADC_LSB_OFFSET,
594 rslt_lsb);
595 if (rc < 0) {
596 pr_err("qpnp iadc configure error for LSB write\n");
597 goto fail;
598 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700599fail:
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800600 mutex_unlock(&iadc->adc->adc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700601 return rc;
602}
Siddartha Mohanadoss06673922013-03-27 11:14:19 -0700603EXPORT_SYMBOL(qpnp_iadc_calibrate_for_trim);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700604
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700605static void qpnp_iadc_work(struct work_struct *work)
606{
607 struct qpnp_iadc_drv *iadc = qpnp_iadc;
608 int rc = 0;
609
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700610 rc = qpnp_iadc_calibrate_for_trim();
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700611 if (rc)
612 pr_debug("periodic IADC calibration failed\n");
613 else
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800614 schedule_delayed_work(&iadc->iadc_work,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700615 round_jiffies_relative(msecs_to_jiffies
616 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700617 return;
618}
619
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700620static int32_t qpnp_iadc_version_check(void)
621{
622 uint8_t revision;
623 int rc;
624
625 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &revision);
626 if (rc < 0) {
627 pr_err("qpnp adc result read failed with %d\n", rc);
628 return rc;
629 }
630
631 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
632 pr_err("IADC Version not supported\n");
633 return -EINVAL;
634 }
635
636 return 0;
637}
638
639int32_t qpnp_iadc_is_ready(void)
640{
641 struct qpnp_iadc_drv *iadc = qpnp_iadc;
642
643 if (!iadc || !iadc->iadc_initialized)
644 return -EPROBE_DEFER;
645 else
646 return 0;
647}
648EXPORT_SYMBOL(qpnp_iadc_is_ready);
649
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700650int32_t qpnp_iadc_get_rsense(int32_t *rsense)
651{
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800652 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700653 uint8_t rslt_rsense;
Siddartha Mohanadoss58279542013-05-28 16:20:46 -0700654 int32_t rc = 0, sign_bit = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700655
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800656 if (!iadc || !iadc->iadc_initialized)
657 return -EPROBE_DEFER;
658
Siddartha Mohanadoss58279542013-05-28 16:20:46 -0700659 if (iadc->external_rsense) {
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -0700660 *rsense = iadc->rsense;
Siddartha Mohanadoss58279542013-05-28 16:20:46 -0700661 return rc;
662 }
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -0700663
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700664 rc = qpnp_iadc_read_reg(QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
665 if (rc < 0) {
666 pr_err("qpnp adc rsense read failed with %d\n", rc);
667 return rc;
668 }
669
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700670 pr_debug("rsense:0%x\n", rslt_rsense);
671
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700672 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
673 sign_bit = 1;
674
675 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
676
677 if (sign_bit)
678 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
679 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
680 else
681 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
682 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
683
684 return rc;
685}
Xiaozhe Shi767fdb62013-01-10 15:09:08 -0800686EXPORT_SYMBOL(qpnp_iadc_get_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700687
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800688static int32_t qpnp_check_pmic_temp(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700689{
690 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700691 struct qpnp_vadc_result result_pmic_therm;
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -0700692 int64_t die_temp_offset;
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800693 int rc = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700694
695 rc = qpnp_vadc_read(DIE_TEMP, &result_pmic_therm);
696 if (rc < 0)
697 return rc;
698
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -0700699 die_temp_offset = result_pmic_therm.physical -
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700700 iadc->die_temp;
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -0700701 if (die_temp_offset < 0)
702 die_temp_offset = -die_temp_offset;
703
704 if (die_temp_offset > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700705 iadc->die_temp =
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -0700706 result_pmic_therm.physical;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700707 rc = qpnp_iadc_calibrate_for_trim();
708 if (rc)
709 pr_err("periodic IADC calibration failed\n");
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700710 }
711
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800712 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700713}
714
715int32_t qpnp_iadc_read(enum qpnp_iadc_channels channel,
716 struct qpnp_iadc_result *result)
717{
718 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800719 int32_t rc, rsense_n_ohms, sign = 0, num, mode_sel = 0;
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -0700720 int32_t rsense_u_ohms = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700721 int64_t result_current;
722 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700723
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700724 if (!iadc || !iadc->iadc_initialized)
725 return -EPROBE_DEFER;
726
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800727 if (!iadc->iadc_mode_sel) {
728 rc = qpnp_check_pmic_temp();
729 if (rc) {
730 pr_err("Error checking pmic therm temp\n");
731 return rc;
732 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700733 }
734
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700735 mutex_lock(&iadc->adc->adc_lock);
736
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800737 rc = qpnp_iadc_configure(channel, &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700738 if (rc < 0) {
739 pr_err("qpnp adc result read failed with %d\n", rc);
740 goto fail;
741 }
742
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700743 rc = qpnp_iadc_get_rsense(&rsense_n_ohms);
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700744 pr_debug("current raw:0%x and rsense:%d\n",
745 raw_data, rsense_n_ohms);
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -0700746 rsense_u_ohms = rsense_n_ohms/1000;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700747 num = raw_data - iadc->adc->calib.offset_raw;
748 if (num < 0) {
749 sign = 1;
750 num = -num;
751 }
752
753 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
754 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
755 result_current = result->result_uv;
756 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700757 /* Intentional fall through. Process the result w/o comp */
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -0700758 do_div(result_current, rsense_u_ohms);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700759
760 if (sign) {
761 result->result_uv = -result->result_uv;
762 result_current = -result_current;
763 }
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700764 rc = qpnp_iadc_comp_result(&result_current);
765 if (rc < 0)
766 pr_err("Error during compensating the IADC\n");
767 rc = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700768
769 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700770fail:
771 mutex_unlock(&iadc->adc->adc_lock);
772
773 return rc;
774}
775EXPORT_SYMBOL(qpnp_iadc_read);
776
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700777int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700778{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700779 struct qpnp_iadc_drv *iadc = qpnp_iadc;
780 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700781
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700782 if (!iadc || !iadc->iadc_initialized)
783 return -EPROBE_DEFER;
784
785 rc = qpnp_check_pmic_temp();
786 if (rc) {
787 pr_err("Error checking pmic therm temp\n");
788 return rc;
789 }
790
791 mutex_lock(&iadc->adc->adc_lock);
792 result->gain_raw = iadc->adc->calib.gain_raw;
793 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
794 result->gain_uv = iadc->adc->calib.gain_uv;
795 result->offset_raw = iadc->adc->calib.offset_raw;
796 result->ideal_offset_uv =
797 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
798 result->offset_uv = iadc->adc->calib.offset_uv;
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700799 pr_debug("raw gain:0%x, raw offset:0%x\n",
800 result->gain_raw, result->offset_raw);
801 pr_debug("gain_uv:%d offset_uv:%d\n",
802 result->gain_uv, result->offset_uv);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700803 mutex_unlock(&iadc->adc->adc_lock);
804
805 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700806}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700807EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700808
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800809int32_t qpnp_iadc_vadc_sync_read(
810 enum qpnp_iadc_channels i_channel, struct qpnp_iadc_result *i_result,
811 enum qpnp_vadc_channels v_channel, struct qpnp_vadc_result *v_result)
812{
813 struct qpnp_iadc_drv *iadc = qpnp_iadc;
814 int rc = 0;
815
816 if (!iadc || !iadc->iadc_initialized)
817 return -EPROBE_DEFER;
818
819 mutex_lock(&iadc->iadc_vadc_lock);
820
821 rc = qpnp_check_pmic_temp();
822 if (rc) {
823 pr_err("PMIC die temp check failed\n");
824 goto fail;
825 }
826
827 iadc->iadc_mode_sel = true;
828
829 rc = qpnp_vadc_iadc_sync_request(v_channel);
830 if (rc) {
831 pr_err("Configuring VADC failed\n");
832 goto fail;
833 }
834
835 rc = qpnp_iadc_read(i_channel, i_result);
836 if (rc)
837 pr_err("Configuring IADC failed\n");
838 /* Intentional fall through to release VADC */
839
840 rc = qpnp_vadc_iadc_sync_complete_request(v_channel,
841 v_result);
842 if (rc)
843 pr_err("Releasing VADC failed\n");
844fail:
845 iadc->iadc_mode_sel = false;
846
847 mutex_unlock(&iadc->iadc_vadc_lock);
848
849 return rc;
850}
851EXPORT_SYMBOL(qpnp_iadc_vadc_sync_read);
852
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700853static ssize_t qpnp_iadc_show(struct device *dev,
854 struct device_attribute *devattr, char *buf)
855{
856 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700857 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700858 int rc = -1;
859
860 rc = qpnp_iadc_read(attr->index, &result);
861
862 if (rc)
863 return 0;
864
865 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700866 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700867}
868
869static struct sensor_device_attribute qpnp_adc_attr =
870 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
871
872static int32_t qpnp_iadc_init_hwmon(struct spmi_device *spmi)
873{
874 struct qpnp_iadc_drv *iadc = qpnp_iadc;
875 struct device_node *child;
876 struct device_node *node = spmi->dev.of_node;
877 int rc = 0, i = 0, channel;
878
879 for_each_child_of_node(node, child) {
880 channel = iadc->adc->adc_channels[i].channel_num;
881 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
882 qpnp_adc_attr.dev_attr.attr.name =
883 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700884 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
885 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -0700886 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700887 rc = device_create_file(&spmi->dev,
888 &iadc->sens_attr[i].dev_attr);
889 if (rc) {
890 dev_err(&spmi->dev,
891 "device_create_file failed for dev %s\n",
892 iadc->adc->adc_channels[i].name);
893 goto hwmon_err_sens;
894 }
895 i++;
896 }
897
898 return 0;
899hwmon_err_sens:
900 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
901 return rc;
902}
903
904static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
905{
906 struct qpnp_iadc_drv *iadc;
907 struct qpnp_adc_drv *adc_qpnp;
908 struct device_node *node = spmi->dev.of_node;
909 struct device_node *child;
910 int rc, count_adc_channel_list = 0;
911
912 if (!node)
913 return -EINVAL;
914
915 if (qpnp_iadc) {
916 pr_err("IADC already in use\n");
917 return -EBUSY;
918 }
919
920 for_each_child_of_node(node, child)
921 count_adc_channel_list++;
922
923 if (!count_adc_channel_list) {
924 pr_err("No channel listing\n");
925 return -EINVAL;
926 }
927
928 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_drv) +
929 (sizeof(struct sensor_device_attribute) *
930 count_adc_channel_list), GFP_KERNEL);
931 if (!iadc) {
932 dev_err(&spmi->dev, "Unable to allocate memory\n");
933 return -ENOMEM;
934 }
935
936 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
937 GFP_KERNEL);
938 if (!adc_qpnp) {
939 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800940 rc = -ENOMEM;
941 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700942 }
943
944 iadc->adc = adc_qpnp;
945
946 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
947 if (rc) {
948 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800949 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700950 }
951
Stephen Boydbeab4502013-04-25 10:18:17 -0700952 mutex_init(&iadc->adc->adc_lock);
953
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700954 rc = of_property_read_u32(node, "qcom,rsense",
955 &iadc->rsense);
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -0700956 if (rc)
957 pr_debug("Defaulting to internal rsense\n");
958 else {
959 pr_debug("Use external rsense\n");
960 iadc->external_rsense = true;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700961 }
962
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800963 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700964 qpnp_iadc_isr,
965 IRQF_TRIGGER_RISING, "qpnp_iadc_interrupt", iadc);
966 if (rc) {
967 dev_err(&spmi->dev, "failed to request adc irq\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800968 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700969 } else
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800970 enable_irq_wake(iadc->adc->adc_irq_eoc);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700971
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700972 dev_set_drvdata(&spmi->dev, iadc);
973 qpnp_iadc = iadc;
974
975 rc = qpnp_iadc_init_hwmon(spmi);
976 if (rc) {
977 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800978 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700979 }
980 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
981
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700982 rc = qpnp_iadc_version_check();
983 if (rc) {
984 dev_err(&spmi->dev, "IADC version not supported\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800985 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700986 }
987
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800988 mutex_init(&iadc->iadc_vadc_lock);
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800989 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700990 rc = qpnp_iadc_comp_info();
991 if (rc) {
992 dev_err(&spmi->dev, "abstracting IADC comp info failed!\n");
993 goto fail;
994 }
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800995 iadc->iadc_initialized = true;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700996
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800997 rc = qpnp_iadc_calibrate_for_trim();
998 if (rc)
999 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
1000 schedule_delayed_work(&iadc->iadc_work,
1001 round_jiffies_relative(msecs_to_jiffies
1002 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001003 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001004fail:
Siddartha Mohanadoss32019b52012-12-23 17:05:45 -08001005 qpnp_iadc = NULL;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001006 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001007}
1008
1009static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
1010{
1011 struct qpnp_iadc_drv *iadc = dev_get_drvdata(&spmi->dev);
1012 struct device_node *node = spmi->dev.of_node;
1013 struct device_node *child;
1014 int i = 0;
1015
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001016 cancel_delayed_work(&iadc->iadc_work);
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001017 mutex_destroy(&iadc->iadc_vadc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001018 for_each_child_of_node(node, child) {
1019 device_remove_file(&spmi->dev,
1020 &iadc->sens_attr[i].dev_attr);
1021 i++;
1022 }
1023 dev_set_drvdata(&spmi->dev, NULL);
1024
1025 return 0;
1026}
1027
1028static const struct of_device_id qpnp_iadc_match_table[] = {
1029 { .compatible = "qcom,qpnp-iadc",
1030 },
1031 {}
1032};
1033
1034static struct spmi_driver qpnp_iadc_driver = {
1035 .driver = {
1036 .name = "qcom,qpnp-iadc",
1037 .of_match_table = qpnp_iadc_match_table,
1038 },
1039 .probe = qpnp_iadc_probe,
1040 .remove = qpnp_iadc_remove,
1041};
1042
1043static int __init qpnp_iadc_init(void)
1044{
1045 return spmi_driver_register(&qpnp_iadc_driver);
1046}
1047module_init(qpnp_iadc_init);
1048
1049static void __exit qpnp_iadc_exit(void)
1050{
1051 spmi_driver_unregister(&qpnp_iadc_driver);
1052}
1053module_exit(qpnp_iadc_exit);
1054
1055MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
1056MODULE_LICENSE("GPL v2");