blob: 05a79cbb1ca881bb71729037d6740bb1e39f6f5a [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanf5e261e2012-01-01 16:00:03 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
30 * 80003ES2LAN Gigabit Ethernet Controller (Copper)
31 * 80003ES2LAN Gigabit Ethernet Controller (Serdes)
32 */
33
Auke Kokbc7f75f2007-09-17 12:30:59 -070034#include "e1000.h"
35
36#define E1000_KMRNCTRLSTA_OFFSET_FIFO_CTRL 0x00
37#define E1000_KMRNCTRLSTA_OFFSET_INB_CTRL 0x02
38#define E1000_KMRNCTRLSTA_OFFSET_HD_CTRL 0x10
David Graham2d9498f2008-04-23 11:09:14 -070039#define E1000_KMRNCTRLSTA_OFFSET_MAC2PHY_OPMODE 0x1F
Auke Kokbc7f75f2007-09-17 12:30:59 -070040
41#define E1000_KMRNCTRLSTA_FIFO_CTRL_RX_BYPASS 0x0008
42#define E1000_KMRNCTRLSTA_FIFO_CTRL_TX_BYPASS 0x0800
43#define E1000_KMRNCTRLSTA_INB_CTRL_DIS_PADDING 0x0010
44
45#define E1000_KMRNCTRLSTA_HD_CTRL_10_100_DEFAULT 0x0004
46#define E1000_KMRNCTRLSTA_HD_CTRL_1000_DEFAULT 0x0000
David Graham2d9498f2008-04-23 11:09:14 -070047#define E1000_KMRNCTRLSTA_OPMODE_E_IDLE 0x2000
Auke Kokbc7f75f2007-09-17 12:30:59 -070048
Bruce Allan3421eec2009-12-08 07:28:20 +000049#define E1000_KMRNCTRLSTA_OPMODE_MASK 0x000C
50#define E1000_KMRNCTRLSTA_OPMODE_INBAND_MDIO 0x0004
51
Auke Kokbc7f75f2007-09-17 12:30:59 -070052#define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */
53#define DEFAULT_TCTL_EXT_GCEX_80003ES2LAN 0x00010000
54
55#define DEFAULT_TIPG_IPGT_1000_80003ES2LAN 0x8
56#define DEFAULT_TIPG_IPGT_10_100_80003ES2LAN 0x9
57
58/* GG82563 PHY Specific Status Register (Page 0, Register 16 */
59#define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Reversal Disab. */
60#define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060
61#define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI */
62#define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX */
63#define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Auto crossover */
64
65/* PHY Specific Control Register 2 (Page 0, Register 26) */
66#define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000
67 /* 1=Reverse Auto-Negotiation */
68
69/* MAC Specific Control Register (Page 2, Register 21) */
70/* Tx clock speed for Link Down and 1000BASE-T for the following speeds */
71#define GG82563_MSCR_TX_CLK_MASK 0x0007
72#define GG82563_MSCR_TX_CLK_10MBPS_2_5 0x0004
73#define GG82563_MSCR_TX_CLK_100MBPS_25 0x0005
74#define GG82563_MSCR_TX_CLK_1000MBPS_25 0x0007
75
76#define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */
77
78/* DSP Distance Register (Page 5, Register 26) */
79#define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M
80 1 = 50-80M
81 2 = 80-110M
82 3 = 110-140M
83 4 = >140M */
84
85/* Kumeran Mode Control Register (Page 193, Register 16) */
86#define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800
87
David Graham2d9498f2008-04-23 11:09:14 -070088/* Max number of times Kumeran read/write should be validated */
89#define GG82563_MAX_KMRN_RETRY 0x5
90
Auke Kokbc7f75f2007-09-17 12:30:59 -070091/* Power Management Control Register (Page 193, Register 20) */
92#define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001
93 /* 1=Enable SERDES Electrical Idle */
94
95/* In-Band Control Register (Page 194, Register 18) */
96#define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding */
97
Bruce Allanad680762008-03-28 09:15:03 -070098/*
99 * A table for the GG82563 cable length where the range is defined
Auke Kokbc7f75f2007-09-17 12:30:59 -0700100 * with a lower bound at "index" and the upper bound at
101 * "index + 5".
102 */
Bruce Allan64806412010-12-11 05:53:42 +0000103static const u16 e1000_gg82563_cable_length_table[] = {
104 0, 60, 115, 150, 150, 60, 115, 150, 180, 180, 0xFF };
Bruce Allaneb656d42009-12-01 15:47:02 +0000105#define GG82563_CABLE_LENGTH_TABLE_SIZE \
106 ARRAY_SIZE(e1000_gg82563_cable_length_table)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700107
108static s32 e1000_setup_copper_link_80003es2lan(struct e1000_hw *hw);
109static s32 e1000_acquire_swfw_sync_80003es2lan(struct e1000_hw *hw, u16 mask);
110static void e1000_release_swfw_sync_80003es2lan(struct e1000_hw *hw, u16 mask);
111static void e1000_initialize_hw_bits_80003es2lan(struct e1000_hw *hw);
112static void e1000_clear_hw_cntrs_80003es2lan(struct e1000_hw *hw);
113static s32 e1000_cfg_kmrn_1000_80003es2lan(struct e1000_hw *hw);
114static s32 e1000_cfg_kmrn_10_100_80003es2lan(struct e1000_hw *hw, u16 duplex);
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800115static s32 e1000_cfg_on_link_up_80003es2lan(struct e1000_hw *hw);
116static s32 e1000_read_kmrn_reg_80003es2lan(struct e1000_hw *hw, u32 offset,
117 u16 *data);
118static s32 e1000_write_kmrn_reg_80003es2lan(struct e1000_hw *hw, u32 offset,
119 u16 data);
Bruce Allan17f208d2009-12-01 15:47:22 +0000120static void e1000_power_down_phy_copper_80003es2lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700121
122/**
123 * e1000_init_phy_params_80003es2lan - Init ESB2 PHY func ptrs.
124 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -0700125 **/
126static s32 e1000_init_phy_params_80003es2lan(struct e1000_hw *hw)
127{
128 struct e1000_phy_info *phy = &hw->phy;
129 s32 ret_val;
130
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700131 if (hw->phy.media_type != e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700132 phy->type = e1000_phy_none;
133 return 0;
Bruce Allan17f208d2009-12-01 15:47:22 +0000134 } else {
135 phy->ops.power_up = e1000_power_up_phy_copper;
136 phy->ops.power_down = e1000_power_down_phy_copper_80003es2lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700137 }
138
139 phy->addr = 1;
140 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
141 phy->reset_delay_us = 100;
142 phy->type = e1000_phy_gg82563;
143
144 /* This can only be done after all function pointers are setup. */
145 ret_val = e1000e_get_phy_id(hw);
146
147 /* Verify phy id */
148 if (phy->id != GG82563_E_PHY_ID)
149 return -E1000_ERR_PHY;
150
151 return ret_val;
152}
153
154/**
155 * e1000_init_nvm_params_80003es2lan - Init ESB2 NVM func ptrs.
156 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -0700157 **/
158static s32 e1000_init_nvm_params_80003es2lan(struct e1000_hw *hw)
159{
160 struct e1000_nvm_info *nvm = &hw->nvm;
161 u32 eecd = er32(EECD);
162 u16 size;
163
164 nvm->opcode_bits = 8;
165 nvm->delay_usec = 1;
166 switch (nvm->override) {
167 case e1000_nvm_override_spi_large:
168 nvm->page_size = 32;
169 nvm->address_bits = 16;
170 break;
171 case e1000_nvm_override_spi_small:
172 nvm->page_size = 8;
173 nvm->address_bits = 8;
174 break;
175 default:
176 nvm->page_size = eecd & E1000_EECD_ADDR_BITS ? 32 : 8;
177 nvm->address_bits = eecd & E1000_EECD_ADDR_BITS ? 16 : 8;
178 break;
179 }
180
Bruce Allanad680762008-03-28 09:15:03 -0700181 nvm->type = e1000_nvm_eeprom_spi;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700182
183 size = (u16)((eecd & E1000_EECD_SIZE_EX_MASK) >>
184 E1000_EECD_SIZE_EX_SHIFT);
185
Bruce Allanad680762008-03-28 09:15:03 -0700186 /*
187 * Added to a constant, "size" becomes the left-shift value
Auke Kokbc7f75f2007-09-17 12:30:59 -0700188 * for setting word_size.
189 */
190 size += NVM_WORD_SIZE_BASE_SHIFT;
Jeff Kirsher8d7c2942008-04-02 13:48:07 -0700191
192 /* EEPROM access above 16k is unsupported */
193 if (size > 14)
194 size = 14;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700195 nvm->word_size = 1 << size;
196
197 return 0;
198}
199
200/**
201 * e1000_init_mac_params_80003es2lan - Init ESB2 MAC func ptrs.
202 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -0700203 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000204static s32 e1000_init_mac_params_80003es2lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700205{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700206 struct e1000_mac_info *mac = &hw->mac;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700207
Bruce Allane68782e2012-01-31 06:37:43 +0000208 /* Set media type and media-dependent function pointers */
Bruce Allanec34c172012-02-01 10:53:05 +0000209 switch (hw->adapter->pdev->device) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700210 case E1000_DEV_ID_80003ES2LAN_SERDES_DPT:
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700211 hw->phy.media_type = e1000_media_type_internal_serdes;
Bruce Allane68782e2012-01-31 06:37:43 +0000212 mac->ops.check_for_link = e1000e_check_for_serdes_link;
213 mac->ops.setup_physical_interface =
214 e1000e_setup_fiber_serdes_link;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700215 break;
216 default:
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700217 hw->phy.media_type = e1000_media_type_copper;
Bruce Allane68782e2012-01-31 06:37:43 +0000218 mac->ops.check_for_link = e1000e_check_for_copper_link;
219 mac->ops.setup_physical_interface =
220 e1000_setup_copper_link_80003es2lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700221 break;
222 }
223
224 /* Set mta register count */
225 mac->mta_reg_count = 128;
226 /* Set rar entry count */
227 mac->rar_entry_count = E1000_RAR_ENTRIES;
Bruce Allana65a4a02010-05-10 15:01:51 +0000228 /* FWSM register */
229 mac->has_fwsm = true;
230 /* ARC supported; valid only if manageability features are enabled. */
231 mac->arc_subsystem_valid =
232 (er32(FWSM) & E1000_FWSM_MODE_MASK)
233 ? true : false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000234 /* Adaptive IFS not supported */
235 mac->adaptive_ifs = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700236
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000237 /* set lan id for port to determine which phy lock to use */
238 hw->mac.ops.set_lan_id(hw);
239
Auke Kokbc7f75f2007-09-17 12:30:59 -0700240 return 0;
241}
242
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700243static s32 e1000_get_variants_80003es2lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700244{
245 struct e1000_hw *hw = &adapter->hw;
246 s32 rc;
247
Bruce Allanec34c172012-02-01 10:53:05 +0000248 rc = e1000_init_mac_params_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700249 if (rc)
250 return rc;
251
252 rc = e1000_init_nvm_params_80003es2lan(hw);
253 if (rc)
254 return rc;
255
256 rc = e1000_init_phy_params_80003es2lan(hw);
257 if (rc)
258 return rc;
259
260 return 0;
261}
262
263/**
264 * e1000_acquire_phy_80003es2lan - Acquire rights to access PHY
265 * @hw: pointer to the HW structure
266 *
Bruce Allanfe401672009-11-20 23:26:05 +0000267 * A wrapper to acquire access rights to the correct PHY.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700268 **/
269static s32 e1000_acquire_phy_80003es2lan(struct e1000_hw *hw)
270{
271 u16 mask;
272
273 mask = hw->bus.func ? E1000_SWFW_PHY1_SM : E1000_SWFW_PHY0_SM;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700274 return e1000_acquire_swfw_sync_80003es2lan(hw, mask);
275}
276
277/**
278 * e1000_release_phy_80003es2lan - Release rights to access PHY
279 * @hw: pointer to the HW structure
280 *
Bruce Allanfe401672009-11-20 23:26:05 +0000281 * A wrapper to release access rights to the correct PHY.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700282 **/
283static void e1000_release_phy_80003es2lan(struct e1000_hw *hw)
284{
285 u16 mask;
286
287 mask = hw->bus.func ? E1000_SWFW_PHY1_SM : E1000_SWFW_PHY0_SM;
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800288 e1000_release_swfw_sync_80003es2lan(hw, mask);
289}
290
291/**
292 * e1000_acquire_mac_csr_80003es2lan - Acquire rights to access Kumeran register
293 * @hw: pointer to the HW structure
294 *
295 * Acquire the semaphore to access the Kumeran interface.
296 *
297 **/
298static s32 e1000_acquire_mac_csr_80003es2lan(struct e1000_hw *hw)
299{
300 u16 mask;
301
302 mask = E1000_SWFW_CSR_SM;
303
304 return e1000_acquire_swfw_sync_80003es2lan(hw, mask);
305}
306
307/**
308 * e1000_release_mac_csr_80003es2lan - Release rights to access Kumeran Register
309 * @hw: pointer to the HW structure
310 *
311 * Release the semaphore used to access the Kumeran interface
312 **/
313static void e1000_release_mac_csr_80003es2lan(struct e1000_hw *hw)
314{
315 u16 mask;
316
317 mask = E1000_SWFW_CSR_SM;
David Graham2d9498f2008-04-23 11:09:14 -0700318
Auke Kokbc7f75f2007-09-17 12:30:59 -0700319 e1000_release_swfw_sync_80003es2lan(hw, mask);
320}
321
322/**
323 * e1000_acquire_nvm_80003es2lan - Acquire rights to access NVM
324 * @hw: pointer to the HW structure
325 *
Bruce Allanfe401672009-11-20 23:26:05 +0000326 * Acquire the semaphore to access the EEPROM.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700327 **/
328static s32 e1000_acquire_nvm_80003es2lan(struct e1000_hw *hw)
329{
330 s32 ret_val;
331
332 ret_val = e1000_acquire_swfw_sync_80003es2lan(hw, E1000_SWFW_EEP_SM);
333 if (ret_val)
334 return ret_val;
335
336 ret_val = e1000e_acquire_nvm(hw);
337
338 if (ret_val)
339 e1000_release_swfw_sync_80003es2lan(hw, E1000_SWFW_EEP_SM);
340
341 return ret_val;
342}
343
344/**
345 * e1000_release_nvm_80003es2lan - Relinquish rights to access NVM
346 * @hw: pointer to the HW structure
347 *
Bruce Allanfe401672009-11-20 23:26:05 +0000348 * Release the semaphore used to access the EEPROM.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700349 **/
350static void e1000_release_nvm_80003es2lan(struct e1000_hw *hw)
351{
352 e1000e_release_nvm(hw);
353 e1000_release_swfw_sync_80003es2lan(hw, E1000_SWFW_EEP_SM);
354}
355
356/**
357 * e1000_acquire_swfw_sync_80003es2lan - Acquire SW/FW semaphore
358 * @hw: pointer to the HW structure
359 * @mask: specifies which semaphore to acquire
360 *
361 * Acquire the SW/FW semaphore to access the PHY or NVM. The mask
362 * will also specify which port we're acquiring the lock for.
363 **/
364static s32 e1000_acquire_swfw_sync_80003es2lan(struct e1000_hw *hw, u16 mask)
365{
366 u32 swfw_sync;
367 u32 swmask = mask;
368 u32 fwmask = mask << 16;
369 s32 i = 0;
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800370 s32 timeout = 50;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700371
372 while (i < timeout) {
373 if (e1000e_get_hw_semaphore(hw))
374 return -E1000_ERR_SWFW_SYNC;
375
376 swfw_sync = er32(SW_FW_SYNC);
377 if (!(swfw_sync & (fwmask | swmask)))
378 break;
379
Bruce Allanad680762008-03-28 09:15:03 -0700380 /*
381 * Firmware currently using resource (fwmask)
382 * or other software thread using resource (swmask)
383 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700384 e1000e_put_hw_semaphore(hw);
385 mdelay(5);
386 i++;
387 }
388
389 if (i == timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000390 e_dbg("Driver can't access resource, SW_FW_SYNC timeout.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700391 return -E1000_ERR_SWFW_SYNC;
392 }
393
394 swfw_sync |= swmask;
395 ew32(SW_FW_SYNC, swfw_sync);
396
397 e1000e_put_hw_semaphore(hw);
398
399 return 0;
400}
401
402/**
403 * e1000_release_swfw_sync_80003es2lan - Release SW/FW semaphore
404 * @hw: pointer to the HW structure
405 * @mask: specifies which semaphore to acquire
406 *
407 * Release the SW/FW semaphore used to access the PHY or NVM. The mask
408 * will also specify which port we're releasing the lock for.
409 **/
410static void e1000_release_swfw_sync_80003es2lan(struct e1000_hw *hw, u16 mask)
411{
412 u32 swfw_sync;
413
Bruce Allan184125a2010-12-11 05:53:37 +0000414 while (e1000e_get_hw_semaphore(hw) != 0)
415 ; /* Empty */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700416
417 swfw_sync = er32(SW_FW_SYNC);
418 swfw_sync &= ~mask;
419 ew32(SW_FW_SYNC, swfw_sync);
420
421 e1000e_put_hw_semaphore(hw);
422}
423
424/**
425 * e1000_read_phy_reg_gg82563_80003es2lan - Read GG82563 PHY register
426 * @hw: pointer to the HW structure
427 * @offset: offset of the register to read
428 * @data: pointer to the data returned from the operation
429 *
Bruce Allanfe401672009-11-20 23:26:05 +0000430 * Read the GG82563 PHY register.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700431 **/
432static s32 e1000_read_phy_reg_gg82563_80003es2lan(struct e1000_hw *hw,
433 u32 offset, u16 *data)
434{
435 s32 ret_val;
436 u32 page_select;
437 u16 temp;
438
David Graham2d9498f2008-04-23 11:09:14 -0700439 ret_val = e1000_acquire_phy_80003es2lan(hw);
440 if (ret_val)
441 return ret_val;
442
Auke Kokbc7f75f2007-09-17 12:30:59 -0700443 /* Select Configuration Page */
David Graham2d9498f2008-04-23 11:09:14 -0700444 if ((offset & MAX_PHY_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700445 page_select = GG82563_PHY_PAGE_SELECT;
David Graham2d9498f2008-04-23 11:09:14 -0700446 } else {
Bruce Allanad680762008-03-28 09:15:03 -0700447 /*
448 * Use Alternative Page Select register to access
Auke Kokbc7f75f2007-09-17 12:30:59 -0700449 * registers 30 and 31
450 */
451 page_select = GG82563_PHY_PAGE_SELECT_ALT;
David Graham2d9498f2008-04-23 11:09:14 -0700452 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700453
454 temp = (u16)((u16)offset >> GG82563_PAGE_SHIFT);
David Graham2d9498f2008-04-23 11:09:14 -0700455 ret_val = e1000e_write_phy_reg_mdic(hw, page_select, temp);
456 if (ret_val) {
457 e1000_release_phy_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700458 return ret_val;
David Graham2d9498f2008-04-23 11:09:14 -0700459 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700460
Bruce Allan3421eec2009-12-08 07:28:20 +0000461 if (hw->dev_spec.e80003es2lan.mdic_wa_enable == true) {
462 /*
463 * The "ready" bit in the MDIC register may be incorrectly set
464 * before the device has completed the "Page Select" MDI
465 * transaction. So we wait 200us after each MDI command...
466 */
467 udelay(200);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700468
Bruce Allan3421eec2009-12-08 07:28:20 +0000469 /* ...and verify the command was successful. */
470 ret_val = e1000e_read_phy_reg_mdic(hw, page_select, &temp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700471
Bruce Allan3421eec2009-12-08 07:28:20 +0000472 if (((u16)offset >> GG82563_PAGE_SHIFT) != temp) {
Bruce Allan3421eec2009-12-08 07:28:20 +0000473 e1000_release_phy_80003es2lan(hw);
Bruce Allan7eb61d82012-02-08 02:55:03 +0000474 return -E1000_ERR_PHY;
Bruce Allan3421eec2009-12-08 07:28:20 +0000475 }
476
477 udelay(200);
478
479 ret_val = e1000e_read_phy_reg_mdic(hw,
480 MAX_PHY_REG_ADDRESS & offset,
481 data);
482
483 udelay(200);
484 } else {
485 ret_val = e1000e_read_phy_reg_mdic(hw,
486 MAX_PHY_REG_ADDRESS & offset,
487 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700488 }
489
David Graham2d9498f2008-04-23 11:09:14 -0700490 e1000_release_phy_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700491
492 return ret_val;
493}
494
495/**
496 * e1000_write_phy_reg_gg82563_80003es2lan - Write GG82563 PHY register
497 * @hw: pointer to the HW structure
498 * @offset: offset of the register to read
499 * @data: value to write to the register
500 *
Bruce Allanfe401672009-11-20 23:26:05 +0000501 * Write to the GG82563 PHY register.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700502 **/
503static s32 e1000_write_phy_reg_gg82563_80003es2lan(struct e1000_hw *hw,
504 u32 offset, u16 data)
505{
506 s32 ret_val;
507 u32 page_select;
508 u16 temp;
509
David Graham2d9498f2008-04-23 11:09:14 -0700510 ret_val = e1000_acquire_phy_80003es2lan(hw);
511 if (ret_val)
512 return ret_val;
513
Auke Kokbc7f75f2007-09-17 12:30:59 -0700514 /* Select Configuration Page */
David Graham2d9498f2008-04-23 11:09:14 -0700515 if ((offset & MAX_PHY_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516 page_select = GG82563_PHY_PAGE_SELECT;
David Graham2d9498f2008-04-23 11:09:14 -0700517 } else {
Bruce Allanad680762008-03-28 09:15:03 -0700518 /*
519 * Use Alternative Page Select register to access
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520 * registers 30 and 31
521 */
522 page_select = GG82563_PHY_PAGE_SELECT_ALT;
David Graham2d9498f2008-04-23 11:09:14 -0700523 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700524
525 temp = (u16)((u16)offset >> GG82563_PAGE_SHIFT);
David Graham2d9498f2008-04-23 11:09:14 -0700526 ret_val = e1000e_write_phy_reg_mdic(hw, page_select, temp);
527 if (ret_val) {
528 e1000_release_phy_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529 return ret_val;
David Graham2d9498f2008-04-23 11:09:14 -0700530 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700531
Bruce Allan3421eec2009-12-08 07:28:20 +0000532 if (hw->dev_spec.e80003es2lan.mdic_wa_enable == true) {
533 /*
534 * The "ready" bit in the MDIC register may be incorrectly set
535 * before the device has completed the "Page Select" MDI
536 * transaction. So we wait 200us after each MDI command...
537 */
538 udelay(200);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700539
Bruce Allan3421eec2009-12-08 07:28:20 +0000540 /* ...and verify the command was successful. */
541 ret_val = e1000e_read_phy_reg_mdic(hw, page_select, &temp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700542
Bruce Allan3421eec2009-12-08 07:28:20 +0000543 if (((u16)offset >> GG82563_PAGE_SHIFT) != temp) {
544 e1000_release_phy_80003es2lan(hw);
545 return -E1000_ERR_PHY;
546 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700547
Bruce Allan3421eec2009-12-08 07:28:20 +0000548 udelay(200);
549
550 ret_val = e1000e_write_phy_reg_mdic(hw,
551 MAX_PHY_REG_ADDRESS & offset,
552 data);
553
554 udelay(200);
555 } else {
556 ret_val = e1000e_write_phy_reg_mdic(hw,
557 MAX_PHY_REG_ADDRESS & offset,
558 data);
David Graham2d9498f2008-04-23 11:09:14 -0700559 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700560
David Graham2d9498f2008-04-23 11:09:14 -0700561 e1000_release_phy_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700562
563 return ret_val;
564}
565
566/**
567 * e1000_write_nvm_80003es2lan - Write to ESB2 NVM
568 * @hw: pointer to the HW structure
569 * @offset: offset of the register to read
570 * @words: number of words to write
571 * @data: buffer of data to write to the NVM
572 *
Bruce Allanfe401672009-11-20 23:26:05 +0000573 * Write "words" of data to the ESB2 NVM.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574 **/
575static s32 e1000_write_nvm_80003es2lan(struct e1000_hw *hw, u16 offset,
576 u16 words, u16 *data)
577{
578 return e1000e_write_nvm_spi(hw, offset, words, data);
579}
580
581/**
582 * e1000_get_cfg_done_80003es2lan - Wait for configuration to complete
583 * @hw: pointer to the HW structure
584 *
585 * Wait a specific amount of time for manageability processes to complete.
586 * This is a function pointer entry point called by the phy module.
587 **/
588static s32 e1000_get_cfg_done_80003es2lan(struct e1000_hw *hw)
589{
590 s32 timeout = PHY_CFG_TIMEOUT;
591 u32 mask = E1000_NVM_CFG_DONE_PORT_0;
592
593 if (hw->bus.func == 1)
594 mask = E1000_NVM_CFG_DONE_PORT_1;
595
596 while (timeout) {
597 if (er32(EEMNGCTL) & mask)
598 break;
Bruce Allan1bba4382011-03-19 00:27:20 +0000599 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700600 timeout--;
601 }
602 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000603 e_dbg("MNG configuration cycle has not completed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700604 return -E1000_ERR_RESET;
605 }
606
607 return 0;
608}
609
610/**
611 * e1000_phy_force_speed_duplex_80003es2lan - Force PHY speed and duplex
612 * @hw: pointer to the HW structure
613 *
614 * Force the speed and duplex settings onto the PHY. This is a
615 * function pointer entry point called by the phy module.
616 **/
617static s32 e1000_phy_force_speed_duplex_80003es2lan(struct e1000_hw *hw)
618{
619 s32 ret_val;
620 u16 phy_data;
621 bool link;
622
Bruce Allanad680762008-03-28 09:15:03 -0700623 /*
624 * Clear Auto-Crossover to force MDI manually. M88E1000 requires MDI
Auke Kokbc7f75f2007-09-17 12:30:59 -0700625 * forced whenever speed and duplex are forced.
626 */
627 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
628 if (ret_val)
629 return ret_val;
630
631 phy_data &= ~GG82563_PSCR_CROSSOVER_MODE_AUTO;
632 ret_val = e1e_wphy(hw, GG82563_PHY_SPEC_CTRL, phy_data);
633 if (ret_val)
634 return ret_val;
635
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000636 e_dbg("GG82563 PSCR: %X\n", phy_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700637
638 ret_val = e1e_rphy(hw, PHY_CONTROL, &phy_data);
639 if (ret_val)
640 return ret_val;
641
642 e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
643
644 /* Reset the phy to commit changes. */
645 phy_data |= MII_CR_RESET;
646
647 ret_val = e1e_wphy(hw, PHY_CONTROL, phy_data);
648 if (ret_val)
649 return ret_val;
650
651 udelay(1);
652
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700653 if (hw->phy.autoneg_wait_to_complete) {
Bruce Allan434f1392011-12-16 00:46:54 +0000654 e_dbg("Waiting for forced speed/duplex link on GG82563 phy.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700655
656 ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
657 100000, &link);
658 if (ret_val)
659 return ret_val;
660
661 if (!link) {
Bruce Allanad680762008-03-28 09:15:03 -0700662 /*
663 * We didn't get link.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700664 * Reset the DSP and cross our fingers.
665 */
666 ret_val = e1000e_phy_reset_dsp(hw);
667 if (ret_val)
668 return ret_val;
669 }
670
671 /* Try once more */
672 ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
673 100000, &link);
674 if (ret_val)
675 return ret_val;
676 }
677
678 ret_val = e1e_rphy(hw, GG82563_PHY_MAC_SPEC_CTRL, &phy_data);
679 if (ret_val)
680 return ret_val;
681
Bruce Allanad680762008-03-28 09:15:03 -0700682 /*
683 * Resetting the phy means we need to verify the TX_CLK corresponds
Auke Kokbc7f75f2007-09-17 12:30:59 -0700684 * to the link speed. 10Mbps -> 2.5MHz, else 25MHz.
685 */
686 phy_data &= ~GG82563_MSCR_TX_CLK_MASK;
687 if (hw->mac.forced_speed_duplex & E1000_ALL_10_SPEED)
688 phy_data |= GG82563_MSCR_TX_CLK_10MBPS_2_5;
689 else
690 phy_data |= GG82563_MSCR_TX_CLK_100MBPS_25;
691
Bruce Allanad680762008-03-28 09:15:03 -0700692 /*
693 * In addition, we must re-enable CRS on Tx for both half and full
Auke Kokbc7f75f2007-09-17 12:30:59 -0700694 * duplex.
695 */
696 phy_data |= GG82563_MSCR_ASSERT_CRS_ON_TX;
697 ret_val = e1e_wphy(hw, GG82563_PHY_MAC_SPEC_CTRL, phy_data);
698
699 return ret_val;
700}
701
702/**
703 * e1000_get_cable_length_80003es2lan - Set approximate cable length
704 * @hw: pointer to the HW structure
705 *
706 * Find the approximate cable length as measured by the GG82563 PHY.
707 * This is a function pointer entry point called by the phy module.
708 **/
709static s32 e1000_get_cable_length_80003es2lan(struct e1000_hw *hw)
710{
711 struct e1000_phy_info *phy = &hw->phy;
Bruce Allaneb656d42009-12-01 15:47:02 +0000712 s32 ret_val = 0;
Bruce Allana708dd82009-11-20 23:28:37 +0000713 u16 phy_data, index;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700714
715 ret_val = e1e_rphy(hw, GG82563_PHY_DSP_DISTANCE, &phy_data);
716 if (ret_val)
Bruce Allaneb656d42009-12-01 15:47:02 +0000717 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700718
719 index = phy_data & GG82563_DSPD_CABLE_LENGTH;
Bruce Allaneb656d42009-12-01 15:47:02 +0000720
721 if (index >= GG82563_CABLE_LENGTH_TABLE_SIZE - 5) {
722 ret_val = -E1000_ERR_PHY;
723 goto out;
724 }
725
Auke Kokbc7f75f2007-09-17 12:30:59 -0700726 phy->min_cable_length = e1000_gg82563_cable_length_table[index];
Bruce Allaneb656d42009-12-01 15:47:02 +0000727 phy->max_cable_length = e1000_gg82563_cable_length_table[index + 5];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700728
729 phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
730
Bruce Allaneb656d42009-12-01 15:47:02 +0000731out:
732 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700733}
734
735/**
736 * e1000_get_link_up_info_80003es2lan - Report speed and duplex
737 * @hw: pointer to the HW structure
738 * @speed: pointer to speed buffer
739 * @duplex: pointer to duplex buffer
740 *
741 * Retrieve the current speed and duplex configuration.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700742 **/
743static s32 e1000_get_link_up_info_80003es2lan(struct e1000_hw *hw, u16 *speed,
744 u16 *duplex)
745{
746 s32 ret_val;
747
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700748 if (hw->phy.media_type == e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700749 ret_val = e1000e_get_speed_and_duplex_copper(hw,
750 speed,
751 duplex);
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800752 hw->phy.ops.cfg_on_link_up(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700753 } else {
754 ret_val = e1000e_get_speed_and_duplex_fiber_serdes(hw,
755 speed,
756 duplex);
757 }
758
759 return ret_val;
760}
761
762/**
763 * e1000_reset_hw_80003es2lan - Reset the ESB2 controller
764 * @hw: pointer to the HW structure
765 *
766 * Perform a global reset to the ESB2 controller.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700767 **/
768static s32 e1000_reset_hw_80003es2lan(struct e1000_hw *hw)
769{
Bruce Allandd93f952011-01-06 14:29:48 +0000770 u32 ctrl;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700771 s32 ret_val;
772
Bruce Allanad680762008-03-28 09:15:03 -0700773 /*
774 * Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -0700775 * on the last TLP read/write transaction when MAC is reset.
776 */
777 ret_val = e1000e_disable_pcie_master(hw);
778 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000779 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700780
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000781 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700782 ew32(IMC, 0xffffffff);
783
784 ew32(RCTL, 0);
785 ew32(TCTL, E1000_TCTL_PSP);
786 e1e_flush();
787
Bruce Allan1bba4382011-03-19 00:27:20 +0000788 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700789
790 ctrl = er32(CTRL);
791
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800792 ret_val = e1000_acquire_phy_80003es2lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000793 e_dbg("Issuing a global reset to MAC\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700794 ew32(CTRL, ctrl | E1000_CTRL_RST);
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800795 e1000_release_phy_80003es2lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700796
797 ret_val = e1000e_get_auto_rd_done(hw);
798 if (ret_val)
799 /* We don't want to continue accessing MAC registers. */
800 return ret_val;
801
802 /* Clear any pending interrupt events. */
803 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +0000804 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700805
Bruce Allan7eb61d82012-02-08 02:55:03 +0000806 return e1000_check_alt_mac_addr_generic(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700807}
808
809/**
810 * e1000_init_hw_80003es2lan - Initialize the ESB2 controller
811 * @hw: pointer to the HW structure
812 *
813 * Initialize the hw bits, LED, VFTA, MTA, link and hw counters.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700814 **/
815static s32 e1000_init_hw_80003es2lan(struct e1000_hw *hw)
816{
817 struct e1000_mac_info *mac = &hw->mac;
818 u32 reg_data;
819 s32 ret_val;
Bruce Alland9b24132011-05-13 07:19:42 +0000820 u16 kum_reg_data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700821 u16 i;
822
823 e1000_initialize_hw_bits_80003es2lan(hw);
824
825 /* Initialize identification LED */
826 ret_val = e1000e_id_led_init(hw);
Bruce Allande39b752009-11-20 23:27:59 +0000827 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000828 e_dbg("Error initializing identification LED\n");
Bruce Allande39b752009-11-20 23:27:59 +0000829 /* This is not fatal and we should not stop init due to this */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700830
831 /* Disabling VLAN filtering */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000832 e_dbg("Initializing the IEEE VLAN\n");
Bruce Allancaaddaf2009-12-01 15:46:43 +0000833 mac->ops.clear_vfta(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700834
835 /* Setup the receive address. */
836 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
837
838 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000839 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700840 for (i = 0; i < mac->mta_reg_count; i++)
841 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
842
843 /* Setup link and flow control */
844 ret_val = e1000e_setup_link(hw);
845
Bruce Alland9b24132011-05-13 07:19:42 +0000846 /* Disable IBIST slave mode (far-end loopback) */
847 e1000_read_kmrn_reg_80003es2lan(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
848 &kum_reg_data);
849 kum_reg_data |= E1000_KMRNCTRLSTA_IBIST_DISABLE;
850 e1000_write_kmrn_reg_80003es2lan(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
851 kum_reg_data);
852
Auke Kokbc7f75f2007-09-17 12:30:59 -0700853 /* Set the transmit descriptor write-back policy */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700854 reg_data = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700855 reg_data = (reg_data & ~E1000_TXDCTL_WTHRESH) |
856 E1000_TXDCTL_FULL_TX_DESC_WB | E1000_TXDCTL_COUNT_DESC;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700857 ew32(TXDCTL(0), reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700858
859 /* ...for both queues. */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700860 reg_data = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700861 reg_data = (reg_data & ~E1000_TXDCTL_WTHRESH) |
862 E1000_TXDCTL_FULL_TX_DESC_WB | E1000_TXDCTL_COUNT_DESC;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700863 ew32(TXDCTL(1), reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700864
865 /* Enable retransmit on late collisions */
866 reg_data = er32(TCTL);
867 reg_data |= E1000_TCTL_RTLC;
868 ew32(TCTL, reg_data);
869
870 /* Configure Gigabit Carry Extend Padding */
871 reg_data = er32(TCTL_EXT);
872 reg_data &= ~E1000_TCTL_EXT_GCEX_MASK;
873 reg_data |= DEFAULT_TCTL_EXT_GCEX_80003ES2LAN;
874 ew32(TCTL_EXT, reg_data);
875
876 /* Configure Transmit Inter-Packet Gap */
877 reg_data = er32(TIPG);
878 reg_data &= ~E1000_TIPG_IPGT_MASK;
879 reg_data |= DEFAULT_TIPG_IPGT_1000_80003ES2LAN;
880 ew32(TIPG, reg_data);
881
882 reg_data = E1000_READ_REG_ARRAY(hw, E1000_FFLT, 0x0001);
883 reg_data &= ~0x00100000;
884 E1000_WRITE_REG_ARRAY(hw, E1000_FFLT, 0x0001, reg_data);
885
Bruce Allan3421eec2009-12-08 07:28:20 +0000886 /* default to true to enable the MDIC W/A */
887 hw->dev_spec.e80003es2lan.mdic_wa_enable = true;
888
889 ret_val = e1000_read_kmrn_reg_80003es2lan(hw,
890 E1000_KMRNCTRLSTA_OFFSET >>
891 E1000_KMRNCTRLSTA_OFFSET_SHIFT,
892 &i);
893 if (!ret_val) {
894 if ((i & E1000_KMRNCTRLSTA_OPMODE_MASK) ==
895 E1000_KMRNCTRLSTA_OPMODE_INBAND_MDIO)
896 hw->dev_spec.e80003es2lan.mdic_wa_enable = false;
897 }
898
Bruce Allanad680762008-03-28 09:15:03 -0700899 /*
900 * Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -0700901 * important that we do this after we have tried to establish link
902 * because the symbol error count will increment wildly if there
903 * is no link.
904 */
905 e1000_clear_hw_cntrs_80003es2lan(hw);
906
907 return ret_val;
908}
909
910/**
911 * e1000_initialize_hw_bits_80003es2lan - Init hw bits of ESB2
912 * @hw: pointer to the HW structure
913 *
914 * Initializes required hardware-dependent bits needed for normal operation.
915 **/
916static void e1000_initialize_hw_bits_80003es2lan(struct e1000_hw *hw)
917{
918 u32 reg;
919
920 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700921 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700922 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700923 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700924
925 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700926 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700927 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700928 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700929
930 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700931 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700932 reg &= ~(0xF << 27); /* 30:27 */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700933 if (hw->phy.media_type != e1000_media_type_copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700934 reg &= ~(1 << 20);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700935 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700936
937 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700938 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700939 if (er32(TCTL) & E1000_TCTL_MULR)
940 reg &= ~(1 << 28);
941 else
942 reg |= (1 << 28);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700943 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700944}
945
946/**
947 * e1000_copper_link_setup_gg82563_80003es2lan - Configure GG82563 Link
948 * @hw: pointer to the HW structure
949 *
950 * Setup some GG82563 PHY registers for obtaining link
951 **/
952static s32 e1000_copper_link_setup_gg82563_80003es2lan(struct e1000_hw *hw)
953{
954 struct e1000_phy_info *phy = &hw->phy;
955 s32 ret_val;
956 u32 ctrl_ext;
Bruce Allan75eb0fa2008-11-21 16:53:51 -0800957 u16 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700958
David Graham2d9498f2008-04-23 11:09:14 -0700959 ret_val = e1e_rphy(hw, GG82563_PHY_MAC_SPEC_CTRL, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700960 if (ret_val)
961 return ret_val;
962
963 data |= GG82563_MSCR_ASSERT_CRS_ON_TX;
964 /* Use 25MHz for both link down and 1000Base-T for Tx clock. */
965 data |= GG82563_MSCR_TX_CLK_1000MBPS_25;
966
David Graham2d9498f2008-04-23 11:09:14 -0700967 ret_val = e1e_wphy(hw, GG82563_PHY_MAC_SPEC_CTRL, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700968 if (ret_val)
969 return ret_val;
970
Bruce Allanad680762008-03-28 09:15:03 -0700971 /*
972 * Options:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700973 * MDI/MDI-X = 0 (default)
974 * 0 - Auto for all speeds
975 * 1 - MDI mode
976 * 2 - MDI-X mode
977 * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
978 */
979 ret_val = e1e_rphy(hw, GG82563_PHY_SPEC_CTRL, &data);
980 if (ret_val)
981 return ret_val;
982
983 data &= ~GG82563_PSCR_CROSSOVER_MODE_MASK;
984
985 switch (phy->mdix) {
986 case 1:
987 data |= GG82563_PSCR_CROSSOVER_MODE_MDI;
988 break;
989 case 2:
990 data |= GG82563_PSCR_CROSSOVER_MODE_MDIX;
991 break;
992 case 0:
993 default:
994 data |= GG82563_PSCR_CROSSOVER_MODE_AUTO;
995 break;
996 }
997
Bruce Allanad680762008-03-28 09:15:03 -0700998 /*
999 * Options:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001000 * disable_polarity_correction = 0 (default)
1001 * Automatic Correction for Reversed Cable Polarity
1002 * 0 - Disabled
1003 * 1 - Enabled
1004 */
1005 data &= ~GG82563_PSCR_POLARITY_REVERSAL_DISABLE;
1006 if (phy->disable_polarity_correction)
1007 data |= GG82563_PSCR_POLARITY_REVERSAL_DISABLE;
1008
1009 ret_val = e1e_wphy(hw, GG82563_PHY_SPEC_CTRL, data);
1010 if (ret_val)
1011 return ret_val;
1012
1013 /* SW Reset the PHY so all changes take effect */
1014 ret_val = e1000e_commit_phy(hw);
1015 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001016 e_dbg("Error Resetting the PHY\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001017 return ret_val;
1018 }
1019
Bruce Allanad680762008-03-28 09:15:03 -07001020 /* Bypass Rx and Tx FIFO's */
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001021 ret_val = e1000_write_kmrn_reg_80003es2lan(hw,
1022 E1000_KMRNCTRLSTA_OFFSET_FIFO_CTRL,
Bruce Allanad680762008-03-28 09:15:03 -07001023 E1000_KMRNCTRLSTA_FIFO_CTRL_RX_BYPASS |
Auke Kokbc7f75f2007-09-17 12:30:59 -07001024 E1000_KMRNCTRLSTA_FIFO_CTRL_TX_BYPASS);
1025 if (ret_val)
1026 return ret_val;
1027
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001028 ret_val = e1000_read_kmrn_reg_80003es2lan(hw,
David Graham2d9498f2008-04-23 11:09:14 -07001029 E1000_KMRNCTRLSTA_OFFSET_MAC2PHY_OPMODE,
1030 &data);
1031 if (ret_val)
1032 return ret_val;
1033 data |= E1000_KMRNCTRLSTA_OPMODE_E_IDLE;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001034 ret_val = e1000_write_kmrn_reg_80003es2lan(hw,
David Graham2d9498f2008-04-23 11:09:14 -07001035 E1000_KMRNCTRLSTA_OFFSET_MAC2PHY_OPMODE,
1036 data);
1037 if (ret_val)
1038 return ret_val;
1039
Auke Kokbc7f75f2007-09-17 12:30:59 -07001040 ret_val = e1e_rphy(hw, GG82563_PHY_SPEC_CTRL_2, &data);
1041 if (ret_val)
1042 return ret_val;
1043
1044 data &= ~GG82563_PSCR2_REVERSE_AUTO_NEG;
1045 ret_val = e1e_wphy(hw, GG82563_PHY_SPEC_CTRL_2, data);
1046 if (ret_val)
1047 return ret_val;
1048
1049 ctrl_ext = er32(CTRL_EXT);
1050 ctrl_ext &= ~(E1000_CTRL_EXT_LINK_MODE_MASK);
1051 ew32(CTRL_EXT, ctrl_ext);
1052
1053 ret_val = e1e_rphy(hw, GG82563_PHY_PWR_MGMT_CTRL, &data);
1054 if (ret_val)
1055 return ret_val;
1056
Bruce Allanad680762008-03-28 09:15:03 -07001057 /*
1058 * Do not init these registers when the HW is in IAMT mode, since the
Auke Kokbc7f75f2007-09-17 12:30:59 -07001059 * firmware will have already initialized them. We only initialize
1060 * them if the HW is not in IAMT mode.
1061 */
1062 if (!e1000e_check_mng_mode(hw)) {
1063 /* Enable Electrical Idle on the PHY */
1064 data |= GG82563_PMCR_ENABLE_ELECTRICAL_IDLE;
1065 ret_val = e1e_wphy(hw, GG82563_PHY_PWR_MGMT_CTRL, data);
1066 if (ret_val)
1067 return ret_val;
1068
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001069 ret_val = e1e_rphy(hw, GG82563_PHY_KMRN_MODE_CTRL, &data);
1070 if (ret_val)
1071 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001072
1073 data &= ~GG82563_KMCR_PASS_FALSE_CARRIER;
1074 ret_val = e1e_wphy(hw, GG82563_PHY_KMRN_MODE_CTRL, data);
1075 if (ret_val)
1076 return ret_val;
1077 }
1078
Bruce Allanad680762008-03-28 09:15:03 -07001079 /*
1080 * Workaround: Disable padding in Kumeran interface in the MAC
Auke Kokbc7f75f2007-09-17 12:30:59 -07001081 * and in the PHY to avoid CRC errors.
1082 */
1083 ret_val = e1e_rphy(hw, GG82563_PHY_INBAND_CTRL, &data);
1084 if (ret_val)
1085 return ret_val;
1086
1087 data |= GG82563_ICR_DIS_PADDING;
1088 ret_val = e1e_wphy(hw, GG82563_PHY_INBAND_CTRL, data);
1089 if (ret_val)
1090 return ret_val;
1091
1092 return 0;
1093}
1094
1095/**
1096 * e1000_setup_copper_link_80003es2lan - Setup Copper Link for ESB2
1097 * @hw: pointer to the HW structure
1098 *
1099 * Essentially a wrapper for setting up all things "copper" related.
1100 * This is a function pointer entry point called by the mac module.
1101 **/
1102static s32 e1000_setup_copper_link_80003es2lan(struct e1000_hw *hw)
1103{
1104 u32 ctrl;
1105 s32 ret_val;
1106 u16 reg_data;
1107
1108 ctrl = er32(CTRL);
1109 ctrl |= E1000_CTRL_SLU;
1110 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
1111 ew32(CTRL, ctrl);
1112
Bruce Allanad680762008-03-28 09:15:03 -07001113 /*
1114 * Set the mac to wait the maximum time between each
Auke Kokbc7f75f2007-09-17 12:30:59 -07001115 * iteration and increase the max iterations when
Bruce Allanad680762008-03-28 09:15:03 -07001116 * polling the phy; this fixes erroneous timeouts at 10Mbps.
1117 */
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001118 ret_val = e1000_write_kmrn_reg_80003es2lan(hw, GG82563_REG(0x34, 4),
1119 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001120 if (ret_val)
1121 return ret_val;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001122 ret_val = e1000_read_kmrn_reg_80003es2lan(hw, GG82563_REG(0x34, 9),
1123 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001124 if (ret_val)
1125 return ret_val;
1126 reg_data |= 0x3F;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001127 ret_val = e1000_write_kmrn_reg_80003es2lan(hw, GG82563_REG(0x34, 9),
1128 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001129 if (ret_val)
1130 return ret_val;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001131 ret_val = e1000_read_kmrn_reg_80003es2lan(hw,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001132 E1000_KMRNCTRLSTA_OFFSET_INB_CTRL,
1133 &reg_data);
1134 if (ret_val)
1135 return ret_val;
1136 reg_data |= E1000_KMRNCTRLSTA_INB_CTRL_DIS_PADDING;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001137 ret_val = e1000_write_kmrn_reg_80003es2lan(hw,
1138 E1000_KMRNCTRLSTA_OFFSET_INB_CTRL,
Bruce Allanad680762008-03-28 09:15:03 -07001139 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001140 if (ret_val)
1141 return ret_val;
1142
1143 ret_val = e1000_copper_link_setup_gg82563_80003es2lan(hw);
1144 if (ret_val)
1145 return ret_val;
1146
Bruce Allan8649f432012-02-08 02:54:58 +00001147 return e1000e_setup_copper_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001148}
1149
1150/**
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001151 * e1000_cfg_on_link_up_80003es2lan - es2 link configuration after link-up
1152 * @hw: pointer to the HW structure
1153 * @duplex: current duplex setting
1154 *
1155 * Configure the KMRN interface by applying last minute quirks for
1156 * 10/100 operation.
1157 **/
1158static s32 e1000_cfg_on_link_up_80003es2lan(struct e1000_hw *hw)
1159{
1160 s32 ret_val = 0;
1161 u16 speed;
1162 u16 duplex;
1163
1164 if (hw->phy.media_type == e1000_media_type_copper) {
1165 ret_val = e1000e_get_speed_and_duplex_copper(hw, &speed,
1166 &duplex);
1167 if (ret_val)
1168 return ret_val;
1169
1170 if (speed == SPEED_1000)
1171 ret_val = e1000_cfg_kmrn_1000_80003es2lan(hw);
1172 else
1173 ret_val = e1000_cfg_kmrn_10_100_80003es2lan(hw, duplex);
1174 }
1175
1176 return ret_val;
1177}
1178
1179/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001180 * e1000_cfg_kmrn_10_100_80003es2lan - Apply "quirks" for 10/100 operation
1181 * @hw: pointer to the HW structure
1182 * @duplex: current duplex setting
1183 *
1184 * Configure the KMRN interface by applying last minute quirks for
1185 * 10/100 operation.
1186 **/
1187static s32 e1000_cfg_kmrn_10_100_80003es2lan(struct e1000_hw *hw, u16 duplex)
1188{
1189 s32 ret_val;
1190 u32 tipg;
David Graham2d9498f2008-04-23 11:09:14 -07001191 u32 i = 0;
1192 u16 reg_data, reg_data2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001193
1194 reg_data = E1000_KMRNCTRLSTA_HD_CTRL_10_100_DEFAULT;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001195 ret_val = e1000_write_kmrn_reg_80003es2lan(hw,
1196 E1000_KMRNCTRLSTA_OFFSET_HD_CTRL,
1197 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001198 if (ret_val)
1199 return ret_val;
1200
1201 /* Configure Transmit Inter-Packet Gap */
1202 tipg = er32(TIPG);
1203 tipg &= ~E1000_TIPG_IPGT_MASK;
1204 tipg |= DEFAULT_TIPG_IPGT_10_100_80003ES2LAN;
1205 ew32(TIPG, tipg);
1206
David Graham2d9498f2008-04-23 11:09:14 -07001207 do {
1208 ret_val = e1e_rphy(hw, GG82563_PHY_KMRN_MODE_CTRL, &reg_data);
1209 if (ret_val)
1210 return ret_val;
1211
1212 ret_val = e1e_rphy(hw, GG82563_PHY_KMRN_MODE_CTRL, &reg_data2);
1213 if (ret_val)
1214 return ret_val;
1215 i++;
1216 } while ((reg_data != reg_data2) && (i < GG82563_MAX_KMRN_RETRY));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001217
1218 if (duplex == HALF_DUPLEX)
1219 reg_data |= GG82563_KMCR_PASS_FALSE_CARRIER;
1220 else
1221 reg_data &= ~GG82563_KMCR_PASS_FALSE_CARRIER;
1222
Bruce Allan520d6f22012-02-08 02:54:53 +00001223 return e1e_wphy(hw, GG82563_PHY_KMRN_MODE_CTRL, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001224}
1225
1226/**
1227 * e1000_cfg_kmrn_1000_80003es2lan - Apply "quirks" for gigabit operation
1228 * @hw: pointer to the HW structure
1229 *
1230 * Configure the KMRN interface by applying last minute quirks for
1231 * gigabit operation.
1232 **/
1233static s32 e1000_cfg_kmrn_1000_80003es2lan(struct e1000_hw *hw)
1234{
1235 s32 ret_val;
David Graham2d9498f2008-04-23 11:09:14 -07001236 u16 reg_data, reg_data2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001237 u32 tipg;
David Graham2d9498f2008-04-23 11:09:14 -07001238 u32 i = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001239
1240 reg_data = E1000_KMRNCTRLSTA_HD_CTRL_1000_DEFAULT;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001241 ret_val = e1000_write_kmrn_reg_80003es2lan(hw,
1242 E1000_KMRNCTRLSTA_OFFSET_HD_CTRL,
1243 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001244 if (ret_val)
1245 return ret_val;
1246
1247 /* Configure Transmit Inter-Packet Gap */
1248 tipg = er32(TIPG);
1249 tipg &= ~E1000_TIPG_IPGT_MASK;
1250 tipg |= DEFAULT_TIPG_IPGT_1000_80003ES2LAN;
1251 ew32(TIPG, tipg);
1252
David Graham2d9498f2008-04-23 11:09:14 -07001253 do {
1254 ret_val = e1e_rphy(hw, GG82563_PHY_KMRN_MODE_CTRL, &reg_data);
1255 if (ret_val)
1256 return ret_val;
1257
1258 ret_val = e1e_rphy(hw, GG82563_PHY_KMRN_MODE_CTRL, &reg_data2);
1259 if (ret_val)
1260 return ret_val;
1261 i++;
1262 } while ((reg_data != reg_data2) && (i < GG82563_MAX_KMRN_RETRY));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001263
1264 reg_data &= ~GG82563_KMCR_PASS_FALSE_CARRIER;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001265
Bruce Allan7eb61d82012-02-08 02:55:03 +00001266 return e1e_wphy(hw, GG82563_PHY_KMRN_MODE_CTRL, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001267}
1268
1269/**
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001270 * e1000_read_kmrn_reg_80003es2lan - Read kumeran register
1271 * @hw: pointer to the HW structure
1272 * @offset: register offset to be read
1273 * @data: pointer to the read data
1274 *
1275 * Acquire semaphore, then read the PHY register at offset
1276 * using the kumeran interface. The information retrieved is stored in data.
1277 * Release the semaphore before exiting.
1278 **/
Hannes Ederfa4c16d2008-12-22 09:16:13 +00001279static s32 e1000_read_kmrn_reg_80003es2lan(struct e1000_hw *hw, u32 offset,
1280 u16 *data)
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001281{
1282 u32 kmrnctrlsta;
1283 s32 ret_val = 0;
1284
1285 ret_val = e1000_acquire_mac_csr_80003es2lan(hw);
1286 if (ret_val)
1287 return ret_val;
1288
1289 kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
1290 E1000_KMRNCTRLSTA_OFFSET) | E1000_KMRNCTRLSTA_REN;
1291 ew32(KMRNCTRLSTA, kmrnctrlsta);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001292 e1e_flush();
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001293
1294 udelay(2);
1295
1296 kmrnctrlsta = er32(KMRNCTRLSTA);
1297 *data = (u16)kmrnctrlsta;
1298
1299 e1000_release_mac_csr_80003es2lan(hw);
1300
1301 return ret_val;
1302}
1303
1304/**
1305 * e1000_write_kmrn_reg_80003es2lan - Write kumeran register
1306 * @hw: pointer to the HW structure
1307 * @offset: register offset to write to
1308 * @data: data to write at register offset
1309 *
1310 * Acquire semaphore, then write the data to PHY register
1311 * at the offset using the kumeran interface. Release semaphore
1312 * before exiting.
1313 **/
Hannes Ederfa4c16d2008-12-22 09:16:13 +00001314static s32 e1000_write_kmrn_reg_80003es2lan(struct e1000_hw *hw, u32 offset,
1315 u16 data)
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001316{
1317 u32 kmrnctrlsta;
1318 s32 ret_val = 0;
1319
1320 ret_val = e1000_acquire_mac_csr_80003es2lan(hw);
1321 if (ret_val)
1322 return ret_val;
1323
1324 kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
1325 E1000_KMRNCTRLSTA_OFFSET) | data;
1326 ew32(KMRNCTRLSTA, kmrnctrlsta);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001327 e1e_flush();
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001328
1329 udelay(2);
1330
1331 e1000_release_mac_csr_80003es2lan(hw);
1332
1333 return ret_val;
1334}
1335
1336/**
Bruce Allan608f8a02010-01-13 02:04:58 +00001337 * e1000_read_mac_addr_80003es2lan - Read device MAC address
1338 * @hw: pointer to the HW structure
1339 **/
1340static s32 e1000_read_mac_addr_80003es2lan(struct e1000_hw *hw)
1341{
1342 s32 ret_val = 0;
1343
1344 /*
1345 * If there's an alternate MAC address place it in RAR0
1346 * so that it will override the Si installed default perm
1347 * address.
1348 */
1349 ret_val = e1000_check_alt_mac_addr_generic(hw);
1350 if (ret_val)
1351 goto out;
1352
1353 ret_val = e1000_read_mac_addr_generic(hw);
1354
1355out:
1356 return ret_val;
1357}
1358
1359/**
Bruce Allan17f208d2009-12-01 15:47:22 +00001360 * e1000_power_down_phy_copper_80003es2lan - Remove link during PHY power down
1361 * @hw: pointer to the HW structure
1362 *
1363 * In the case of a PHY power down to save power, or to turn off link during a
1364 * driver unload, or wake on lan is not enabled, remove the link.
1365 **/
1366static void e1000_power_down_phy_copper_80003es2lan(struct e1000_hw *hw)
1367{
1368 /* If the management interface is not enabled, then power down */
1369 if (!(hw->mac.ops.check_mng_mode(hw) ||
1370 hw->phy.ops.check_reset_block(hw)))
1371 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00001372}
1373
1374/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001375 * e1000_clear_hw_cntrs_80003es2lan - Clear device specific hardware counters
1376 * @hw: pointer to the HW structure
1377 *
1378 * Clears the hardware counters by reading the counter registers.
1379 **/
1380static void e1000_clear_hw_cntrs_80003es2lan(struct e1000_hw *hw)
1381{
Auke Kokbc7f75f2007-09-17 12:30:59 -07001382 e1000e_clear_hw_cntrs_base(hw);
1383
Bruce Allan99673d92009-11-20 23:27:21 +00001384 er32(PRC64);
1385 er32(PRC127);
1386 er32(PRC255);
1387 er32(PRC511);
1388 er32(PRC1023);
1389 er32(PRC1522);
1390 er32(PTC64);
1391 er32(PTC127);
1392 er32(PTC255);
1393 er32(PTC511);
1394 er32(PTC1023);
1395 er32(PTC1522);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001396
Bruce Allan99673d92009-11-20 23:27:21 +00001397 er32(ALGNERRC);
1398 er32(RXERRC);
1399 er32(TNCRS);
1400 er32(CEXTERR);
1401 er32(TSCTC);
1402 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001403
Bruce Allan99673d92009-11-20 23:27:21 +00001404 er32(MGTPRC);
1405 er32(MGTPDC);
1406 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001407
Bruce Allan99673d92009-11-20 23:27:21 +00001408 er32(IAC);
1409 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001410
Bruce Allan99673d92009-11-20 23:27:21 +00001411 er32(ICRXPTC);
1412 er32(ICRXATC);
1413 er32(ICTXPTC);
1414 er32(ICTXATC);
1415 er32(ICTXQEC);
1416 er32(ICTXQMTC);
1417 er32(ICRXDMTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001418}
1419
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001420static const struct e1000_mac_operations es2_mac_ops = {
Bruce Allan608f8a02010-01-13 02:04:58 +00001421 .read_mac_addr = e1000_read_mac_addr_80003es2lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00001422 .id_led_init = e1000e_id_led_init,
Bruce Allandbf80dc2011-04-16 00:34:40 +00001423 .blink_led = e1000e_blink_led_generic,
Bruce Allan4662e822008-08-26 18:37:06 -07001424 .check_mng_mode = e1000e_check_mng_mode_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001425 /* check_for_link dependent on media type */
1426 .cleanup_led = e1000e_cleanup_led_generic,
1427 .clear_hw_cntrs = e1000_clear_hw_cntrs_80003es2lan,
1428 .get_bus_info = e1000e_get_bus_info_pcie,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00001429 .set_lan_id = e1000_set_lan_id_multi_port_pcie,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001430 .get_link_up_info = e1000_get_link_up_info_80003es2lan,
1431 .led_on = e1000e_led_on_generic,
1432 .led_off = e1000e_led_off_generic,
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07001433 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Bruce Allancaaddaf2009-12-01 15:46:43 +00001434 .write_vfta = e1000_write_vfta_generic,
1435 .clear_vfta = e1000_clear_vfta_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001436 .reset_hw = e1000_reset_hw_80003es2lan,
1437 .init_hw = e1000_init_hw_80003es2lan,
1438 .setup_link = e1000e_setup_link,
1439 /* setup_physical_interface dependent on media type */
Bruce Allana4f58f52009-06-02 11:29:18 +00001440 .setup_led = e1000e_setup_led_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001441};
1442
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001443static const struct e1000_phy_operations es2_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00001444 .acquire = e1000_acquire_phy_80003es2lan,
Bruce Allan94e5b652009-12-02 17:02:14 +00001445 .check_polarity = e1000_check_polarity_m88,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001446 .check_reset_block = e1000e_check_reset_block_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00001447 .commit = e1000e_phy_sw_reset,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001448 .force_speed_duplex = e1000_phy_force_speed_duplex_80003es2lan,
1449 .get_cfg_done = e1000_get_cfg_done_80003es2lan,
1450 .get_cable_length = e1000_get_cable_length_80003es2lan,
Bruce Allan94d81862009-11-20 23:25:26 +00001451 .get_info = e1000e_get_phy_info_m88,
1452 .read_reg = e1000_read_phy_reg_gg82563_80003es2lan,
1453 .release = e1000_release_phy_80003es2lan,
1454 .reset = e1000e_phy_hw_reset_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001455 .set_d0_lplu_state = NULL,
1456 .set_d3_lplu_state = e1000e_set_d3_lplu_state,
Bruce Allan94d81862009-11-20 23:25:26 +00001457 .write_reg = e1000_write_phy_reg_gg82563_80003es2lan,
Bruce Allan75eb0fa2008-11-21 16:53:51 -08001458 .cfg_on_link_up = e1000_cfg_on_link_up_80003es2lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001459};
1460
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001461static const struct e1000_nvm_operations es2_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00001462 .acquire = e1000_acquire_nvm_80003es2lan,
1463 .read = e1000e_read_nvm_eerd,
1464 .release = e1000_release_nvm_80003es2lan,
1465 .update = e1000e_update_nvm_checksum_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001466 .valid_led_default = e1000e_valid_led_default,
Bruce Allan94d81862009-11-20 23:25:26 +00001467 .validate = e1000e_validate_nvm_checksum_generic,
1468 .write = e1000_write_nvm_80003es2lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001469};
1470
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001471const struct e1000_info e1000_es2_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001472 .mac = e1000_80003es2lan,
1473 .flags = FLAG_HAS_HW_VLAN_FILTER
1474 | FLAG_HAS_JUMBO_FRAMES
Auke Kokbc7f75f2007-09-17 12:30:59 -07001475 | FLAG_HAS_WOL
1476 | FLAG_APME_IN_CTRL3
Auke Kokbc7f75f2007-09-17 12:30:59 -07001477 | FLAG_HAS_CTRLEXT_ON_LOAD
Auke Kokbc7f75f2007-09-17 12:30:59 -07001478 | FLAG_RX_NEEDS_RESTART /* errata */
1479 | FLAG_TARC_SET_BIT_ZERO /* errata */
1480 | FLAG_APME_CHECK_PORT_B
Bruce Allan6a92f732011-12-16 00:46:12 +00001481 | FLAG_DISABLE_FC_PAUSE_TIME, /* errata */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00001482 .flags2 = FLAG2_DMA_BURST,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001483 .pba = 38,
Bruce Allan2adc55c2009-06-02 11:28:58 +00001484 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001485 .get_variants = e1000_get_variants_80003es2lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001486 .mac_ops = &es2_mac_ops,
1487 .phy_ops = &es2_phy_ops,
1488 .nvm_ops = &es2_nvm_ops,
1489};
1490