blob: d4feccbe46d5da45f746ca267094109704c2b6ce [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
34#include "radeon_drm.h"
35#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100036#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Alex Deucher9f184092008-05-28 11:21:25 +100038#include "radeon_microcode.h"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define RADEON_FIFO_DEBUG 0
41
Dave Airlie84b1fd12007-07-11 15:53:27 +100042static int radeon_do_cleanup_cp(struct drm_device * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Alex Deucher45e51902008-05-28 13:28:59 +100044static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100045{
46 u32 ret;
47 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
48 ret = RADEON_READ(R520_MC_IND_DATA);
49 RADEON_WRITE(R520_MC_IND_INDEX, 0);
50 return ret;
51}
52
Alex Deucher45e51902008-05-28 13:28:59 +100053static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
54{
55 u32 ret;
56 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
57 ret = RADEON_READ(RS480_NB_MC_DATA);
58 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
59 return ret;
60}
61
Maciej Cencora60f92682008-02-19 21:32:45 +100062static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
63{
Alex Deucher45e51902008-05-28 13:28:59 +100064 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +100065 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +100066 ret = RADEON_READ(RS690_MC_DATA);
67 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
68 return ret;
69}
70
71static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
72{
73 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
74 return RS690_READ_MCIND(dev_priv, addr);
75 else
76 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +100077}
78
Dave Airlie3d5e2c12008-02-07 15:01:05 +100079u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
80{
81
82 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100083 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Maciej Cencora60f92682008-02-19 21:32:45 +100084 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
85 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100086 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100087 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100088 else
89 return RADEON_READ(RADEON_MC_FB_LOCATION);
90}
91
92static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
93{
94 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100095 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +100096 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
97 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100098 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100099 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000100 else
101 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
102}
103
104static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
105{
106 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000107 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +1000108 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
109 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000110 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000111 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000112 else
113 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
114}
115
Dave Airlie70b13d52008-06-19 11:40:44 +1000116static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
117{
118 u32 agp_base_hi = upper_32_bits(agp_base);
119 u32 agp_base_lo = agp_base & 0xffffffff;
120
121 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
122 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
123 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
124 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
125 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
126 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
127 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
128 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
129 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
130 } else {
131 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
132 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
133 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
134 }
135}
136
Dave Airlie84b1fd12007-07-11 15:53:27 +1000137static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 drm_radeon_private_t *dev_priv = dev->dev_private;
140
141 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
142 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
143}
144
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000145static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Dave Airlieea98a922005-09-11 20:28:11 +1000147 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
148 return RADEON_READ(RADEON_PCIE_DATA);
149}
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000152static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700154 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000155 printk("RBBM_STATUS = 0x%08x\n",
156 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
157 printk("CP_RB_RTPR = 0x%08x\n",
158 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
159 printk("CP_RB_WTPR = 0x%08x\n",
160 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
161 printk("AIC_CNTL = 0x%08x\n",
162 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
163 printk("AIC_STAT = 0x%08x\n",
164 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
165 printk("AIC_PT_BASE = 0x%08x\n",
166 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
167 printk("TLB_ADDR = 0x%08x\n",
168 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
169 printk("TLB_DATA = 0x%08x\n",
170 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171}
172#endif
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* ================================================================
175 * Engine, FIFO control
176 */
177
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000178static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u32 tmp;
181 int i;
182
183 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
184
Alex Deucher259434a2008-05-28 11:51:12 +1000185 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
186 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
187 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
188 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Alex Deucher259434a2008-05-28 11:51:12 +1000190 for (i = 0; i < dev_priv->usec_timeout; i++) {
191 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
192 & RADEON_RB3D_DC_BUSY)) {
193 return 0;
194 }
195 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 }
Alex Deucher259434a2008-05-28 11:51:12 +1000197 } else {
198 /* 3D */
199 tmp = RADEON_READ(R300_RB3D_DSTCACHE_CTLSTAT);
200 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
201 RADEON_WRITE(R300_RB3D_DSTCACHE_CTLSTAT, tmp);
202
203 /* 2D */
204 tmp = RADEON_READ(RADEON_RB2D_DSTCACHE_CTLSTAT);
205 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
206 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
207
208 for (i = 0; i < dev_priv->usec_timeout; i++) {
209 if (!(RADEON_READ(RADEON_RB2D_DSTCACHE_CTLSTAT)
210 & RADEON_RB3D_DC_BUSY)) {
211 return 0;
212 }
213 DRM_UDELAY(1);
214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
216
217#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000218 DRM_ERROR("failed!\n");
219 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000221 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000224static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 int i;
227
228 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
229
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000230 for (i = 0; i < dev_priv->usec_timeout; i++) {
231 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
232 & RADEON_RBBM_FIFOCNT_MASK);
233 if (slots >= entries)
234 return 0;
235 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 }
237
238#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000239 DRM_ERROR("failed!\n");
240 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000242 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000245static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 int i, ret;
248
249 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
250
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000251 ret = radeon_do_wait_for_fifo(dev_priv, 64);
252 if (ret)
253 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000255 for (i = 0; i < dev_priv->usec_timeout; i++) {
256 if (!(RADEON_READ(RADEON_RBBM_STATUS)
257 & RADEON_RBBM_ACTIVE)) {
258 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 return 0;
260 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000261 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 }
263
264#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000265 DRM_ERROR("failed!\n");
266 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000268 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}
270
Alex Deucher5b92c402008-05-28 11:57:40 +1000271static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
272{
273 uint32_t gb_tile_config, gb_pipe_sel = 0;
274
275 /* RS4xx/RS6xx/R4xx/R5xx */
276 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
277 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
278 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
279 } else {
280 /* R3xx */
281 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
282 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
283 dev_priv->num_gb_pipes = 2;
284 } else {
285 /* R3Vxx */
286 dev_priv->num_gb_pipes = 1;
287 }
288 }
289 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
290
291 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
292
293 switch (dev_priv->num_gb_pipes) {
294 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
295 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
296 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
297 default:
298 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
299 }
300
301 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
302 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
303 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
304 }
305 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
306 radeon_do_wait_for_idle(dev_priv);
307 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
308 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
309 R300_DC_AUTOFLUSH_ENABLE |
310 R300_DC_DC_DISABLE_IGNORE_PE));
311
312
313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315/* ================================================================
316 * CP control, initialization
317 */
318
319/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000320static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321{
322 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000323 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000325 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000327 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000328 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
329 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
330 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
331 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
332 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
333 DRM_INFO("Loading R100 Microcode\n");
334 for (i = 0; i < 256; i++) {
335 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
336 R100_cp_microcode[i][1]);
337 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
338 R100_cp_microcode[i][0]);
339 }
340 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
341 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
342 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
343 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000345 for (i = 0; i < 256; i++) {
346 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
347 R200_cp_microcode[i][1]);
348 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
349 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
Alex Deucher9f184092008-05-28 11:21:25 +1000351 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
352 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
353 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
354 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000355 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000357 for (i = 0; i < 256; i++) {
358 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
359 R300_cp_microcode[i][1]);
360 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
361 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 }
Alex Deucher9f184092008-05-28 11:21:25 +1000363 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
364 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
365 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000366 for (i = 0; i < 256; i++) {
367 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000368 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000369 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000370 R420_cp_microcode[i][0]);
371 }
372 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
373 DRM_INFO("Loading RS690 Microcode\n");
374 for (i = 0; i < 256; i++) {
375 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
376 RS690_cp_microcode[i][1]);
377 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
378 RS690_cp_microcode[i][0]);
379 }
380 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
381 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
382 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
383 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
384 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
385 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
386 DRM_INFO("Loading R500 Microcode\n");
387 for (i = 0; i < 256; i++) {
388 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
389 R520_cp_microcode[i][1]);
390 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
391 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
393 }
394}
395
396/* Flush any pending commands to the CP. This should only be used just
397 * prior to a wait for idle, as it informs the engine that the command
398 * stream is ending.
399 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000400static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000402 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403#if 0
404 u32 tmp;
405
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000406 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
407 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#endif
409}
410
411/* Wait for the CP to go idle.
412 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000413int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
415 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000416 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000418 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 RADEON_PURGE_CACHE();
421 RADEON_PURGE_ZCACHE();
422 RADEON_WAIT_UNTIL_IDLE();
423
424 ADVANCE_RING();
425 COMMIT_RING();
426
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000427 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428}
429
430/* Start the Command Processor.
431 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000432static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
434 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000435 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000437 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000439 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 dev_priv->cp_running = 1;
442
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000443 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445 RADEON_PURGE_CACHE();
446 RADEON_PURGE_ZCACHE();
447 RADEON_WAIT_UNTIL_IDLE();
448
449 ADVANCE_RING();
450 COMMIT_RING();
451}
452
453/* Reset the Command Processor. This will not flush any pending
454 * commands, so you must wait for the CP command stream to complete
455 * before calling this routine.
456 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000457static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458{
459 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000460 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000462 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
463 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
464 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 dev_priv->ring.tail = cur_read_ptr;
466}
467
468/* Stop the Command Processor. This will not flush any pending
469 * commands, so you must flush the command stream and wait for the CP
470 * to go idle before calling this routine.
471 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000472static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000474 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000476 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 dev_priv->cp_running = 0;
479}
480
481/* Reset the engine. This will stop the CP if it is running.
482 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000483static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000486 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000487 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000489 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Alex Deucherd396db32008-05-28 11:54:06 +1000491 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
492 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000493 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
494 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000496 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
497 RADEON_FORCEON_MCLKA |
498 RADEON_FORCEON_MCLKB |
499 RADEON_FORCEON_YCLKA |
500 RADEON_FORCEON_YCLKB |
501 RADEON_FORCEON_MC |
502 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Alex Deucherd396db32008-05-28 11:54:06 +1000505 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Alex Deucherd396db32008-05-28 11:54:06 +1000507 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
508 RADEON_SOFT_RESET_CP |
509 RADEON_SOFT_RESET_HI |
510 RADEON_SOFT_RESET_SE |
511 RADEON_SOFT_RESET_RE |
512 RADEON_SOFT_RESET_PP |
513 RADEON_SOFT_RESET_E2 |
514 RADEON_SOFT_RESET_RB));
515 RADEON_READ(RADEON_RBBM_SOFT_RESET);
516 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
517 ~(RADEON_SOFT_RESET_CP |
518 RADEON_SOFT_RESET_HI |
519 RADEON_SOFT_RESET_SE |
520 RADEON_SOFT_RESET_RE |
521 RADEON_SOFT_RESET_PP |
522 RADEON_SOFT_RESET_E2 |
523 RADEON_SOFT_RESET_RB)));
524 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Alex Deucherd396db32008-05-28 11:54:06 +1000526 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000527 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
528 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
529 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Alex Deucher5b92c402008-05-28 11:57:40 +1000532 /* setup the raster pipes */
533 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
534 radeon_init_pipes(dev_priv);
535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000537 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 /* The CP is no longer running after an engine reset */
540 dev_priv->cp_running = 0;
541
542 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000543 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 return 0;
546}
547
Dave Airlie84b1fd12007-07-11 15:53:27 +1000548static void radeon_cp_init_ring_buffer(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000549 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
551 u32 ring_start, cur_read_ptr;
552 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000553
Dave Airlied5ea7022006-03-19 19:37:55 +1100554 /* Initialize the memory controller. With new memory map, the fb location
555 * is not changed, it should have been properly initialized already. Part
556 * of the problem is that the code below is bogus, assuming the GART is
557 * always appended to the fb which is not necessarily the case
558 */
559 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000560 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100561 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
562 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
564#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000565 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000566 radeon_write_agp_base(dev_priv, dev->agp->base);
567
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000568 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000569 (((dev_priv->gart_vm_start - 1 +
570 dev_priv->gart_size) & 0xffff0000) |
571 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 ring_start = (dev_priv->cp_ring->offset
574 - dev->agp->base
575 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100576 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577#endif
578 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100579 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 + dev_priv->gart_vm_start);
581
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000582 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000585 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000588 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
589 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
590 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 dev_priv->ring.tail = cur_read_ptr;
592
593#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000594 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000595 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
596 dev_priv->ring_rptr->offset
597 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 } else
599#endif
600 {
Dave Airlie55910512007-07-11 16:53:40 +1000601 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 unsigned long tmp_ofs, page_ofs;
603
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100604 tmp_ofs = dev_priv->ring_rptr->offset -
605 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 page_ofs = tmp_ofs >> PAGE_SHIFT;
607
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000608 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
609 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
610 (unsigned long)entry->busaddr[page_ofs],
611 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613
Dave Airlied5ea7022006-03-19 19:37:55 +1100614 /* Set ring buffer size */
615#ifdef __BIG_ENDIAN
616 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000617 RADEON_BUF_SWAP_32BIT |
618 (dev_priv->ring.fetch_size_l2ow << 18) |
619 (dev_priv->ring.rptr_update_l2qw << 8) |
620 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100621#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000622 RADEON_WRITE(RADEON_CP_RB_CNTL,
623 (dev_priv->ring.fetch_size_l2ow << 18) |
624 (dev_priv->ring.rptr_update_l2qw << 8) |
625 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100626#endif
627
628 /* Start with assuming that writeback doesn't work */
629 dev_priv->writeback_works = 0;
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* Initialize the scratch register pointer. This will cause
632 * the scratch register values to be written out to memory
633 * whenever they are updated.
634 *
635 * We simply put this behind the ring read pointer, this works
636 * with PCI GART as well as (whatever kind of) AGP GART
637 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000638 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
639 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
641 dev_priv->scratch = ((__volatile__ u32 *)
642 dev_priv->ring_rptr->handle +
643 (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
644
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000645 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Dave Airlied5ea7022006-03-19 19:37:55 +1100647 /* Turn on bus mastering */
648 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
649 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
650
651 dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
652 RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
653
654 dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
655 RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
656 dev_priv->sarea_priv->last_dispatch);
657
658 dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
659 RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
660
661 radeon_do_wait_for_idle(dev_priv);
662
663 /* Sync everything up */
664 RADEON_WRITE(RADEON_ISYNC_CNTL,
665 (RADEON_ISYNC_ANY2D_IDLE3D |
666 RADEON_ISYNC_ANY3D_IDLE2D |
667 RADEON_ISYNC_WAIT_IDLEGUI |
668 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
669
670}
671
672static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
673{
674 u32 tmp;
675
676 /* Writeback doesn't seem to work everywhere, test it here and possibly
677 * enable it if it appears to work
678 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000679 DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
680 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000682 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
683 if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
684 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000686 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
688
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000689 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100691 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 } else {
693 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100694 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000696 if (radeon_no_wb == 1) {
697 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100698 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000700
701 if (!dev_priv->writeback_works) {
702 /* Disable writeback to avoid unnecessary bus master transfer */
703 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
704 RADEON_RB_NO_UPDATE);
705 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708
Dave Airlief2b04cd2007-05-08 15:19:23 +1000709/* Enable or disable IGP GART on the chip */
710static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
711{
Maciej Cencora60f92682008-02-19 21:32:45 +1000712 u32 temp;
713
714 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000715 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000716 dev_priv->gart_vm_start,
717 (long)dev_priv->gart_info.bus_addr,
718 dev_priv->gart_size);
719
Alex Deucher45e51902008-05-28 13:28:59 +1000720 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
721 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
722 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
723 RS690_BLOCK_GFX_D3_EN));
724 else
725 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000726
Alex Deucher45e51902008-05-28 13:28:59 +1000727 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
728 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000729
Alex Deucher45e51902008-05-28 13:28:59 +1000730 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
731 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
732 RS480_TLB_ENABLE |
733 RS480_GTW_LAC_EN |
734 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000735
Dave Airliefa0d71b2008-05-28 11:27:01 +1000736 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
737 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000738 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000739
Alex Deucher45e51902008-05-28 13:28:59 +1000740 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
741 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
742 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000743
Alex Deucher45e51902008-05-28 13:28:59 +1000744 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
745 IGP_WRITE_MCIND(RS690_MC_AGP_BASE,
746 (unsigned int)dev_priv->gart_vm_start);
747 IGP_WRITE_MCIND(RS690_MC_AGP_BASE_2, 0);
748 } else {
749 RADEON_WRITE(RADEON_AGP_BASE, (unsigned int)dev_priv->gart_vm_start);
750 RADEON_WRITE(RS480_AGP_BASE_2, 0);
751 }
Dave Airlie3722bfc2008-05-28 11:28:27 +1000752
Maciej Cencora60f92682008-02-19 21:32:45 +1000753 dev_priv->gart_size = 32*1024*1024;
754 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
755 0xffff0000) | (dev_priv->gart_vm_start >> 16));
756
Alex Deucher45e51902008-05-28 13:28:59 +1000757 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000758
Alex Deucher45e51902008-05-28 13:28:59 +1000759 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
760 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
761 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000762
763 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000764 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
765 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000766 break;
767 DRM_UDELAY(1);
768 } while (1);
769
Alex Deucher45e51902008-05-28 13:28:59 +1000770 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
771 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000772
Maciej Cencora60f92682008-02-19 21:32:45 +1000773 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000774 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
775 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000776 break;
777 DRM_UDELAY(1);
778 } while (1);
779
Alex Deucher45e51902008-05-28 13:28:59 +1000780 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000781 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000782 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000783 }
784}
785
Dave Airlieea98a922005-09-11 20:28:11 +1000786static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787{
Dave Airlieea98a922005-09-11 20:28:11 +1000788 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
789 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Dave Airlieea98a922005-09-11 20:28:11 +1000791 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000792 dev_priv->gart_vm_start,
793 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000794 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000795 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
796 dev_priv->gart_vm_start);
797 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
798 dev_priv->gart_info.bus_addr);
799 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
800 dev_priv->gart_vm_start);
801 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
802 dev_priv->gart_vm_start +
803 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000805 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000807 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
808 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000810 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
811 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 }
813}
814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000816static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
Dave Airlied985c102006-01-02 21:32:48 +1100818 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Alex Deucher45e51902008-05-28 13:28:59 +1000820 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
821 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000822 radeon_set_igpgart(dev_priv, on);
823 return;
824 }
825
Dave Airlie54a56ac2006-09-22 04:25:09 +1000826 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000827 radeon_set_pciegart(dev_priv, on);
828 return;
829 }
830
Dave Airliebc5f4522007-11-05 12:50:58 +1000831 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100832
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000833 if (on) {
834 RADEON_WRITE(RADEON_AIC_CNTL,
835 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 /* set PCI GART page-table base address
838 */
Dave Airlieea98a922005-09-11 20:28:11 +1000839 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
841 /* set address range for PCI address translate
842 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000843 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
844 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
845 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /* Turn off AGP aperture -- is this required for PCI GART?
848 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000849 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000850 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000852 RADEON_WRITE(RADEON_AIC_CNTL,
853 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
855}
856
Dave Airlie84b1fd12007-07-11 15:53:27 +1000857static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858{
Dave Airlied985c102006-01-02 21:32:48 +1100859 drm_radeon_private_t *dev_priv = dev->dev_private;
860
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000861 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Dave Airlief3dd5c32006-03-25 18:09:46 +1100863 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000864 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000865 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100866 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000867 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100868 }
869
Dave Airlie54a56ac2006-09-22 04:25:09 +1000870 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100871 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000872 dev_priv->flags &= ~RADEON_IS_AGP;
873 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000874 && !init->is_pci) {
875 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000876 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100877 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Dave Airlie54a56ac2006-09-22 04:25:09 +1000879 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000880 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000882 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 }
884
885 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000886 if (dev_priv->usec_timeout < 1 ||
887 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
888 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000890 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 }
892
Dave Airlieddbee332007-07-11 12:16:01 +1000893 /* Enable vblank on CRTC1 for older X servers
894 */
895 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
896
Dave Airlied985c102006-01-02 21:32:48 +1100897 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000899 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 break;
901 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000902 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 break;
904 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000905 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 dev_priv->do_boxes = 0;
909 dev_priv->cp_mode = init->cp_mode;
910
911 /* We don't support anything other than bus-mastering ring mode,
912 * but the ring can be in either AGP or PCI space for the ring
913 * read pointer.
914 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000915 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
916 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
917 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000919 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000922 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 case 16:
924 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
925 break;
926 case 32:
927 default:
928 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
929 break;
930 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000931 dev_priv->front_offset = init->front_offset;
932 dev_priv->front_pitch = init->front_pitch;
933 dev_priv->back_offset = init->back_offset;
934 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000936 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 case 16:
938 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
939 break;
940 case 32:
941 default:
942 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
943 break;
944 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000945 dev_priv->depth_offset = init->depth_offset;
946 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948 /* Hardware state for depth clears. Remove this if/when we no
949 * longer clear the depth buffer with a 3D rectangle. Hard-code
950 * all values to prevent unwanted 3D state from slipping through
951 * and screwing with the clear operation.
952 */
953 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
954 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000955 (dev_priv->microcode_version ==
956 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000958 dev_priv->depth_clear.rb3d_zstencilcntl =
959 (dev_priv->depth_fmt |
960 RADEON_Z_TEST_ALWAYS |
961 RADEON_STENCIL_TEST_ALWAYS |
962 RADEON_STENCIL_S_FAIL_REPLACE |
963 RADEON_STENCIL_ZPASS_REPLACE |
964 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
966 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
967 RADEON_BFACE_SOLID |
968 RADEON_FFACE_SOLID |
969 RADEON_FLAT_SHADE_VTX_LAST |
970 RADEON_DIFFUSE_SHADE_FLAT |
971 RADEON_ALPHA_SHADE_FLAT |
972 RADEON_SPECULAR_SHADE_FLAT |
973 RADEON_FOG_SHADE_FLAT |
974 RADEON_VTX_PIX_CENTER_OGL |
975 RADEON_ROUND_MODE_TRUNC |
976 RADEON_ROUND_PREC_8TH_PIX);
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 dev_priv->ring_offset = init->ring_offset;
980 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
981 dev_priv->buffers_offset = init->buffers_offset;
982 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000983
Dave Airlieda509d72007-05-26 05:04:51 +1000984 dev_priv->sarea = drm_getsarea(dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000985 if (!dev_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000988 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000992 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000995 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 }
997 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000998 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001001 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001003 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001005 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001008 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
1010
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001011 if (init->gart_textures_offset) {
1012 dev_priv->gart_textures =
1013 drm_core_findmap(dev, init->gart_textures_offset);
1014 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001017 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 }
1019 }
1020
1021 dev_priv->sarea_priv =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001022 (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
1023 init->sarea_priv_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
1025#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001026 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001027 drm_core_ioremap(dev_priv->cp_ring, dev);
1028 drm_core_ioremap(dev_priv->ring_rptr, dev);
1029 drm_core_ioremap(dev->agp_buffer_map, dev);
1030 if (!dev_priv->cp_ring->handle ||
1031 !dev_priv->ring_rptr->handle ||
1032 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001035 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 }
1037 } else
1038#endif
1039 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001040 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 dev_priv->ring_rptr->handle =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001042 (void *)dev_priv->ring_rptr->offset;
1043 dev->agp_buffer_map->handle =
1044 (void *)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001046 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1047 dev_priv->cp_ring->handle);
1048 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1049 dev_priv->ring_rptr->handle);
1050 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1051 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 }
1053
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001054 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001055 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001056 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001057 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001059 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1060 ((dev_priv->front_offset
1061 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001063 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1064 ((dev_priv->back_offset
1065 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001067 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1068 ((dev_priv->depth_offset
1069 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
1071 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001072
1073 /* New let's set the memory map ... */
1074 if (dev_priv->new_memmap) {
1075 u32 base = 0;
1076
1077 DRM_INFO("Setting GART location based on new memory map\n");
1078
1079 /* If using AGP, try to locate the AGP aperture at the same
1080 * location in the card and on the bus, though we have to
1081 * align it down.
1082 */
1083#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001084 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001085 base = dev->agp->base;
1086 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001087 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1088 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001089 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1090 dev->agp->base);
1091 base = 0;
1092 }
1093 }
1094#endif
1095 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1096 if (base == 0) {
1097 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001098 if (base < dev_priv->fb_location ||
1099 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001100 base = dev_priv->fb_location
1101 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001102 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001103 dev_priv->gart_vm_start = base & 0xffc00000u;
1104 if (dev_priv->gart_vm_start != base)
1105 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1106 base, dev_priv->gart_vm_start);
1107 } else {
1108 DRM_INFO("Setting GART location based on old memory map\n");
1109 dev_priv->gart_vm_start = dev_priv->fb_location +
1110 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1111 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001114 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001116 - dev->agp->base
1117 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 else
1119#endif
1120 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001121 - (unsigned long)dev->sg->virtual
1122 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001124 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1125 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1126 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1127 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001129 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1130 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 + init->ring_size / sizeof(u32));
1132 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001133 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Roland Scheidegger576cc452008-02-07 14:59:24 +10001135 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1136 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1137
1138 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1139 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001140 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1143
1144#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001145 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001147 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 } else
1149#endif
1150 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001151 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001152 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001153 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001154 dev_priv->gart_info.bus_addr =
1155 dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001156 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001157 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001158 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001159 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001160
1161 drm_core_ioremap(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001162 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001163 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001164
Dave Airlief2b04cd2007-05-08 15:19:23 +10001165 if (dev_priv->flags & RADEON_IS_PCIE)
1166 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1167 else
1168 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001169 dev_priv->gart_info.gart_table_location =
1170 DRM_ATI_GART_FB;
1171
Dave Airlief26c4732006-01-02 17:18:39 +11001172 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001173 dev_priv->gart_info.addr,
1174 dev_priv->pcigart_offset);
1175 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001176 if (dev_priv->flags & RADEON_IS_IGPGART)
1177 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1178 else
1179 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001180 dev_priv->gart_info.gart_table_location =
1181 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001182 dev_priv->gart_info.addr = NULL;
1183 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001184 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001185 DRM_ERROR
1186 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001187 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001188 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001189 }
1190 }
1191
1192 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001193 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001195 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 }
1197
1198 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001199 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 }
1201
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001202 radeon_cp_load_microcode(dev_priv);
1203 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 dev_priv->last_buf = 0;
1206
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001207 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001208 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 return 0;
1211}
1212
Dave Airlie84b1fd12007-07-11 15:53:27 +10001213static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214{
1215 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001216 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
1218 /* Make sure interrupts are disabled here because the uninstall ioctl
1219 * may not have been called from userspace and after dev_private
1220 * is freed, it's too late.
1221 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001222 if (dev->irq_enabled)
1223 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001226 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001227 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001228 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001229 dev_priv->cp_ring = NULL;
1230 }
1231 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001232 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001233 dev_priv->ring_rptr = NULL;
1234 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001235 if (dev->agp_buffer_map != NULL) {
1236 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 dev->agp_buffer_map = NULL;
1238 }
1239 } else
1240#endif
1241 {
Dave Airlied985c102006-01-02 21:32:48 +11001242
1243 if (dev_priv->gart_info.bus_addr) {
1244 /* Turn off PCI GART */
1245 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001246 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1247 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001248 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001249
Dave Airlied985c102006-01-02 21:32:48 +11001250 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1251 {
Dave Airlief26c4732006-01-02 17:18:39 +11001252 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001253 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001254 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 /* only clear to the start of flags */
1257 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1258
1259 return 0;
1260}
1261
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001262/* This code will reinit the Radeon CP hardware after a resume from disc.
1263 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 * here we make sure that all Radeon hardware initialisation is re-done without
1265 * affecting running applications.
1266 *
1267 * Charl P. Botha <http://cpbotha.net>
1268 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001269static int radeon_do_resume_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270{
1271 drm_radeon_private_t *dev_priv = dev->dev_private;
1272
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001273 if (!dev_priv) {
1274 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001275 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 }
1277
1278 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1279
1280#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001281 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001283 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 } else
1285#endif
1286 {
1287 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001288 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 }
1290
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001291 radeon_cp_load_microcode(dev_priv);
1292 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001294 radeon_do_engine_reset(dev);
Dennis Kasprzyk7ecabc52008-06-19 12:36:55 +10001295 radeon_enable_interrupt(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
1297 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1298
1299 return 0;
1300}
1301
Eric Anholtc153f452007-09-03 12:06:45 +10001302int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
Eric Anholtc153f452007-09-03 12:06:45 +10001304 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Eric Anholt6c340ea2007-08-25 20:23:09 +10001306 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Eric Anholtc153f452007-09-03 12:06:45 +10001308 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001309 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001310
Eric Anholtc153f452007-09-03 12:06:45 +10001311 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 case RADEON_INIT_CP:
1313 case RADEON_INIT_R200_CP:
1314 case RADEON_INIT_R300_CP:
Eric Anholtc153f452007-09-03 12:06:45 +10001315 return radeon_do_init_cp(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001317 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 }
1319
Eric Anholt20caafa2007-08-25 19:22:43 +10001320 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321}
1322
Eric Anholtc153f452007-09-03 12:06:45 +10001323int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001326 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Eric Anholt6c340ea2007-08-25 20:23:09 +10001328 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001330 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001331 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 return 0;
1333 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001334 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001335 DRM_DEBUG("called with bogus CP mode (%d)\n",
1336 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 return 0;
1338 }
1339
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001340 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 return 0;
1343}
1344
1345/* Stop the CP. The engine must have been idled before calling this
1346 * routine.
1347 */
Eric Anholtc153f452007-09-03 12:06:45 +10001348int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001351 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001353 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Eric Anholt6c340ea2007-08-25 20:23:09 +10001355 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 if (!dev_priv->cp_running)
1358 return 0;
1359
1360 /* Flush any pending CP commands. This ensures any outstanding
1361 * commands are exectuted by the engine before we turn it off.
1362 */
Eric Anholtc153f452007-09-03 12:06:45 +10001363 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001364 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 }
1366
1367 /* If we fail to make the engine go idle, we return an error
1368 * code so that the DRM ioctl wrapper can try again.
1369 */
Eric Anholtc153f452007-09-03 12:06:45 +10001370 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001371 ret = radeon_do_cp_idle(dev_priv);
1372 if (ret)
1373 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 }
1375
1376 /* Finally, we can turn off the CP. If the engine isn't idle,
1377 * we will get some dropped triangles as they won't be fully
1378 * rendered before the CP is shut down.
1379 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001380 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001383 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
1385 return 0;
1386}
1387
Dave Airlie84b1fd12007-07-11 15:53:27 +10001388void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
1390 drm_radeon_private_t *dev_priv = dev->dev_private;
1391 int i, ret;
1392
1393 if (dev_priv) {
1394 if (dev_priv->cp_running) {
1395 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001396 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1398#ifdef __linux__
1399 schedule();
1400#else
1401 tsleep(&ret, PZERO, "rdnrel", 1);
1402#endif
1403 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001404 radeon_do_cp_stop(dev_priv);
1405 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 }
1407
1408 /* Disable *all* interrupts */
1409 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001410 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001412 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001414 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1415 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1416 16 * i, 0);
1417 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1418 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 }
1420 }
1421
1422 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001423 radeon_mem_takedown(&(dev_priv->gart_heap));
1424 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
1426 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001427 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 }
1429}
1430
1431/* Just reset the CP ring. Called as part of an X Server engine reset.
1432 */
Eric Anholtc153f452007-09-03 12:06:45 +10001433int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001436 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Eric Anholt6c340ea2007-08-25 20:23:09 +10001438 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001440 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001441 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001442 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 }
1444
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001445 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 /* The CP is no longer running after an engine reset */
1448 dev_priv->cp_running = 0;
1449
1450 return 0;
1451}
1452
Eric Anholtc153f452007-09-03 12:06:45 +10001453int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001456 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Eric Anholt6c340ea2007-08-25 20:23:09 +10001458 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001460 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461}
1462
1463/* Added by Charl P. Botha to call radeon_do_resume_cp().
1464 */
Eric Anholtc153f452007-09-03 12:06:45 +10001465int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
1468 return radeon_do_resume_cp(dev);
1469}
1470
Eric Anholtc153f452007-09-03 12:06:45 +10001471int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001473 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Eric Anholt6c340ea2007-08-25 20:23:09 +10001475 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001477 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480/* ================================================================
1481 * Fullscreen mode
1482 */
1483
1484/* KW: Deprecated to say the least:
1485 */
Eric Anholtc153f452007-09-03 12:06:45 +10001486int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487{
1488 return 0;
1489}
1490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491/* ================================================================
1492 * Freelist management
1493 */
1494
1495/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1496 * bufs until freelist code is used. Note this hides a problem with
1497 * the scratch register * (used to keep track of last buffer
1498 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001499 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 *
1501 * KW: It's also a good way to find free buffers quickly.
1502 *
1503 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1504 * sleep. However, bugs in older versions of radeon_accel.c mean that
1505 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001506 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 * However, it does leave open a potential deadlock where all the
1508 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001509 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 */
1511
Dave Airlie056219e2007-07-11 16:17:42 +10001512struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
Dave Airliecdd55a22007-07-11 16:32:08 +10001514 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 drm_radeon_private_t *dev_priv = dev->dev_private;
1516 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001517 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 int i, t;
1519 int start;
1520
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001521 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 dev_priv->last_buf = 0;
1523
1524 start = dev_priv->last_buf;
1525
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001526 for (t = 0; t < dev_priv->usec_timeout; t++) {
1527 u32 done_age = GET_SCRATCH(1);
1528 DRM_DEBUG("done_age = %d\n", done_age);
1529 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 buf = dma->buflist[i];
1531 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001532 if (buf->file_priv == NULL || (buf->pending &&
1533 buf_priv->age <=
1534 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 dev_priv->stats.requested_bufs++;
1536 buf->pending = 0;
1537 return buf;
1538 }
1539 start = 0;
1540 }
1541
1542 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 dev_priv->stats.freelist_loops++;
1545 }
1546 }
1547
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001548 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 return NULL;
1550}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001553struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
Dave Airliecdd55a22007-07-11 16:32:08 +10001555 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 drm_radeon_private_t *dev_priv = dev->dev_private;
1557 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001558 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 int i, t;
1560 int start;
1561 u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
1562
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001563 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 dev_priv->last_buf = 0;
1565
1566 start = dev_priv->last_buf;
1567 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001568
1569 for (t = 0; t < 2; t++) {
1570 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 buf = dma->buflist[i];
1572 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001573 if (buf->file_priv == 0 || (buf->pending &&
1574 buf_priv->age <=
1575 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 dev_priv->stats.requested_bufs++;
1577 buf->pending = 0;
1578 return buf;
1579 }
1580 }
1581 start = 0;
1582 }
1583
1584 return NULL;
1585}
1586#endif
1587
Dave Airlie84b1fd12007-07-11 15:53:27 +10001588void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589{
Dave Airliecdd55a22007-07-11 16:32:08 +10001590 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 drm_radeon_private_t *dev_priv = dev->dev_private;
1592 int i;
1593
1594 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001595 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001596 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1598 buf_priv->age = 0;
1599 }
1600}
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602/* ================================================================
1603 * CP command submission
1604 */
1605
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001606int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607{
1608 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1609 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001610 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001612 for (i = 0; i < dev_priv->usec_timeout; i++) {
1613 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001616 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001618 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1622
1623 if (head != last_head)
1624 i = 0;
1625 last_head = head;
1626
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001627 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 }
1629
1630 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1631#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001632 radeon_status(dev_priv);
1633 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001635 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636}
1637
Eric Anholt6c340ea2007-08-25 20:23:09 +10001638static int radeon_cp_get_buffers(struct drm_device *dev,
1639 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001640 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
1642 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001643 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001645 for (i = d->granted_count; i < d->request_count; i++) {
1646 buf = radeon_freelist_get(dev);
1647 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001648 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Eric Anholt6c340ea2007-08-25 20:23:09 +10001650 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001652 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1653 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001654 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001655 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1656 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001657 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
1659 d->granted_count++;
1660 }
1661 return 0;
1662}
1663
Eric Anholtc153f452007-09-03 12:06:45 +10001664int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
Dave Airliecdd55a22007-07-11 16:32:08 +10001666 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001668 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Eric Anholt6c340ea2007-08-25 20:23:09 +10001670 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 /* Please don't send us buffers.
1673 */
Eric Anholtc153f452007-09-03 12:06:45 +10001674 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001675 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001676 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001677 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 }
1679
1680 /* We'll send you buffers.
1681 */
Eric Anholtc153f452007-09-03 12:06:45 +10001682 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001683 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001684 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001685 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 }
1687
Eric Anholtc153f452007-09-03 12:06:45 +10001688 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Eric Anholtc153f452007-09-03 12:06:45 +10001690 if (d->request_count) {
1691 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 }
1693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 return ret;
1695}
1696
Dave Airlie22eae942005-11-10 22:16:34 +11001697int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
1699 drm_radeon_private_t *dev_priv;
1700 int ret = 0;
1701
1702 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1703 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001704 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
1706 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1707 dev->dev_private = (void *)dev_priv;
1708 dev_priv->flags = flags;
1709
Dave Airlie54a56ac2006-09-22 04:25:09 +10001710 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 case CHIP_R100:
1712 case CHIP_RV200:
1713 case CHIP_R200:
1714 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001715 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001716 case CHIP_R420:
Dave Airlieb15ec362006-08-19 17:43:52 +10001717 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001718 case CHIP_RV515:
1719 case CHIP_R520:
1720 case CHIP_RV570:
1721 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001722 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 break;
1724 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001725 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 break;
1727 }
Dave Airlie414ed532005-08-16 20:43:16 +10001728
1729 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001730 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001731 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001732 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001733 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001734 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001735
Dave Airlie414ed532005-08-16 20:43:16 +10001736 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001737 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 return ret;
1739}
1740
Dave Airlie22eae942005-11-10 22:16:34 +11001741/* Create mappings for registers and framebuffer so userland doesn't necessarily
1742 * have to find them.
1743 */
1744int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001745{
1746 int ret;
1747 drm_local_map_t *map;
1748 drm_radeon_private_t *dev_priv = dev->dev_private;
1749
Dave Airlief2b04cd2007-05-08 15:19:23 +10001750 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1751
Dave Airlie836cf042005-07-10 19:27:04 +10001752 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1753 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1754 _DRM_READ_ONLY, &dev_priv->mmio);
1755 if (ret != 0)
1756 return ret;
1757
Dave Airlie7fc86862007-11-05 10:45:27 +10001758 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1759 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001760 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1761 _DRM_WRITE_COMBINING, &map);
1762 if (ret != 0)
1763 return ret;
1764
1765 return 0;
1766}
1767
Dave Airlie22eae942005-11-10 22:16:34 +11001768int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 drm_radeon_private_t *dev_priv = dev->dev_private;
1771
1772 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1774
1775 dev->dev_private = NULL;
1776 return 0;
1777}