blob: 38c2ad7bd87171a589b4c42d79422aa65190727e [file] [log] [blame]
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001/*
2 * Atheros AR71XX/AR724X/AR913X common routines
3 *
4 * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published
9 * by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/module.h>
14#include <linux/types.h>
15#include <linux/spinlock.h>
16
17#include <asm/mach-ath79/ath79.h>
18#include <asm/mach-ath79/ar71xx_regs.h>
19#include "common.h"
20
21static DEFINE_SPINLOCK(ath79_device_reset_lock);
22
23u32 ath79_cpu_freq;
24EXPORT_SYMBOL_GPL(ath79_cpu_freq);
25
26u32 ath79_ahb_freq;
27EXPORT_SYMBOL_GPL(ath79_ahb_freq);
28
29u32 ath79_ddr_freq;
30EXPORT_SYMBOL_GPL(ath79_ddr_freq);
31
32enum ath79_soc_type ath79_soc;
33
34void __iomem *ath79_pll_base;
35void __iomem *ath79_reset_base;
36EXPORT_SYMBOL_GPL(ath79_reset_base);
37void __iomem *ath79_ddr_base;
38
39void ath79_ddr_wb_flush(u32 reg)
40{
41 void __iomem *flush_reg = ath79_ddr_base + reg;
42
43 /* Flush the DDR write buffer. */
44 __raw_writel(0x1, flush_reg);
45 while (__raw_readl(flush_reg) & 0x1)
46 ;
47
48 /* It must be run twice. */
49 __raw_writel(0x1, flush_reg);
50 while (__raw_readl(flush_reg) & 0x1)
51 ;
52}
53EXPORT_SYMBOL_GPL(ath79_ddr_wb_flush);
54
55void ath79_device_reset_set(u32 mask)
56{
57 unsigned long flags;
58 u32 reg;
59 u32 t;
60
61 if (soc_is_ar71xx())
62 reg = AR71XX_RESET_REG_RESET_MODULE;
63 else if (soc_is_ar724x())
64 reg = AR724X_RESET_REG_RESET_MODULE;
65 else if (soc_is_ar913x())
66 reg = AR913X_RESET_REG_RESET_MODULE;
Gabor Juhos7ee15d82011-06-20 21:26:05 +020067 else if (soc_is_ar933x())
68 reg = AR933X_RESET_REG_RESET_MODULE;
Gabor Juhosd4a67d92011-01-04 21:28:14 +010069 else
70 BUG();
71
72 spin_lock_irqsave(&ath79_device_reset_lock, flags);
73 t = ath79_reset_rr(reg);
74 ath79_reset_wr(reg, t | mask);
75 spin_unlock_irqrestore(&ath79_device_reset_lock, flags);
76}
77EXPORT_SYMBOL_GPL(ath79_device_reset_set);
78
79void ath79_device_reset_clear(u32 mask)
80{
81 unsigned long flags;
82 u32 reg;
83 u32 t;
84
85 if (soc_is_ar71xx())
86 reg = AR71XX_RESET_REG_RESET_MODULE;
87 else if (soc_is_ar724x())
88 reg = AR724X_RESET_REG_RESET_MODULE;
89 else if (soc_is_ar913x())
90 reg = AR913X_RESET_REG_RESET_MODULE;
Gabor Juhos7ee15d82011-06-20 21:26:05 +020091 else if (soc_is_ar933x())
92 reg = AR933X_RESET_REG_RESET_MODULE;
Gabor Juhosd4a67d92011-01-04 21:28:14 +010093 else
94 BUG();
95
96 spin_lock_irqsave(&ath79_device_reset_lock, flags);
97 t = ath79_reset_rr(reg);
98 ath79_reset_wr(reg, t & ~mask);
99 spin_unlock_irqrestore(&ath79_device_reset_lock, flags);
100}
101EXPORT_SYMBOL_GPL(ath79_device_reset_clear);