blob: 64e29c31df22859cf0c324df86b84bb217f27289 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030046#include <linux/dma-mapping.h>
47#include <linux/ioport.h>
48#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020049#include <linux/of.h>
Paul Gortmaker2204fde2011-09-30 18:08:59 -040050#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030051
Felipe Balbi5ddcee22011-10-18 13:58:30 +030052#include "core.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030053#include "io.h"
54
55/*
56 * All these registers belong to OMAP's Wrapper around the
57 * DesignWare USB3 Core.
58 */
59
60#define USBOTGSS_REVISION 0x0000
61#define USBOTGSS_SYSCONFIG 0x0010
62#define USBOTGSS_IRQ_EOI 0x0020
63#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
64#define USBOTGSS_IRQSTATUS_0 0x0028
65#define USBOTGSS_IRQENABLE_SET_0 0x002c
66#define USBOTGSS_IRQENABLE_CLR_0 0x0030
67#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
68#define USBOTGSS_IRQSTATUS_1 0x0038
69#define USBOTGSS_IRQENABLE_SET_1 0x003c
70#define USBOTGSS_IRQENABLE_CLR_1 0x0040
71#define USBOTGSS_UTMI_OTG_CTRL 0x0080
72#define USBOTGSS_UTMI_OTG_STATUS 0x0084
73#define USBOTGSS_MMRAM_OFFSET 0x0100
74#define USBOTGSS_FLADJ 0x0104
75#define USBOTGSS_DEBUG_CFG 0x0108
76#define USBOTGSS_DEBUG_DATA 0x010c
77
78/* SYSCONFIG REGISTER */
79#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
80#define USBOTGSS_SYSCONFIG_STANDBYMODE(x) ((x) << 4)
Felipe Balbi4b5faa72011-09-06 10:56:51 +030081
82#define USBOTGSS_STANDBYMODE_FORCE_STANDBY 0
83#define USBOTGSS_STANDBYMODE_NO_STANDBY 1
84#define USBOTGSS_STANDBYMODE_SMART_STANDBY 2
85#define USBOTGSS_STANDBYMODE_SMART_WAKEUP 3
86
87#define USBOTGSS_STANDBYMODE_MASK (0x03 << 4)
88
Felipe Balbi72246da2011-08-19 18:10:58 +030089#define USBOTGSS_SYSCONFIG_IDLEMODE(x) ((x) << 2)
90
Felipe Balbi4b5faa72011-09-06 10:56:51 +030091#define USBOTGSS_IDLEMODE_FORCE_IDLE 0
92#define USBOTGSS_IDLEMODE_NO_IDLE 1
93#define USBOTGSS_IDLEMODE_SMART_IDLE 2
94#define USBOTGSS_IDLEMODE_SMART_WAKEUP 3
95
96#define USBOTGSS_IDLEMODE_MASK (0x03 << 2)
97
Felipe Balbi72246da2011-08-19 18:10:58 +030098/* IRQ_EOI REGISTER */
99#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
100
101/* IRQS0 BITS */
102#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
103
104/* IRQ1 BITS */
105#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
106#define USBOTGSS_IRQ1_OEVT (1 << 16)
107#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
108#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
109#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
110#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
111#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
112#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
113#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
114#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
115
116/* UTMI_OTG_CTRL REGISTER */
117#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
118#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
119#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
120#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
121
122/* UTMI_OTG_STATUS REGISTER */
123#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
124#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
125#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
126#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
127#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
128#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
129#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
130
131struct dwc3_omap {
132 /* device lock */
133 spinlock_t lock;
134
135 struct platform_device *dwc3;
136 struct device *dev;
137
138 int irq;
139 void __iomem *base;
140
141 void *context;
142 u32 resource_size;
143
144 u32 dma_status:1;
145};
146
Felipe Balbi72246da2011-08-19 18:10:58 +0300147static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
148{
149 struct dwc3_omap *omap = _omap;
150 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300151
152 spin_lock(&omap->lock);
153
154 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300155
156 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300157 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300158 omap->dma_status = false;
159 }
160
161 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300162 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300163
Felipe Balbi42077b02011-09-06 12:00:39 +0300164 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300165 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300166
Felipe Balbi42077b02011-09-06 12:00:39 +0300167 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300168 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300169
Felipe Balbi42077b02011-09-06 12:00:39 +0300170 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300171 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300172
Felipe Balbi42077b02011-09-06 12:00:39 +0300173 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300174 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300175
Felipe Balbi42077b02011-09-06 12:00:39 +0300176 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300177 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbi42077b02011-09-06 12:00:39 +0300179 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300180 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
Felipe Balbi42077b02011-09-06 12:00:39 +0300182 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300183 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300184
Felipe Balbi42077b02011-09-06 12:00:39 +0300185 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300186 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300187
Felipe Balbi42077b02011-09-06 12:00:39 +0300188 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
189
190 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_0);
191 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&omap->lock);
194
195 return IRQ_HANDLED;
196}
197
198static int __devinit dwc3_omap_probe(struct platform_device *pdev)
199{
Felipe Balbi99624442011-09-01 22:26:25 +0300200 struct dwc3_omap_data *pdata = pdev->dev.platform_data;
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200201 struct device_node *node = pdev->dev.of_node;
202
Felipe Balbi72246da2011-08-19 18:10:58 +0300203 struct platform_device *dwc3;
204 struct dwc3_omap *omap;
205 struct resource *res;
206
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300207 int devid;
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200208 int size;
Felipe Balbi72246da2011-08-19 18:10:58 +0300209 int ret = -ENOMEM;
210 int irq;
211
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200212 const u32 *utmi_mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300213 u32 reg;
214
215 void __iomem *base;
216 void *context;
217
218 omap = kzalloc(sizeof(*omap), GFP_KERNEL);
219 if (!omap) {
220 dev_err(&pdev->dev, "not enough memory\n");
221 goto err0;
222 }
223
224 platform_set_drvdata(pdev, omap);
225
226 irq = platform_get_irq(pdev, 1);
227 if (irq < 0) {
228 dev_err(&pdev->dev, "missing IRQ resource\n");
229 ret = -EINVAL;
230 goto err1;
231 }
232
233 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
234 if (!res) {
235 dev_err(&pdev->dev, "missing memory base resource\n");
236 ret = -EINVAL;
237 goto err1;
238 }
239
240 base = ioremap_nocache(res->start, resource_size(res));
241 if (!base) {
242 dev_err(&pdev->dev, "ioremap failed\n");
243 goto err1;
244 }
245
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300246 devid = dwc3_get_device_id();
247 if (devid < 0)
248 goto err2;
249
250 dwc3 = platform_device_alloc("dwc3", devid);
Felipe Balbi72246da2011-08-19 18:10:58 +0300251 if (!dwc3) {
252 dev_err(&pdev->dev, "couldn't allocate dwc3 device\n");
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300253 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 }
255
256 context = kzalloc(resource_size(res), GFP_KERNEL);
257 if (!context) {
258 dev_err(&pdev->dev, "couldn't allocate dwc3 context memory\n");
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300259 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300260 }
261
262 spin_lock_init(&omap->lock);
263 dma_set_coherent_mask(&dwc3->dev, pdev->dev.coherent_dma_mask);
264
265 dwc3->dev.parent = &pdev->dev;
266 dwc3->dev.dma_mask = pdev->dev.dma_mask;
267 dwc3->dev.dma_parms = pdev->dev.dma_parms;
268 omap->resource_size = resource_size(res);
269 omap->context = context;
270 omap->dev = &pdev->dev;
271 omap->irq = irq;
272 omap->base = base;
273 omap->dwc3 = dwc3;
274
Felipe Balbi99624442011-09-01 22:26:25 +0300275 reg = dwc3_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
276
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200277 utmi_mode = of_get_property(node, "utmi-mode", &size);
278 if (utmi_mode && size == sizeof(*utmi_mode)) {
279 reg |= *utmi_mode;
Felipe Balbi99624442011-09-01 22:26:25 +0300280 } else {
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200281 if (!pdata) {
282 dev_dbg(&pdev->dev, "missing platform data\n");
283 } else {
284 switch (pdata->utmi_mode) {
285 case DWC3_OMAP_UTMI_MODE_SW:
286 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
287 break;
288 case DWC3_OMAP_UTMI_MODE_HW:
289 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
290 break;
291 default:
292 dev_dbg(&pdev->dev, "UNKNOWN utmi mode %d\n",
293 pdata->utmi_mode);
294 }
Felipe Balbi99624442011-09-01 22:26:25 +0300295 }
296 }
297
298 dwc3_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
299
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 /* check the DMA Status */
301 reg = dwc3_readl(omap->base, USBOTGSS_SYSCONFIG);
302 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
303
Felipe Balbi4b5faa72011-09-06 10:56:51 +0300304 /* Set No-Idle and No-Standby */
305 reg &= ~(USBOTGSS_STANDBYMODE_MASK
306 | USBOTGSS_IDLEMODE_MASK);
307
308 reg |= (USBOTGSS_SYSCONFIG_STANDBYMODE(USBOTGSS_STANDBYMODE_NO_STANDBY)
309 | USBOTGSS_SYSCONFIG_IDLEMODE(USBOTGSS_IDLEMODE_NO_IDLE));
310
311 dwc3_writel(omap->base, USBOTGSS_SYSCONFIG, reg);
312
Felipe Balbi72246da2011-08-19 18:10:58 +0300313 ret = request_irq(omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300314 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300315 if (ret) {
316 dev_err(&pdev->dev, "failed to request IRQ #%d --> %d\n",
317 omap->irq, ret);
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300318 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +0300319 }
320
321 /* enable all IRQs */
Felipe Balbidf01c612011-09-01 18:22:01 +0300322 reg = USBOTGSS_IRQO_COREIRQ_ST;
323 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300324
Felipe Balbi324e5482011-09-01 14:52:52 +0300325 reg = (USBOTGSS_IRQ1_OEVT |
Felipe Balbi72246da2011-08-19 18:10:58 +0300326 USBOTGSS_IRQ1_DRVVBUS_RISE |
327 USBOTGSS_IRQ1_CHRGVBUS_RISE |
328 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
329 USBOTGSS_IRQ1_IDPULLUP_RISE |
330 USBOTGSS_IRQ1_DRVVBUS_FALL |
331 USBOTGSS_IRQ1_CHRGVBUS_FALL |
332 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
333 USBOTGSS_IRQ1_IDPULLUP_FALL);
334
335 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
336
337 ret = platform_device_add_resources(dwc3, pdev->resource,
338 pdev->num_resources);
339 if (ret) {
340 dev_err(&pdev->dev, "couldn't add resources to dwc3 device\n");
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300341 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +0300342 }
343
344 ret = platform_device_add(dwc3);
345 if (ret) {
346 dev_err(&pdev->dev, "failed to register dwc3 device\n");
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300347 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +0300348 }
349
350 return 0;
351
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300352err6:
Felipe Balbi72246da2011-08-19 18:10:58 +0300353 free_irq(omap->irq, omap);
354
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300355err5:
Felipe Balbi72246da2011-08-19 18:10:58 +0300356 kfree(omap->context);
357
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300358err4:
Felipe Balbi72246da2011-08-19 18:10:58 +0300359 platform_device_put(dwc3);
360
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300361err3:
362 dwc3_put_device_id(devid);
363
Felipe Balbi72246da2011-08-19 18:10:58 +0300364err2:
365 iounmap(base);
366
367err1:
368 kfree(omap);
369
370err0:
371 return ret;
372}
373
374static int __devexit dwc3_omap_remove(struct platform_device *pdev)
375{
376 struct dwc3_omap *omap = platform_get_drvdata(pdev);
377
378 platform_device_unregister(omap->dwc3);
379
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300380 dwc3_put_device_id(omap->dwc3->id);
Felipe Balbi72246da2011-08-19 18:10:58 +0300381 free_irq(omap->irq, omap);
382 iounmap(omap->base);
383
384 kfree(omap->context);
385 kfree(omap);
386
387 return 0;
388}
389
390static const struct of_device_id of_dwc3_matach[] = {
391 {
392 "ti,dwc3",
393 },
394 { },
395};
396MODULE_DEVICE_TABLE(of, of_dwc3_matach);
397
398static struct platform_driver dwc3_omap_driver = {
399 .probe = dwc3_omap_probe,
400 .remove = __devexit_p(dwc3_omap_remove),
401 .driver = {
402 .name = "omap-dwc3",
Felipe Balbi72246da2011-08-19 18:10:58 +0300403 .of_match_table = of_dwc3_matach,
404 },
405};
406
Axel Lincc27c962011-11-27 20:16:27 +0800407module_platform_driver(dwc3_omap_driver);
408
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200409MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300410MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
411MODULE_LICENSE("Dual BSD/GPL");
412MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");