blob: cc0bfdcf1f196d1b05a7a4c01fc00579a356a320 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovb10a0682006-12-08 02:39:59 -080012 * Copyright (C) 2005-2006 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
149static int pdcnew_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800152 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
153 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200155 speed = ide_rate_filter(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800157 /*
158 * Issue SETFEATURES_XFER to the drive first. PDC202xx hardware will
159 * automatically set the timing registers based on 100 MHz PLL output.
160 */
161 err = ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800163 /*
164 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
165 * chips, we must override the default register settings...
166 */
167 if (max_dma_rate(hwif->pci_dev) == 4) {
168 u8 mode = speed & 0x07;
169
170 switch (speed) {
171 case XFER_UDMA_6:
172 case XFER_UDMA_5:
173 case XFER_UDMA_4:
174 case XFER_UDMA_3:
175 case XFER_UDMA_2:
176 case XFER_UDMA_1:
177 case XFER_UDMA_0:
178 set_indexed_reg(hwif, 0x10 + adj,
179 udma_timings[mode].reg10);
180 set_indexed_reg(hwif, 0x11 + adj,
181 udma_timings[mode].reg11);
182 set_indexed_reg(hwif, 0x12 + adj,
183 udma_timings[mode].reg12);
184 break;
185
186 case XFER_MW_DMA_2:
187 case XFER_MW_DMA_1:
188 case XFER_MW_DMA_0:
189 set_indexed_reg(hwif, 0x0e + adj,
190 mwdma_timings[mode].reg0e);
191 set_indexed_reg(hwif, 0x0f + adj,
192 mwdma_timings[mode].reg0f);
193 break;
194 case XFER_PIO_4:
195 case XFER_PIO_3:
196 case XFER_PIO_2:
197 case XFER_PIO_1:
198 case XFER_PIO_0:
199 set_indexed_reg(hwif, 0x0c + adj,
200 pio_timings[mode].reg0c);
201 set_indexed_reg(hwif, 0x0d + adj,
202 pio_timings[mode].reg0d);
203 set_indexed_reg(hwif, 0x13 + adj,
204 pio_timings[mode].reg13);
205 break;
206 default:
207 printk(KERN_ERR "pdc202xx_new: "
208 "Unknown speed %d ignored\n", speed);
209 }
210 } else if (speed == XFER_UDMA_2) {
211 /* Set tHOLD bit to 0 if using UDMA mode 2 */
212 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
213
214 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
215 }
216
217 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218}
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220static void pdcnew_tune_drive(ide_drive_t *drive, u8 pio)
221{
Sergei Shtylyovb10a0682006-12-08 02:39:59 -0800222 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800223 (void)pdcnew_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800226static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800228 return get_indexed_reg(hwif, 0x0b) & 0x04;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800230
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800231static int pdcnew_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 drive->init_speed = 0;
234
Bartlomiej Zolnierkiewicz7f867232007-05-16 00:51:43 +0200235 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100238 if (ide_use_fast_pio(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100239 pdcnew_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100240
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100241 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242}
243
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800244static int pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100246 const char **list, *model = drive->id->model;
247
248 for (list = pdc_quirk_drives; *list != NULL; list++)
249 if (strstr(model, *list) != NULL)
250 return 2;
251 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800254static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
256 /*
257 * Deleted this because it is redundant from the caller.
258 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800259 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 HWIF(drive)->channel ? "Secondary" : "Primary");
261}
262
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800263/**
264 * read_counter - Read the byte count registers
265 * @dma_base: for the port address
266 */
267static long __devinit read_counter(u32 dma_base)
268{
269 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
270 u8 cnt0, cnt1, cnt2, cnt3;
271 long count = 0, last;
272 int retry = 3;
273
274 do {
275 last = count;
276
277 /* Read the current count */
278 outb(0x20, pri_dma_base + 0x01);
279 cnt0 = inb(pri_dma_base + 0x03);
280 outb(0x21, pri_dma_base + 0x01);
281 cnt1 = inb(pri_dma_base + 0x03);
282 outb(0x20, sec_dma_base + 0x01);
283 cnt2 = inb(sec_dma_base + 0x03);
284 outb(0x21, sec_dma_base + 0x01);
285 cnt3 = inb(sec_dma_base + 0x03);
286
287 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
288
289 /*
290 * The 30-bit decrementing counter is read in 4 pieces.
291 * Incorrect value may be read when the most significant bytes
292 * are changing...
293 */
294 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
295
296 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
297 cnt0, cnt1, cnt2, cnt3);
298
299 return count;
300}
301
302/**
303 * detect_pll_input_clock - Detect the PLL input clock in Hz.
304 * @dma_base: for the port address
305 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
306 */
307static long __devinit detect_pll_input_clock(unsigned long dma_base)
308{
309 long start_count, end_count;
310 long pll_input;
311 u8 scr1;
312
313 start_count = read_counter(dma_base);
314
315 /* Start the test mode */
316 outb(0x01, dma_base + 0x01);
317 scr1 = inb(dma_base + 0x03);
318 DBG("scr1[%02X]\n", scr1);
319 outb(scr1 | 0x40, dma_base + 0x03);
320
321 /* Let the counter run for 10 ms. */
322 mdelay(10);
323
324 end_count = read_counter(dma_base);
325
326 /* Stop the test mode */
327 outb(0x01, dma_base + 0x01);
328 scr1 = inb(dma_base + 0x03);
329 DBG("scr1[%02X]\n", scr1);
330 outb(scr1 & ~0x40, dma_base + 0x03);
331
332 /*
333 * Calculate the input clock in Hz
334 * (the clock counter is 30 bit wide and counts down)
335 */
336 pll_input = ((start_count - end_count) & 0x3ffffff) * 100;
337
338 DBG("start[%ld] end[%ld]\n", start_count, end_count);
339
340 return pll_input;
341}
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343#ifdef CONFIG_PPC_PMAC
344static void __devinit apple_kiwi_init(struct pci_dev *pdev)
345{
346 struct device_node *np = pci_device_to_OF_node(pdev);
347 unsigned int class_rev = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 u8 conf;
349
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000350 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 return;
352
353 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
354 class_rev &= 0xff;
355
356 if (class_rev >= 0x03) {
357 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800358 pci_read_config_byte (pdev, 0x40, &conf);
359 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361}
362#endif /* CONFIG_PPC_PMAC */
363
364static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
365{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800366 unsigned long dma_base = pci_resource_start(dev, 4);
367 unsigned long sec_dma_base = dma_base + 0x08;
368 long pll_input, pll_output, ratio;
369 int f, r;
370 u8 pll_ctl0, pll_ctl1;
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 if (dev->resource[PCI_ROM_RESOURCE].start) {
373 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
374 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
Greg Kroah-Hartman08f46de2006-06-12 15:15:59 -0700375 printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
376 (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378
379#ifdef CONFIG_PPC_PMAC
380 apple_kiwi_init(dev);
381#endif
382
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800383 /* Calculate the required PLL output frequency */
384 switch(max_dma_rate(dev)) {
385 case 4: /* it's 133 MHz for Ultra133 chips */
386 pll_output = 133333333;
387 break;
388 case 3: /* and 100 MHz for Ultra100 chips */
389 default:
390 pll_output = 100000000;
391 break;
392 }
393
394 /*
395 * Detect PLL input clock.
396 * On some systems, where PCI bus is running at non-standard clock rate
397 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
398 * PDC20268 and newer chips employ PLL circuit to help correct timing
399 * registers setting.
400 */
401 pll_input = detect_pll_input_clock(dma_base);
402 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
403
404 /* Sanity check */
405 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
406 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
407 name, pll_input);
408 goto out;
409 }
410
411#ifdef DEBUG
412 DBG("pll_output is %ld Hz\n", pll_output);
413
414 /* Show the current clock value of PLL control register
415 * (maybe already configured by the BIOS)
416 */
417 outb(0x02, sec_dma_base + 0x01);
418 pll_ctl0 = inb(sec_dma_base + 0x03);
419 outb(0x03, sec_dma_base + 0x01);
420 pll_ctl1 = inb(sec_dma_base + 0x03);
421
422 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
423#endif
424
425 /*
426 * Calculate the ratio of F, R and NO
427 * POUT = (F + 2) / (( R + 2) * NO)
428 */
429 ratio = pll_output / (pll_input / 1000);
430 if (ratio < 8600L) { /* 8.6x */
431 /* Using NO = 0x01, R = 0x0d */
432 r = 0x0d;
433 } else if (ratio < 12900L) { /* 12.9x */
434 /* Using NO = 0x01, R = 0x08 */
435 r = 0x08;
436 } else if (ratio < 16100L) { /* 16.1x */
437 /* Using NO = 0x01, R = 0x06 */
438 r = 0x06;
439 } else if (ratio < 64000L) { /* 64x */
440 r = 0x00;
441 } else {
442 /* Invalid ratio */
443 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
444 goto out;
445 }
446
447 f = (ratio * (r + 2)) / 1000 - 2;
448
449 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
450
451 if (unlikely(f < 0 || f > 127)) {
452 /* Invalid F */
453 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
454 goto out;
455 }
456
457 pll_ctl0 = (u8) f;
458 pll_ctl1 = (u8) r;
459
460 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
461
462 outb(0x02, sec_dma_base + 0x01);
463 outb(pll_ctl0, sec_dma_base + 0x03);
464 outb(0x03, sec_dma_base + 0x01);
465 outb(pll_ctl1, sec_dma_base + 0x03);
466
467 /* Wait the PLL circuit to be stable */
468 mdelay(30);
469
470#ifdef DEBUG
471 /*
472 * Show the current clock value of PLL control register
473 */
474 outb(0x02, sec_dma_base + 0x01);
475 pll_ctl0 = inb(sec_dma_base + 0x03);
476 outb(0x03, sec_dma_base + 0x01);
477 pll_ctl1 = inb(sec_dma_base + 0x03);
478
479 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
480#endif
481
482 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 return dev->irq;
484}
485
486static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
487{
488 hwif->autodma = 0;
489
490 hwif->tuneproc = &pdcnew_tune_drive;
491 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800492 hwif->speedproc = &pdcnew_tune_chipset;
493 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
496
Albert Lee362ebd82007-03-26 23:03:19 +0200497 hwif->atapi_dma = 1;
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200498
499 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 hwif->mwdma_mask = 0x07;
501
Alan Cox3706a872006-06-28 04:27:03 -0700502 hwif->err_stops_fifo = 1;
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 hwif->ide_dma_check = &pdcnew_config_drive_xfer_rate;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800505
506 if (!hwif->udma_four)
507 hwif->udma_four = pdcnew_cable_detect(hwif) ? 0 : 1;
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 if (!noautodma)
510 hwif->autodma = 1;
511 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512}
513
514static int __devinit init_setup_pdcnew(struct pci_dev *dev, ide_pci_device_t *d)
515{
516 return ide_setup_pci_device(dev, d);
517}
518
519static int __devinit init_setup_pdc20270(struct pci_dev *dev,
520 ide_pci_device_t *d)
521{
522 struct pci_dev *findev = NULL;
Alan Coxb1489002006-12-08 02:39:58 -0800523 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525 if ((dev->bus->self &&
526 dev->bus->self->vendor == PCI_VENDOR_ID_DEC) &&
527 (dev->bus->self->device == PCI_DEVICE_ID_DEC_21150)) {
528 if (PCI_SLOT(dev->devfn) & 2)
529 return -ENODEV;
530 d->extra = 0;
Alan Coxb1489002006-12-08 02:39:58 -0800531 while ((findev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, findev)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 if ((findev->vendor == dev->vendor) &&
533 (findev->device == dev->device) &&
534 (PCI_SLOT(findev->devfn) & 2)) {
535 if (findev->irq != dev->irq) {
536 findev->irq = dev->irq;
537 }
Alan Coxb1489002006-12-08 02:39:58 -0800538 ret = ide_setup_pci_devices(dev, findev, d);
539 pci_dev_put(findev);
540 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 }
542 }
543 }
544 return ide_setup_pci_device(dev, d);
545}
546
547static int __devinit init_setup_pdc20276(struct pci_dev *dev,
548 ide_pci_device_t *d)
549{
550 if ((dev->bus->self) &&
551 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
552 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
553 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
554 printk(KERN_INFO "ide: Skipping Promise PDC20276 "
555 "attached to I2O RAID controller.\n");
556 return -ENODEV;
557 }
558 return ide_setup_pci_device(dev, d);
559}
560
561static ide_pci_device_t pdcnew_chipsets[] __devinitdata = {
562 { /* 0 */
563 .name = "PDC20268",
564 .init_setup = init_setup_pdcnew,
565 .init_chipset = init_chipset_pdcnew,
566 .init_hwif = init_hwif_pdc202new,
567 .channels = 2,
568 .autodma = AUTODMA,
569 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200570 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 },{ /* 1 */
572 .name = "PDC20269",
573 .init_setup = init_setup_pdcnew,
574 .init_chipset = init_chipset_pdcnew,
575 .init_hwif = init_hwif_pdc202new,
576 .channels = 2,
577 .autodma = AUTODMA,
578 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200579 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 },{ /* 2 */
581 .name = "PDC20270",
582 .init_setup = init_setup_pdc20270,
583 .init_chipset = init_chipset_pdcnew,
584 .init_hwif = init_hwif_pdc202new,
585 .channels = 2,
586 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200588 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 },{ /* 3 */
590 .name = "PDC20271",
591 .init_setup = init_setup_pdcnew,
592 .init_chipset = init_chipset_pdcnew,
593 .init_hwif = init_hwif_pdc202new,
594 .channels = 2,
595 .autodma = AUTODMA,
596 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200597 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 },{ /* 4 */
599 .name = "PDC20275",
600 .init_setup = init_setup_pdcnew,
601 .init_chipset = init_chipset_pdcnew,
602 .init_hwif = init_hwif_pdc202new,
603 .channels = 2,
604 .autodma = AUTODMA,
605 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200606 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 },{ /* 5 */
608 .name = "PDC20276",
609 .init_setup = init_setup_pdc20276,
610 .init_chipset = init_chipset_pdcnew,
611 .init_hwif = init_hwif_pdc202new,
612 .channels = 2,
613 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200615 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 },{ /* 6 */
617 .name = "PDC20277",
618 .init_setup = init_setup_pdcnew,
619 .init_chipset = init_chipset_pdcnew,
620 .init_hwif = init_hwif_pdc202new,
621 .channels = 2,
622 .autodma = AUTODMA,
623 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200624 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 }
626};
627
628/**
629 * pdc202new_init_one - called when a pdc202xx is found
630 * @dev: the pdc202new device
631 * @id: the matching pci id
632 *
633 * Called when the PCI registration layer (or the IDE initialization)
634 * finds a device matching our IDE device tables.
635 */
636
637static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
638{
639 ide_pci_device_t *d = &pdcnew_chipsets[id->driver_data];
640
641 return d->init_setup(dev, d);
642}
643
644static struct pci_device_id pdc202new_pci_tbl[] = {
645 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20268, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
646 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20269, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
647 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20270, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
648 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20271, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
649 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20275, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
650 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20276, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
651 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20277, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
652 { 0, },
653};
654MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
655
656static struct pci_driver driver = {
657 .name = "Promise_IDE",
658 .id_table = pdc202new_pci_tbl,
659 .probe = pdc202new_init_one,
660};
661
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100662static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
664 return ide_pci_register_driver(&driver);
665}
666
667module_init(pdc202new_ide_init);
668
669MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
670MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
671MODULE_LICENSE("GPL");