blob: 3bc362134dced69c2e17a3ae6ab0aedfc64cbc92 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070033#include "../debug.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050043#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040044#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Sujith394cf0a2009-02-09 13:26:54 +053064/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070065#define REG_WRITE(_ah, _reg, _val) \
66 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
67
68#define REG_READ(_ah, _reg) \
69 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070
Sujith394cf0a2009-02-09 13:26:54 +053071#define SM(_v, _f) (((_v) << _f##_S) & _f)
72#define MS(_v, _f) (((_v) & _f) >> _f##_S)
73#define REG_RMW(_a, _r, _set, _clr) \
74 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
75#define REG_RMW_FIELD(_a, _r, _f, _v) \
76 REG_WRITE(_a, _r, \
77 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
78#define REG_SET_BIT(_a, _r, _f) \
79 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
80#define REG_CLR_BIT(_a, _r, _f) \
81 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082
Sujith394cf0a2009-02-09 13:26:54 +053083#define DO_DELAY(x) do { \
84 if ((++(x) % 64) == 0) \
85 udelay(1); \
86 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Sujith394cf0a2009-02-09 13:26:54 +053088#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
89 int r; \
90 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
91 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
92 INI_RA((iniarray), r, (column))); \
93 DO_DELAY(regWr); \
94 } \
95 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Sujith394cf0a2009-02-09 13:26:54 +053097#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
98#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
99#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
100#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530101#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530102#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
103#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujith394cf0a2009-02-09 13:26:54 +0530105#define AR_GPIOD_MASK 0x00001FFF
106#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107
Sujith394cf0a2009-02-09 13:26:54 +0530108#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530109#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530110#define COEF_SCALE_S 24
111#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112
Sujith394cf0a2009-02-09 13:26:54 +0530113#define ATH9K_ANTENNA0_CHAINMASK 0x1
114#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700115
Sujith394cf0a2009-02-09 13:26:54 +0530116#define ATH9K_NUM_DMA_DEBUG_REGS 8
117#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700118
Sujith394cf0a2009-02-09 13:26:54 +0530119#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530120#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200121#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AH_TIME_QUANTUM 10
123#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530124#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530125#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126
Sujith394cf0a2009-02-09 13:26:54 +0530127#define CAB_TIMEOUT_VAL 10
128#define BEACON_TIMEOUT_VAL 10
129#define MIN_BEACON_TIMEOUT_VAL 1
130#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132#define INIT_CONFIG_STATUS 0x00000000
133#define INIT_RSSI_THR 0x00000700
134#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700137
Sujith394cf0a2009-02-09 13:26:54 +0530138enum wireless_mode {
139 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400140 ATH9K_MODE_11G,
141 ATH9K_MODE_11NA_HT20,
142 ATH9K_MODE_11NG_HT20,
143 ATH9K_MODE_11NA_HT40PLUS,
144 ATH9K_MODE_11NA_HT40MINUS,
145 ATH9K_MODE_11NG_HT40PLUS,
146 ATH9K_MODE_11NG_HT40MINUS,
147 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530148};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700149
Sujith394cf0a2009-02-09 13:26:54 +0530150enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530151 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
152 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
153 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
154 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
155 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
156 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
157 ATH9K_HW_CAP_VEOL = BIT(6),
158 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
159 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
160 ATH9K_HW_CAP_HT = BIT(9),
161 ATH9K_HW_CAP_GTT = BIT(10),
162 ATH9K_HW_CAP_FASTCC = BIT(11),
163 ATH9K_HW_CAP_RFSILENT = BIT(12),
164 ATH9K_HW_CAP_CST = BIT(13),
165 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
166 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
167 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Sujith394cf0a2009-02-09 13:26:54 +0530168};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700169
Sujith394cf0a2009-02-09 13:26:54 +0530170enum ath9k_capability_type {
171 ATH9K_CAP_CIPHER = 0,
172 ATH9K_CAP_TKIP_MIC,
173 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530174 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530175 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530176 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530177};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700178
Sujith394cf0a2009-02-09 13:26:54 +0530179struct ath9k_hw_capabilities {
180 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
181 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
182 u16 total_queues;
183 u16 keycache_size;
184 u16 low_5ghz_chan, high_5ghz_chan;
185 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530186 u16 rts_aggr_limit;
187 u8 tx_chainmask;
188 u8 rx_chainmask;
189 u16 tx_triglevel_max;
190 u16 reg_cap;
191 u8 num_gpio_pins;
192 u8 num_antcfg_2ghz;
193 u8 num_antcfg_5ghz;
194};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700195
Sujith394cf0a2009-02-09 13:26:54 +0530196struct ath9k_ops_config {
197 int dma_beacon_response_time;
198 int sw_beacon_response_time;
199 int additional_swba_backoff;
200 int ack_6mb;
201 int cwm_ignore_extcca;
202 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530203 u8 pcie_clock_req;
204 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530205 u8 analog_shiftreg;
206 u8 ht_enable;
207 u32 ofdm_trig_low;
208 u32 ofdm_trig_high;
209 u32 cck_trig_high;
210 u32 cck_trig_low;
211 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530212 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530213 bool rx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530214#define SPUR_DISABLE 0
215#define SPUR_ENABLE_IOCTL 1
216#define SPUR_ENABLE_EEPROM 2
217#define AR_EEPROM_MODAL_SPURS 5
218#define AR_SPUR_5413_1 1640
219#define AR_SPUR_5413_2 1200
220#define AR_NO_SPUR 0x8000
221#define AR_BASE_FREQ_2GHZ 2300
222#define AR_BASE_FREQ_5GHZ 4900
223#define AR_SPUR_FEEQ_BOUND_HT40 19
224#define AR_SPUR_FEEQ_BOUND_HT20 10
225 int spurmode;
226 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500227 u8 max_txtrig_level;
Sujith394cf0a2009-02-09 13:26:54 +0530228};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700229
Sujith394cf0a2009-02-09 13:26:54 +0530230enum ath9k_int {
231 ATH9K_INT_RX = 0x00000001,
232 ATH9K_INT_RXDESC = 0x00000002,
233 ATH9K_INT_RXNOFRM = 0x00000008,
234 ATH9K_INT_RXEOL = 0x00000010,
235 ATH9K_INT_RXORN = 0x00000020,
236 ATH9K_INT_TX = 0x00000040,
237 ATH9K_INT_TXDESC = 0x00000080,
238 ATH9K_INT_TIM_TIMER = 0x00000100,
239 ATH9K_INT_TXURN = 0x00000800,
240 ATH9K_INT_MIB = 0x00001000,
241 ATH9K_INT_RXPHY = 0x00004000,
242 ATH9K_INT_RXKCM = 0x00008000,
243 ATH9K_INT_SWBA = 0x00010000,
244 ATH9K_INT_BMISS = 0x00040000,
245 ATH9K_INT_BNR = 0x00100000,
246 ATH9K_INT_TIM = 0x00200000,
247 ATH9K_INT_DTIM = 0x00400000,
248 ATH9K_INT_DTIMSYNC = 0x00800000,
249 ATH9K_INT_GPIO = 0x01000000,
250 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530251 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530252 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530253 ATH9K_INT_CST = 0x10000000,
254 ATH9K_INT_GTT = 0x20000000,
255 ATH9K_INT_FATAL = 0x40000000,
256 ATH9K_INT_GLOBAL = 0x80000000,
257 ATH9K_INT_BMISC = ATH9K_INT_TIM |
258 ATH9K_INT_DTIM |
259 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530260 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530261 ATH9K_INT_CABEND,
262 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
263 ATH9K_INT_RXDESC |
264 ATH9K_INT_RXEOL |
265 ATH9K_INT_RXORN |
266 ATH9K_INT_TXURN |
267 ATH9K_INT_TXDESC |
268 ATH9K_INT_MIB |
269 ATH9K_INT_RXPHY |
270 ATH9K_INT_RXKCM |
271 ATH9K_INT_SWBA |
272 ATH9K_INT_BMISS |
273 ATH9K_INT_GPIO,
274 ATH9K_INT_NOCARD = 0xffffffff
275};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700276
Sujith394cf0a2009-02-09 13:26:54 +0530277#define CHANNEL_CW_INT 0x00002
278#define CHANNEL_CCK 0x00020
279#define CHANNEL_OFDM 0x00040
280#define CHANNEL_2GHZ 0x00080
281#define CHANNEL_5GHZ 0x00100
282#define CHANNEL_PASSIVE 0x00200
283#define CHANNEL_DYN 0x00400
284#define CHANNEL_HALF 0x04000
285#define CHANNEL_QUARTER 0x08000
286#define CHANNEL_HT20 0x10000
287#define CHANNEL_HT40PLUS 0x20000
288#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700289
Sujith394cf0a2009-02-09 13:26:54 +0530290#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
291#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
292#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
293#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
294#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
295#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
296#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
297#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
298#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
299#define CHANNEL_ALL \
300 (CHANNEL_OFDM| \
301 CHANNEL_CCK| \
302 CHANNEL_2GHZ | \
303 CHANNEL_5GHZ | \
304 CHANNEL_HT20 | \
305 CHANNEL_HT40PLUS | \
306 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700307
Sujith394cf0a2009-02-09 13:26:54 +0530308struct ath9k_channel {
309 struct ieee80211_channel *chan;
310 u16 channel;
311 u32 channelFlags;
312 u32 chanmode;
313 int32_t CalValid;
314 bool oneTimeCalsDone;
315 int8_t iCoff;
316 int8_t qCoff;
317 int16_t rawNoiseFloor;
318};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700319
Sujith394cf0a2009-02-09 13:26:54 +0530320#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
321 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
322 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
323 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
324#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
325#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
326#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530327#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
328#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
329#define IS_CHAN_A_5MHZ_SPACED(_c) \
330 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
331 (((_c)->channel % 20) != 0) && \
332 (((_c)->channel % 10) != 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700333
Sujith394cf0a2009-02-09 13:26:54 +0530334/* These macros check chanmode and not channelFlags */
335#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
336#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
337 ((_c)->chanmode == CHANNEL_G_HT20))
338#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
339 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
340 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
341 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
342#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700343
Sujith394cf0a2009-02-09 13:26:54 +0530344enum ath9k_power_mode {
345 ATH9K_PM_AWAKE = 0,
346 ATH9K_PM_FULL_SLEEP,
347 ATH9K_PM_NETWORK_SLEEP,
348 ATH9K_PM_UNDEFINED
349};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700350
Sujith394cf0a2009-02-09 13:26:54 +0530351enum ath9k_tp_scale {
352 ATH9K_TP_SCALE_MAX = 0,
353 ATH9K_TP_SCALE_50,
354 ATH9K_TP_SCALE_25,
355 ATH9K_TP_SCALE_12,
356 ATH9K_TP_SCALE_MIN
357};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith394cf0a2009-02-09 13:26:54 +0530359enum ser_reg_mode {
360 SER_REG_MODE_OFF = 0,
361 SER_REG_MODE_ON = 1,
362 SER_REG_MODE_AUTO = 2,
363};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700364
Sujith394cf0a2009-02-09 13:26:54 +0530365struct ath9k_beacon_state {
366 u32 bs_nexttbtt;
367 u32 bs_nextdtim;
368 u32 bs_intval;
369#define ATH9K_BEACON_PERIOD 0x0000ffff
370#define ATH9K_BEACON_ENA 0x00800000
371#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530372#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530373 u32 bs_dtimperiod;
374 u16 bs_cfpperiod;
375 u16 bs_cfpmaxduration;
376 u32 bs_cfpnext;
377 u16 bs_timoffset;
378 u16 bs_bmissthreshold;
379 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530380 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530381};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700382
Sujith394cf0a2009-02-09 13:26:54 +0530383struct chan_centers {
384 u16 synth_center;
385 u16 ctl_center;
386 u16 ext_center;
387};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700388
Sujith394cf0a2009-02-09 13:26:54 +0530389enum {
390 ATH9K_RESET_POWER_ON,
391 ATH9K_RESET_WARM,
392 ATH9K_RESET_COLD,
393};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700394
Sujithd535a422009-02-09 13:27:06 +0530395struct ath9k_hw_version {
396 u32 magic;
397 u16 devid;
398 u16 subvendorid;
399 u32 macVersion;
400 u16 macRev;
401 u16 phyRev;
402 u16 analog5GhzRev;
403 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530404 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530405};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530407/* Generic TSF timer definitions */
408
409#define ATH_MAX_GEN_TIMER 16
410
411#define AR_GENTMR_BIT(_index) (1 << (_index))
412
413/*
414 * Using de Bruijin sequence to to look up 1's index in a 32 bit number
415 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
416 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530417#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530418
419struct ath_gen_timer_configuration {
420 u32 next_addr;
421 u32 period_addr;
422 u32 mode_addr;
423 u32 mode_mask;
424};
425
426struct ath_gen_timer {
427 void (*trigger)(void *arg);
428 void (*overflow)(void *arg);
429 void *arg;
430 u8 index;
431};
432
433struct ath_gen_timer_table {
434 u32 gen_timer_index[32];
435 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
436 union {
437 unsigned long timer_bits;
438 u16 val;
439 } timer_mask;
440};
441
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400442/**
443 * struct ath_hw_private_ops - callbacks used internally by hardware code
444 *
445 * This structure contains private callbacks designed to only be used internally
446 * by the hardware core.
447 *
448 * @init_cal_settings: Initializes calibration settings
449 * @init_mode_regs: Initializes mode registers
450 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400451 *
452 * @rf_set_freq: change frequency
453 * @spur_mitigate_freq: spur mitigation
454 * @rf_alloc_ext_banks:
455 * @rf_free_ext_banks:
456 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400457 * @compute_pll_control: compute the PLL control value to use for
458 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400459 */
460struct ath_hw_private_ops {
461 void (*init_cal_settings)(struct ath_hw *ah);
462 void (*init_mode_regs)(struct ath_hw *ah);
463 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400464
465 /* PHY ops */
466 int (*rf_set_freq)(struct ath_hw *ah,
467 struct ath9k_channel *chan);
468 void (*spur_mitigate_freq)(struct ath_hw *ah,
469 struct ath9k_channel *chan);
470 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
471 void (*rf_free_ext_banks)(struct ath_hw *ah);
472 bool (*set_rf_regs)(struct ath_hw *ah,
473 struct ath9k_channel *chan,
474 u16 modesIndex);
475 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
476 void (*init_bb)(struct ath_hw *ah,
477 struct ath9k_channel *chan);
478 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
479 void (*olc_init)(struct ath_hw *ah);
480 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
481 void (*mark_phy_inactive)(struct ath_hw *ah);
482 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
483 bool (*rfbus_req)(struct ath_hw *ah);
484 void (*rfbus_done)(struct ath_hw *ah);
485 void (*enable_rfkill)(struct ath_hw *ah);
486 void (*restore_chainmask)(struct ath_hw *ah);
487 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400488 u32 (*compute_pll_control)(struct ath_hw *ah,
489 struct ath9k_channel *chan);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400490};
491
492/**
493 * struct ath_hw_ops - callbacks used by hardware code and driver code
494 *
495 * This structure contains callbacks designed to to be used internally by
496 * hardware code and also by the lower level driver.
497 *
498 * @config_pci_powersave:
499 */
500struct ath_hw_ops {
501 void (*config_pci_powersave)(struct ath_hw *ah,
502 int restore,
503 int power_off);
504};
505
Sujithcbe61d82009-02-09 13:27:12 +0530506struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700507 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700508 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530509 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530510 struct ath9k_ops_config config;
511 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530512 struct ath9k_channel channels[38];
513 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530514
Sujithcbe61d82009-02-09 13:27:12 +0530515 union {
516 struct ar5416_eeprom_def def;
517 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400518 struct ar9287_eeprom map9287;
Sujith2660b812009-02-09 13:27:26 +0530519 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530520 const struct eeprom_ops *eep_ops;
Sujith2660b812009-02-09 13:27:26 +0530521 enum ath9k_eep_map eep_map;
Sujithcbe61d82009-02-09 13:27:12 +0530522
523 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530524 bool is_pciexpress;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400525 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530526 u16 tx_trig_level;
527 u16 rfsilent;
528 u32 rfkill_gpio;
529 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530530 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530531
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400532 bool htc_reset_init;
533
Sujith2660b812009-02-09 13:27:26 +0530534 enum nl80211_iftype opmode;
535 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530536
537 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530538 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530539 struct ar5416Stats stats;
540 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530541
Sujith2660b812009-02-09 13:27:26 +0530542 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400543 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500544 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530545 u32 txok_interrupt_mask;
546 u32 txerr_interrupt_mask;
547 u32 txdesc_interrupt_mask;
548 u32 txeol_interrupt_mask;
549 u32 txurn_interrupt_mask;
550 bool chip_fullsleep;
551 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530552
553 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530554 enum ath9k_cal_types supp_cals;
555 struct ath9k_cal_list iq_caldata;
556 struct ath9k_cal_list adcgain_caldata;
557 struct ath9k_cal_list adcdc_calinitdata;
558 struct ath9k_cal_list adcdc_caldata;
559 struct ath9k_cal_list *cal_list;
560 struct ath9k_cal_list *cal_list_last;
561 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530562#define totalPowerMeasI meas0.unsign
563#define totalPowerMeasQ meas1.unsign
564#define totalIqCorrMeas meas2.sign
565#define totalAdcIOddPhase meas0.unsign
566#define totalAdcIEvenPhase meas1.unsign
567#define totalAdcQOddPhase meas2.unsign
568#define totalAdcQEvenPhase meas3.unsign
569#define totalAdcDcOffsetIOddPhase meas0.sign
570#define totalAdcDcOffsetIEvenPhase meas1.sign
571#define totalAdcDcOffsetQOddPhase meas2.sign
572#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700573 union {
574 u32 unsign[AR5416_MAX_CHAINS];
575 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530576 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700577 union {
578 u32 unsign[AR5416_MAX_CHAINS];
579 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530580 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700581 union {
582 u32 unsign[AR5416_MAX_CHAINS];
583 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530584 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700585 union {
586 u32 unsign[AR5416_MAX_CHAINS];
587 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530588 } meas3;
589 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530590
Sujith2660b812009-02-09 13:27:26 +0530591 u32 sta_id1_defaults;
592 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593 enum {
594 AUTO_32KHZ,
595 USE_32KHZ,
596 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530597 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530598
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400599 /* Private to hardware code */
600 struct ath_hw_private_ops private_ops;
601 /* Accessed by the lower level driver */
602 struct ath_hw_ops ops;
603
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400604 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530605 u32 *analogBank0Data;
606 u32 *analogBank1Data;
607 u32 *analogBank2Data;
608 u32 *analogBank3Data;
609 u32 *analogBank6Data;
610 u32 *analogBank6TPCData;
611 u32 *analogBank7Data;
612 u32 *addac5416_21;
613 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530614
Sujith2660b812009-02-09 13:27:26 +0530615 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100616 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530617 u32 beacon_interval;
618 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530619 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530620
621 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530622 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530623 u32 aniperiod;
624 struct ar5416AniState *curani;
625 struct ar5416AniState ani[255];
626 int totalSizeDesired[5];
627 int coarse_high[5];
628 int coarse_low[5];
629 int firpwr[5];
630 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530631
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700632 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700633 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700634
Sujith2660b812009-02-09 13:27:26 +0530635 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530636 u8 txchainmask;
637 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530638
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530639 u32 originalGain[22];
640 int initPDADC;
641 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530642 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530643
Sujith2660b812009-02-09 13:27:26 +0530644 struct ar5416IniArray iniModes;
645 struct ar5416IniArray iniCommon;
646 struct ar5416IniArray iniBank0;
647 struct ar5416IniArray iniBB_RfGain;
648 struct ar5416IniArray iniBank1;
649 struct ar5416IniArray iniBank2;
650 struct ar5416IniArray iniBank3;
651 struct ar5416IniArray iniBank6;
652 struct ar5416IniArray iniBank6TPC;
653 struct ar5416IniArray iniBank7;
654 struct ar5416IniArray iniAddac;
655 struct ar5416IniArray iniPcieSerdes;
656 struct ar5416IniArray iniModesAdditional;
657 struct ar5416IniArray iniModesRxGain;
658 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400659 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530660 struct ar5416IniArray iniCckfirNormal;
661 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530662 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
663 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
664 struct ar5416IniArray iniModes_9271_ANI_reg;
665 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
666 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530667
668 u32 intr_gen_timer_trigger;
669 u32 intr_gen_timer_thresh;
670 struct ath_gen_timer_table hw_gen_timers;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700672
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700673static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
674{
675 return &ah->common;
676}
677
678static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
679{
680 return &(ath9k_hw_common(ah)->regulatory);
681}
682
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400683static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
684{
685 return &ah->private_ops;
686}
687
688static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
689{
690 return &ah->ops;
691}
692
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700693/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530694const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530695void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700696int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530697int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530698 bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100699int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530700bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530701 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530702bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530703 u32 capability, u32 setting, int *status);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400704u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700705
Sujith394cf0a2009-02-09 13:26:54 +0530706/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530707bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
708bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
709bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530710 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200711 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530712bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700713
Sujith394cf0a2009-02-09 13:26:54 +0530714/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530715void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
716u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
717void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530718 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530719void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530720u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
721void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700722
Sujith394cf0a2009-02-09 13:26:54 +0530723/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530724bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530725u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530726bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400727u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100728 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530729 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530730void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530731 struct ath9k_channel *chan,
732 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530733u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
734void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
735bool ath9k_hw_phy_disable(struct ath_hw *ah);
736bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700737void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530738void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
739void ath9k_hw_setopmode(struct ath_hw *ah);
740void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700741void ath9k_hw_setbssidmask(struct ath_hw *ah);
742void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530743u64 ath9k_hw_gettsf64(struct ath_hw *ah);
744void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
745void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530746void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -0800747u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100748void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700749void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530750void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
751void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530752 const struct ath9k_beacon_state *bs);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700753
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700754bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700755
Sujith394cf0a2009-02-09 13:26:54 +0530756/* Interrupt Handling */
Sujithcbe61d82009-02-09 13:27:12 +0530757bool ath9k_hw_intrpend(struct ath_hw *ah);
758bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
Sujithcbe61d82009-02-09 13:27:12 +0530759enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700760
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530761/* Generic hw timer primitives */
762struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
763 void (*trigger)(void *),
764 void (*overflow)(void *),
765 void *arg,
766 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700767void ath9k_hw_gen_timer_start(struct ath_hw *ah,
768 struct ath_gen_timer *timer,
769 u32 timer_next,
770 u32 timer_period);
771void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
772
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530773void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
774void ath_gen_timer_isr(struct ath_hw *hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530775u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530776
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400777void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400778
Sujith05020d22010-03-17 14:25:23 +0530779/* HTC */
780void ath9k_hw_htc_resetinit(struct ath_hw *ah);
781
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400782/* PHY */
783void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
784 u32 *coef_mantissa, u32 *coef_exponent);
785
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400786void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400787void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
788void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400789
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +0530790#define ATH_PCIE_CAP_LINK_CTRL 0x70
791#define ATH_PCIE_CAP_LINK_L0S 1
792#define ATH_PCIE_CAP_LINK_L1 2
793
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794#endif