blob: 10ea29f66405103dd86f4068d3d4eef77edee2ba [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000030#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070031#include <linux/types.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070034#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/ethtool.h>
37#include <linux/vmalloc.h>
38#include <linux/uaccess.h>
39
40#include "ixgbe.h"
41
42
43#define IXGBE_ALL_RAR_ENTRIES 16
44
Ajit Khaparde29c3a052009-10-13 01:47:33 +000045enum {NETDEV_STATS, IXGBE_STATS};
46
Auke Kok9a799d72007-09-15 14:07:45 -070047struct ixgbe_stats {
48 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000049 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070050 int sizeof_stat;
51 int stat_offset;
52};
53
Ajit Khaparde29c3a052009-10-13 01:47:33 +000054#define IXGBE_STAT(m) IXGBE_STATS, \
55 sizeof(((struct ixgbe_adapter *)0)->m), \
56 offsetof(struct ixgbe_adapter, m)
57#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000058 sizeof(((struct rtnl_link_stats64 *)0)->m), \
59 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000060
Auke Kok9a799d72007-09-15 14:07:45 -070061static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000062 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
63 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
64 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
65 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000066 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
67 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
68 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
69 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070070 {"lsc_int", IXGBE_STAT(lsc_int)},
71 {"tx_busy", IXGBE_STAT(tx_busy)},
72 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000073 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
74 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
75 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
76 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
77 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070078 {"broadcast", IXGBE_STAT(stats.bprc)},
79 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000080 {"collisions", IXGBE_NETDEV_STAT(collisions)},
81 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
82 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
83 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000084 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
85 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000086 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
87 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000088 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000089 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
90 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
91 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
92 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
93 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
94 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070095 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
96 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
97 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
98 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070099 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
100 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
101 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
102 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700103 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700104 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
105 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000106 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000107 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
108 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
109 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
110 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000111#ifdef IXGBE_FCOE
112 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
113 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
114 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
115 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
116 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
117 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
118#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700119};
120
121#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800122 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
123 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
124 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700125#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800126#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800127 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800128 IXGBE_FLAG_DCB_ENABLED) ? \
129 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
130 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
131 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
132 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
133 / sizeof(u64) : 0)
134#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
135 IXGBE_PB_STATS_LEN + \
136 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700137
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000138static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
139 "Register test (offline)", "Eeprom test (offline)",
140 "Interrupt test (offline)", "Loopback test (offline)",
141 "Link test (on/offline)"
142};
143#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
144
Auke Kok9a799d72007-09-15 14:07:45 -0700145static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700146 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700147{
148 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800149 struct ixgbe_hw *hw = &adapter->hw;
150 u32 link_speed = 0;
151 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700152
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800153 ecmd->supported = SUPPORTED_10000baseT_Full;
154 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700155 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000156 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000157 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800158 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000159 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700160
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000161 switch (hw->mac.type) {
162 case ixgbe_mac_X540:
163 ecmd->supported |= SUPPORTED_100baseT_Full;
164 break;
165 default:
166 break;
167 }
168
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000169 ecmd->advertising = ADVERTISED_Autoneg;
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000170 if (hw->phy.autoneg_advertised) {
171 if (hw->phy.autoneg_advertised &
172 IXGBE_LINK_SPEED_100_FULL)
173 ecmd->advertising |= ADVERTISED_100baseT_Full;
174 if (hw->phy.autoneg_advertised &
175 IXGBE_LINK_SPEED_10GB_FULL)
176 ecmd->advertising |= ADVERTISED_10000baseT_Full;
177 if (hw->phy.autoneg_advertised &
178 IXGBE_LINK_SPEED_1GB_FULL)
179 ecmd->advertising |= ADVERTISED_1000baseT_Full;
180 } else {
181 /*
182 * Default advertised modes in case
183 * phy.autoneg_advertised isn't set.
184 */
Don Skidmore7c5b8322009-03-31 21:33:02 +0000185 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
186 ADVERTISED_1000baseT_Full);
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000187 if (hw->mac.type == ixgbe_mac_X540)
188 ecmd->advertising |= ADVERTISED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000189 }
190
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000191 if (hw->phy.media_type == ixgbe_media_type_copper) {
192 ecmd->supported |= SUPPORTED_TP;
193 ecmd->advertising |= ADVERTISED_TP;
194 ecmd->port = PORT_TP;
195 } else {
196 ecmd->supported |= SUPPORTED_FIBRE;
197 ecmd->advertising |= ADVERTISED_FIBRE;
198 ecmd->port = PORT_FIBRE;
199 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800200 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
201 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000202 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800203 ecmd->supported = (SUPPORTED_1000baseT_Full |
204 SUPPORTED_FIBRE);
205 ecmd->advertising = (ADVERTISED_1000baseT_Full |
206 ADVERTISED_FIBRE);
207 ecmd->port = PORT_FIBRE;
208 ecmd->autoneg = AUTONEG_DISABLE;
Alexander Duyck50d6c682010-11-16 19:27:05 -0800209 } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
210 (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
211 ecmd->supported |= (SUPPORTED_1000baseT_Full |
212 SUPPORTED_Autoneg |
213 SUPPORTED_FIBRE);
214 ecmd->advertising = (ADVERTISED_10000baseT_Full |
215 ADVERTISED_1000baseT_Full |
216 ADVERTISED_Autoneg |
217 ADVERTISED_FIBRE);
218 ecmd->port = PORT_FIBRE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000219 } else {
220 ecmd->supported |= (SUPPORTED_1000baseT_Full |
221 SUPPORTED_FIBRE);
222 ecmd->advertising = (ADVERTISED_10000baseT_Full |
223 ADVERTISED_1000baseT_Full |
224 ADVERTISED_FIBRE);
225 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800226 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800227 } else {
228 ecmd->supported |= SUPPORTED_FIBRE;
229 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700230 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800231 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700232 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800233 }
234
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000235 /* Get PHY type */
236 switch (adapter->hw.phy.type) {
237 case ixgbe_phy_tn:
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800238 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000239 case ixgbe_phy_cu_unknown:
240 /* Copper 10G-BASET */
241 ecmd->port = PORT_TP;
242 break;
243 case ixgbe_phy_qt:
244 ecmd->port = PORT_FIBRE;
245 break;
246 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000247 case ixgbe_phy_sfp_passive_tyco:
248 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000249 case ixgbe_phy_sfp_ftl:
250 case ixgbe_phy_sfp_avago:
251 case ixgbe_phy_sfp_intel:
252 case ixgbe_phy_sfp_unknown:
253 switch (adapter->hw.phy.sfp_type) {
254 /* SFP+ devices, further checking needed */
255 case ixgbe_sfp_type_da_cu:
256 case ixgbe_sfp_type_da_cu_core0:
257 case ixgbe_sfp_type_da_cu_core1:
258 ecmd->port = PORT_DA;
259 break;
260 case ixgbe_sfp_type_sr:
261 case ixgbe_sfp_type_lr:
262 case ixgbe_sfp_type_srlr_core0:
263 case ixgbe_sfp_type_srlr_core1:
264 ecmd->port = PORT_FIBRE;
265 break;
266 case ixgbe_sfp_type_not_present:
267 ecmd->port = PORT_NONE;
268 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000269 case ixgbe_sfp_type_1g_cu_core0:
270 case ixgbe_sfp_type_1g_cu_core1:
271 ecmd->port = PORT_TP;
272 ecmd->supported = SUPPORTED_TP;
273 ecmd->advertising = (ADVERTISED_1000baseT_Full |
274 ADVERTISED_TP);
275 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000276 case ixgbe_sfp_type_unknown:
277 default:
278 ecmd->port = PORT_OTHER;
279 break;
280 }
281 break;
282 case ixgbe_phy_xaui:
283 ecmd->port = PORT_NONE;
284 break;
285 case ixgbe_phy_unknown:
286 case ixgbe_phy_generic:
287 case ixgbe_phy_sfp_unsupported:
288 default:
289 ecmd->port = PORT_OTHER;
290 break;
291 }
292
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700293 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800294 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000295 switch (link_speed) {
296 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000297 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000298 break;
299 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000300 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000301 break;
302 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000303 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000304 break;
305 default:
306 break;
307 }
Auke Kok9a799d72007-09-15 14:07:45 -0700308 ecmd->duplex = DUPLEX_FULL;
309 } else {
David Decotigny70739492011-04-27 18:32:40 +0000310 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9a799d72007-09-15 14:07:45 -0700311 ecmd->duplex = -1;
312 }
313
Auke Kok9a799d72007-09-15 14:07:45 -0700314 return 0;
315}
316
317static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700318 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700319{
320 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800321 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700322 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000323 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700324
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000325 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000326 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000327 /*
328 * this function does not support duplex forcing, but can
329 * limit the advertising of the adapter to the specified speed
330 */
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700331 if (ecmd->autoneg == AUTONEG_DISABLE)
332 return -EINVAL;
333
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000334 if (ecmd->advertising & ~ecmd->supported)
335 return -EINVAL;
336
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700337 old = hw->phy.autoneg_advertised;
338 advertised = 0;
339 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
340 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
341
342 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
343 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
344
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000345 if (ecmd->advertising & ADVERTISED_100baseT_Full)
346 advertised |= IXGBE_LINK_SPEED_100_FULL;
347
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700348 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000349 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700350 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000351 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000352 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700353 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000354 e_info(probe, "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000355 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700356 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000357 } else {
358 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000359 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000360 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000361 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000362 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000363 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700364 }
365
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000366 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700367}
368
369static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700370 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700371{
372 struct ixgbe_adapter *adapter = netdev_priv(netdev);
373 struct ixgbe_hw *hw = &adapter->hw;
374
Mika Lansirinne860502b2011-09-16 16:52:59 +0000375 if (hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000376 pause->autoneg = 0;
377 else
378 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700379
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800380 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700381 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800382 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700383 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800384 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700385 pause->rx_pause = 1;
386 pause->tx_pause = 1;
Alexander Duyck673ac602010-11-16 19:27:05 -0800387#ifdef CONFIG_DCB
388 } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
389 pause->rx_pause = 0;
390 pause->tx_pause = 0;
391#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700392 }
393}
394
395static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700396 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700397{
398 struct ixgbe_adapter *adapter = netdev_priv(netdev);
399 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000400 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700401
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000402#ifdef CONFIG_DCB
403 if (adapter->dcb_cfg.pfc_mode_enable ||
404 ((hw->mac.type == ixgbe_mac_82598EB) &&
405 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
406 return -EINVAL;
407
408#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000409 fc = hw->fc;
410
Don Skidmore71fd5702009-03-31 21:35:05 +0000411 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000412 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000413 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000414 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000415
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000416 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000417 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700418 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000419 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700420 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000421 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700422 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000423 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b072008-02-01 15:58:59 -0800424 else
425 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700426
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000427#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000428 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000429#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000430
431 /* if the thing changed then we'll update and use new autoneg */
432 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
433 hw->fc = fc;
434 if (netif_running(netdev))
435 ixgbe_reinit_locked(adapter);
436 else
437 ixgbe_reset(adapter);
438 }
Auke Kok9a799d72007-09-15 14:07:45 -0700439
440 return 0;
441}
442
Auke Kok9a799d72007-09-15 14:07:45 -0700443static u32 ixgbe_get_msglevel(struct net_device *netdev)
444{
445 struct ixgbe_adapter *adapter = netdev_priv(netdev);
446 return adapter->msg_enable;
447}
448
449static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
450{
451 struct ixgbe_adapter *adapter = netdev_priv(netdev);
452 adapter->msg_enable = data;
453}
454
455static int ixgbe_get_regs_len(struct net_device *netdev)
456{
Emil Tantilov217995e2011-09-15 06:23:10 +0000457#define IXGBE_REGS_LEN 1129
Auke Kok9a799d72007-09-15 14:07:45 -0700458 return IXGBE_REGS_LEN * sizeof(u32);
459}
460
461#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
462
463static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700464 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700465{
466 struct ixgbe_adapter *adapter = netdev_priv(netdev);
467 struct ixgbe_hw *hw = &adapter->hw;
468 u32 *regs_buff = p;
469 u8 i;
470
471 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
472
473 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
474
475 /* General Registers */
476 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
477 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
478 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
479 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
480 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
481 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
482 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
483 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
484
485 /* NVM Register */
486 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
487 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
488 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
489 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
490 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
491 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
492 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
493 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
494 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
495 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
496
497 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700498 /* don't read EICR because it can clear interrupt causes, instead
499 * read EICS which is a shadow but doesn't clear EICR */
500 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700501 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
502 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
503 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
504 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
505 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
506 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
507 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
508 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
509 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700510 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700511 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
512
513 /* Flow Control */
514 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
515 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
516 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
517 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
518 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800519 for (i = 0; i < 8; i++) {
520 switch (hw->mac.type) {
521 case ixgbe_mac_82598EB:
522 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
523 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
524 break;
525 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000526 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -0800527 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
528 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
529 break;
530 default:
531 break;
532 }
533 }
Auke Kok9a799d72007-09-15 14:07:45 -0700534 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
535 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
536
537 /* Receive DMA */
538 for (i = 0; i < 64; i++)
539 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
540 for (i = 0; i < 64; i++)
541 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
542 for (i = 0; i < 64; i++)
543 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
544 for (i = 0; i < 64; i++)
545 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
546 for (i = 0; i < 64; i++)
547 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
548 for (i = 0; i < 64; i++)
549 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
550 for (i = 0; i < 16; i++)
551 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
552 for (i = 0; i < 16; i++)
553 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
554 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
555 for (i = 0; i < 8; i++)
556 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
557 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
558 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
559
560 /* Receive */
561 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
562 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
563 for (i = 0; i < 16; i++)
564 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
565 for (i = 0; i < 16; i++)
566 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700567 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700568 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
569 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
570 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
571 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
572 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
573 for (i = 0; i < 8; i++)
574 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
575 for (i = 0; i < 8; i++)
576 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
577 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
578
579 /* Transmit */
580 for (i = 0; i < 32; i++)
581 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
582 for (i = 0; i < 32; i++)
583 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
584 for (i = 0; i < 32; i++)
585 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
586 for (i = 0; i < 32; i++)
587 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
588 for (i = 0; i < 32; i++)
589 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
590 for (i = 0; i < 32; i++)
591 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
592 for (i = 0; i < 32; i++)
593 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
594 for (i = 0; i < 32; i++)
595 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
596 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
597 for (i = 0; i < 16; i++)
598 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
599 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
600 for (i = 0; i < 8; i++)
601 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
602 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
603
604 /* Wake Up */
605 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
606 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
607 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
608 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
609 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
610 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
611 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
612 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000613 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700614
Alexander Duyck673ac602010-11-16 19:27:05 -0800615 /* DCB */
Auke Kok9a799d72007-09-15 14:07:45 -0700616 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
617 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
618 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
619 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
620 for (i = 0; i < 8; i++)
621 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
622 for (i = 0; i < 8; i++)
623 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
624 for (i = 0; i < 8; i++)
625 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
626 for (i = 0; i < 8; i++)
627 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
628 for (i = 0; i < 8; i++)
629 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
630 for (i = 0; i < 8; i++)
631 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
632
633 /* Statistics */
634 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
635 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
636 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
637 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
638 for (i = 0; i < 8; i++)
639 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
640 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
641 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
642 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
643 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
644 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
645 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
646 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
647 for (i = 0; i < 8; i++)
648 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
649 for (i = 0; i < 8; i++)
650 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
651 for (i = 0; i < 8; i++)
652 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
653 for (i = 0; i < 8; i++)
654 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
655 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
656 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
657 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
658 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
659 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
660 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
661 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
662 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
663 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
664 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
665 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
666 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
667 for (i = 0; i < 8; i++)
668 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
669 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
670 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
671 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
672 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
673 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
674 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
675 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
676 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
677 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
678 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
679 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
680 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
681 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
682 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
683 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
684 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
685 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
686 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
687 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
688 for (i = 0; i < 16; i++)
689 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
690 for (i = 0; i < 16; i++)
691 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
692 for (i = 0; i < 16; i++)
693 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
694 for (i = 0; i < 16; i++)
695 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
696
697 /* MAC */
698 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
699 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
700 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
701 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
702 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
703 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
704 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
705 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
706 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
707 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
708 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
709 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
710 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
711 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
712 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
713 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
714 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
715 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
716 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
717 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
718 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
719 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
720 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
721 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
722 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
723 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
724 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
725 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
726 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
727 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
728 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
729 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
730 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
731
732 /* Diagnostic */
733 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
734 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700735 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700736 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700737 for (i = 0; i < 4; i++)
738 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700739 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
740 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
741 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700742 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700743 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700744 for (i = 0; i < 4; i++)
745 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700746 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
747 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
748 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
749 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
750 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
751 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
752 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
753 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
754 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
755 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
756 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
757 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700758 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700759 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
760 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
761 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
762 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
763 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
764 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
765 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
766 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
767 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000768
769 /* 82599 X540 specific registers */
770 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Auke Kok9a799d72007-09-15 14:07:45 -0700771}
772
773static int ixgbe_get_eeprom_len(struct net_device *netdev)
774{
775 struct ixgbe_adapter *adapter = netdev_priv(netdev);
776 return adapter->hw.eeprom.word_size * 2;
777}
778
779static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700780 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700781{
782 struct ixgbe_adapter *adapter = netdev_priv(netdev);
783 struct ixgbe_hw *hw = &adapter->hw;
784 u16 *eeprom_buff;
785 int first_word, last_word, eeprom_len;
786 int ret_val = 0;
787 u16 i;
788
789 if (eeprom->len == 0)
790 return -EINVAL;
791
792 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
793
794 first_word = eeprom->offset >> 1;
795 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
796 eeprom_len = last_word - first_word + 1;
797
798 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
799 if (!eeprom_buff)
800 return -ENOMEM;
801
Emil Tantilov68c70052011-04-20 08:49:06 +0000802 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
803 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700804
805 /* Device's eeprom is always little-endian, word addressable */
806 for (i = 0; i < eeprom_len; i++)
807 le16_to_cpus(&eeprom_buff[i]);
808
809 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
810 kfree(eeprom_buff);
811
812 return ret_val;
813}
814
815static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700816 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700817{
818 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800819 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700820
Don Skidmore9fe93af2010-12-03 09:33:54 +0000821 strncpy(drvinfo->driver, ixgbe_driver_name,
822 sizeof(drvinfo->driver) - 1);
Don Skidmore083fc582010-08-19 13:33:16 +0000823 strncpy(drvinfo->version, ixgbe_driver_version,
Don Skidmore9fe93af2010-12-03 09:33:54 +0000824 sizeof(drvinfo->version) - 1);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800825
Don Skidmore083fc582010-08-19 13:33:16 +0000826 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
827 (adapter->eeprom_version & 0xF000) >> 12,
828 (adapter->eeprom_version & 0x0FF0) >> 4,
829 adapter->eeprom_version & 0x000F);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800830
Don Skidmore083fc582010-08-19 13:33:16 +0000831 strncpy(drvinfo->fw_version, firmware_version,
832 sizeof(drvinfo->fw_version));
833 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
834 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700835 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000836 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700837 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
838}
839
840static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700841 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700842{
843 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000844 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
845 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700846
847 ring->rx_max_pending = IXGBE_MAX_RXD;
848 ring->tx_max_pending = IXGBE_MAX_TXD;
849 ring->rx_mini_max_pending = 0;
850 ring->rx_jumbo_max_pending = 0;
851 ring->rx_pending = rx_ring->count;
852 ring->tx_pending = tx_ring->count;
853 ring->rx_mini_pending = 0;
854 ring->rx_jumbo_pending = 0;
855}
856
857static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700858 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700859{
860 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000861 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000862 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700863 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000864 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700865
866 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
867 return -EINVAL;
868
869 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
870 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
871 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
872
873 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
874 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
875 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
876
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000877 if ((new_tx_count == adapter->tx_ring[0]->count) &&
878 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700879 /* nothing to do */
880 return 0;
881 }
882
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800883 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000884 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800885
Alexander Duyck759884b2009-10-26 11:32:05 +0000886 if (!netif_running(adapter->netdev)) {
887 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000888 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000889 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000890 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000891 adapter->tx_ring_count = new_tx_count;
892 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000893 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000894 }
895
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000896 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000897 if (!temp_tx_ring) {
898 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000899 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000900 }
901
902 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700903 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000904 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
905 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000906 temp_tx_ring[i].count = new_tx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800907 err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700908 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700909 while (i) {
910 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800911 ixgbe_free_tx_resources(&temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700912 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000913 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700914 }
Auke Kok9a799d72007-09-15 14:07:45 -0700915 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000916 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700917 }
918
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000919 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
920 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000921 err = -ENOMEM;
922 goto err_setup;
Peter P Waskiewicz Jrd3fa4722008-12-26 01:36:33 -0800923 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700924
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000925 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700926 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000927 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
928 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000929 temp_rx_ring[i].count = new_rx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800930 err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700931 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700932 while (i) {
933 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800934 ixgbe_free_rx_resources(&temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700935 }
Auke Kok9a799d72007-09-15 14:07:45 -0700936 goto err_setup;
937 }
Auke Kok9a799d72007-09-15 14:07:45 -0700938 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000939 need_update = true;
940 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700941
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000942 /* if rings need to be updated, here's the place to do it in one shot */
943 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000944 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000945
946 /* tx */
947 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000948 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800949 ixgbe_free_tx_resources(adapter->tx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000950 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
951 sizeof(struct ixgbe_ring));
952 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000953 adapter->tx_ring_count = new_tx_count;
954 }
955
956 /* rx */
957 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000958 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800959 ixgbe_free_rx_resources(adapter->rx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000960 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
961 sizeof(struct ixgbe_ring));
962 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000963 adapter->rx_ring_count = new_rx_count;
964 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000965 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +0000966 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000967
968 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000969err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000970 vfree(temp_tx_ring);
971clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800972 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -0700973 return err;
974}
975
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700976static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -0700977{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700978 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000979 case ETH_SS_TEST:
980 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700981 case ETH_SS_STATS:
982 return IXGBE_STATS_LEN;
983 default:
984 return -EOPNOTSUPP;
985 }
Auke Kok9a799d72007-09-15 14:07:45 -0700986}
987
988static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700989 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -0700990{
991 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -0700992 struct rtnl_link_stats64 temp;
993 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000994 unsigned int start;
995 struct ixgbe_ring *ring;
996 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +0000997 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700998
999 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001000 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001001 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001002 switch (ixgbe_gstrings_stats[i].type) {
1003 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001004 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001005 ixgbe_gstrings_stats[i].stat_offset;
1006 break;
1007 case IXGBE_STATS:
1008 p = (char *) adapter +
1009 ixgbe_gstrings_stats[i].stat_offset;
1010 break;
1011 }
1012
Auke Kok9a799d72007-09-15 14:07:45 -07001013 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001014 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001015 }
1016 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001017 ring = adapter->tx_ring[j];
1018 do {
1019 start = u64_stats_fetch_begin_bh(&ring->syncp);
1020 data[i] = ring->stats.packets;
1021 data[i+1] = ring->stats.bytes;
1022 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1023 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001024 }
1025 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001026 ring = adapter->rx_ring[j];
1027 do {
1028 start = u64_stats_fetch_begin_bh(&ring->syncp);
1029 data[i] = ring->stats.packets;
1030 data[i+1] = ring->stats.bytes;
1031 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1032 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001033 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001034 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1035 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1036 data[i++] = adapter->stats.pxontxc[j];
1037 data[i++] = adapter->stats.pxofftxc[j];
1038 }
1039 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1040 data[i++] = adapter->stats.pxonrxc[j];
1041 data[i++] = adapter->stats.pxoffrxc[j];
1042 }
1043 }
Auke Kok9a799d72007-09-15 14:07:45 -07001044}
1045
1046static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001047 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001048{
1049 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001050 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001051 int i;
1052
1053 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001054 case ETH_SS_TEST:
1055 memcpy(data, *ixgbe_gstrings_test,
1056 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1057 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001058 case ETH_SS_STATS:
1059 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1060 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1061 ETH_GSTRING_LEN);
1062 p += ETH_GSTRING_LEN;
1063 }
1064 for (i = 0; i < adapter->num_tx_queues; i++) {
1065 sprintf(p, "tx_queue_%u_packets", i);
1066 p += ETH_GSTRING_LEN;
1067 sprintf(p, "tx_queue_%u_bytes", i);
1068 p += ETH_GSTRING_LEN;
1069 }
1070 for (i = 0; i < adapter->num_rx_queues; i++) {
1071 sprintf(p, "rx_queue_%u_packets", i);
1072 p += ETH_GSTRING_LEN;
1073 sprintf(p, "rx_queue_%u_bytes", i);
1074 p += ETH_GSTRING_LEN;
1075 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001076 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1077 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1078 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001079 p += ETH_GSTRING_LEN;
1080 sprintf(p, "tx_pb_%u_pxoff", i);
1081 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001082 }
1083 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001084 sprintf(p, "rx_pb_%u_pxon", i);
1085 p += ETH_GSTRING_LEN;
1086 sprintf(p, "rx_pb_%u_pxoff", i);
1087 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001088 }
1089 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001090 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001091 break;
1092 }
1093}
1094
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001095static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1096{
1097 struct ixgbe_hw *hw = &adapter->hw;
1098 bool link_up;
1099 u32 link_speed = 0;
1100 *data = 0;
1101
1102 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1103 if (link_up)
1104 return *data;
1105 else
1106 *data = 1;
1107 return *data;
1108}
1109
1110/* ethtool register test data */
1111struct ixgbe_reg_test {
1112 u16 reg;
1113 u8 array_len;
1114 u8 test_type;
1115 u32 mask;
1116 u32 write;
1117};
1118
1119/* In the hardware, registers are laid out either singly, in arrays
1120 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1121 * most tests take place on arrays or single registers (handled
1122 * as a single-element array) and special-case the tables.
1123 * Table tests are always pattern tests.
1124 *
1125 * We also make provision for some required setup steps by specifying
1126 * registers to be written without any read-back testing.
1127 */
1128
1129#define PATTERN_TEST 1
1130#define SET_READ_TEST 2
1131#define WRITE_NO_TEST 3
1132#define TABLE32_TEST 4
1133#define TABLE64_TEST_LO 5
1134#define TABLE64_TEST_HI 6
1135
1136/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001137static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001138 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1139 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1140 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1141 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1142 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1143 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1144 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1145 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1146 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1147 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1148 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1149 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1150 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1151 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1152 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1153 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1154 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1155 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1156 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1157 { 0, 0, 0, 0 }
1158};
1159
1160/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001161static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001162 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1163 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1164 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1165 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1166 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1167 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1168 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1169 /* Enable all four RX queues before testing. */
1170 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1171 /* RDH is read-only for 82598, only test RDT. */
1172 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1173 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1174 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1175 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1176 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1177 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1178 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1179 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1180 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1181 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1182 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1183 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1184 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1185 { 0, 0, 0, 0 }
1186};
1187
Emil Tantilov95a46012011-04-14 07:46:41 +00001188static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1189 u32 mask, u32 write)
1190{
1191 u32 pat, val, before;
1192 static const u32 test_pattern[] = {
1193 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001194
Emil Tantilov95a46012011-04-14 07:46:41 +00001195 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
1196 before = readl(adapter->hw.hw_addr + reg);
1197 writel((test_pattern[pat] & write),
1198 (adapter->hw.hw_addr + reg));
1199 val = readl(adapter->hw.hw_addr + reg);
1200 if (val != (test_pattern[pat] & write & mask)) {
1201 e_err(drv, "pattern test reg %04X failed: got "
1202 "0x%08X expected 0x%08X\n",
1203 reg, val, (test_pattern[pat] & write & mask));
1204 *data = reg;
1205 writel(before, adapter->hw.hw_addr + reg);
1206 return 1;
1207 }
1208 writel(before, adapter->hw.hw_addr + reg);
1209 }
1210 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001211}
1212
Emil Tantilov95a46012011-04-14 07:46:41 +00001213static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1214 u32 mask, u32 write)
1215{
1216 u32 val, before;
1217 before = readl(adapter->hw.hw_addr + reg);
1218 writel((write & mask), (adapter->hw.hw_addr + reg));
1219 val = readl(adapter->hw.hw_addr + reg);
1220 if ((write & mask) != (val & mask)) {
1221 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1222 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1223 *data = reg;
1224 writel(before, (adapter->hw.hw_addr + reg));
1225 return 1;
1226 }
1227 writel(before, (adapter->hw.hw_addr + reg));
1228 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001229}
1230
Emil Tantilov95a46012011-04-14 07:46:41 +00001231#define REG_PATTERN_TEST(reg, mask, write) \
1232 do { \
1233 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1234 return 1; \
1235 } while (0) \
1236
1237
1238#define REG_SET_AND_CHECK(reg, mask, write) \
1239 do { \
1240 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1241 return 1; \
1242 } while (0) \
1243
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001244static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1245{
Jeff Kirsher66744502010-12-01 19:59:50 +00001246 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001247 u32 value, before, after;
1248 u32 i, toggle;
1249
Alexander Duyckbd508172010-11-16 19:27:03 -08001250 switch (adapter->hw.mac.type) {
1251 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001252 toggle = 0x7FFFF3FF;
1253 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001254 break;
1255 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001256 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001257 toggle = 0x7FFFF30F;
1258 test = reg_test_82599;
1259 break;
1260 default:
1261 *data = 1;
1262 return 1;
1263 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001264 }
1265
1266 /*
1267 * Because the status register is such a special case,
1268 * we handle it separately from the rest of the register
1269 * tests. Some bits are read-only, some toggle, and some
1270 * are writeable on newer MACs.
1271 */
1272 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1273 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1274 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1275 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1276 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001277 e_err(drv, "failed STATUS register test got: 0x%08X "
1278 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001279 *data = 1;
1280 return 1;
1281 }
1282 /* restore previous status */
1283 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1284
1285 /*
1286 * Perform the remainder of the register test, looping through
1287 * the test table until we either fail or reach the null entry.
1288 */
1289 while (test->reg) {
1290 for (i = 0; i < test->array_len; i++) {
1291 switch (test->test_type) {
1292 case PATTERN_TEST:
1293 REG_PATTERN_TEST(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001294 test->mask,
1295 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001296 break;
1297 case SET_READ_TEST:
1298 REG_SET_AND_CHECK(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001299 test->mask,
1300 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001301 break;
1302 case WRITE_NO_TEST:
1303 writel(test->write,
1304 (adapter->hw.hw_addr + test->reg)
1305 + (i * 0x40));
1306 break;
1307 case TABLE32_TEST:
1308 REG_PATTERN_TEST(test->reg + (i * 4),
Emil Tantilov95a46012011-04-14 07:46:41 +00001309 test->mask,
1310 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001311 break;
1312 case TABLE64_TEST_LO:
1313 REG_PATTERN_TEST(test->reg + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001314 test->mask,
1315 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001316 break;
1317 case TABLE64_TEST_HI:
1318 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001319 test->mask,
1320 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001321 break;
1322 }
1323 }
1324 test++;
1325 }
1326
1327 *data = 0;
1328 return 0;
1329}
1330
1331static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1332{
1333 struct ixgbe_hw *hw = &adapter->hw;
1334 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1335 *data = 1;
1336 else
1337 *data = 0;
1338 return *data;
1339}
1340
1341static irqreturn_t ixgbe_test_intr(int irq, void *data)
1342{
1343 struct net_device *netdev = (struct net_device *) data;
1344 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1345
1346 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1347
1348 return IRQ_HANDLED;
1349}
1350
1351static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1352{
1353 struct net_device *netdev = adapter->netdev;
1354 u32 mask, i = 0, shared_int = true;
1355 u32 irq = adapter->pdev->irq;
1356
1357 *data = 0;
1358
1359 /* Hook up test interrupt handler just for this test */
1360 if (adapter->msix_entries) {
1361 /* NOTE: we don't test MSI-X interrupts here, yet */
1362 return 0;
1363 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1364 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001365 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001366 netdev)) {
1367 *data = 1;
1368 return -1;
1369 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001370 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001371 netdev->name, netdev)) {
1372 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001373 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001374 netdev->name, netdev)) {
1375 *data = 1;
1376 return -1;
1377 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001378 e_info(hw, "testing %s interrupt\n", shared_int ?
1379 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001380
1381 /* Disable all the interrupts */
1382 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001383 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001384 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001385
1386 /* Test each interrupt */
1387 for (; i < 10; i++) {
1388 /* Interrupt to test */
1389 mask = 1 << i;
1390
1391 if (!shared_int) {
1392 /*
1393 * Disable the interrupts to be reported in
1394 * the cause register and then force the same
1395 * interrupt and see if one gets posted. If
1396 * an interrupt was posted to the bus, the
1397 * test failed.
1398 */
1399 adapter->test_icr = 0;
1400 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1401 ~mask & 0x00007FFF);
1402 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1403 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001404 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001405 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001406
1407 if (adapter->test_icr & mask) {
1408 *data = 3;
1409 break;
1410 }
1411 }
1412
1413 /*
1414 * Enable the interrupt to be reported in the cause
1415 * register and then force the same interrupt and see
1416 * if one gets posted. If an interrupt was not posted
1417 * to the bus, the test failed.
1418 */
1419 adapter->test_icr = 0;
1420 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1421 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001422 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001423 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001424
1425 if (!(adapter->test_icr &mask)) {
1426 *data = 4;
1427 break;
1428 }
1429
1430 if (!shared_int) {
1431 /*
1432 * Disable the other interrupts to be reported in
1433 * the cause register and then force the other
1434 * interrupts and see if any get posted. If
1435 * an interrupt was posted to the bus, the
1436 * test failed.
1437 */
1438 adapter->test_icr = 0;
1439 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1440 ~mask & 0x00007FFF);
1441 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1442 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001443 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001444 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001445
1446 if (adapter->test_icr) {
1447 *data = 5;
1448 break;
1449 }
1450 }
1451 }
1452
1453 /* Disable all the interrupts */
1454 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001455 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001456 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001457
1458 /* Unhook test interrupt handler */
1459 free_irq(irq, netdev);
1460
1461 return *data;
1462}
1463
1464static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1465{
1466 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1467 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1468 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001469 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001470
1471 /* shut down the DMA engines now so they can be reinitialized later */
1472
1473 /* first Rx */
1474 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1475 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1476 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001477 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001478
1479 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001480 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001481 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001482 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1483
Alexander Duyckbd508172010-11-16 19:27:03 -08001484 switch (hw->mac.type) {
1485 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001486 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001487 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1488 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1489 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001490 break;
1491 default:
1492 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001493 }
1494
1495 ixgbe_reset(adapter);
1496
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001497 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1498 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001499}
1500
1501static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1502{
1503 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1504 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001505 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001506 int ret_val;
1507 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001508
1509 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001510 tx_ring->count = IXGBE_DEFAULT_TXD;
1511 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001512 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001513 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001514 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
1515 tx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001516
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001517 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001518 if (err)
1519 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001520
Alexander Duyckbd508172010-11-16 19:27:03 -08001521 switch (adapter->hw.mac.type) {
1522 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001523 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001524 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1525 reg_data |= IXGBE_DMATXCTL_TE;
1526 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001527 break;
1528 default:
1529 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001530 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001531
Alexander Duyck84418e32010-08-19 13:40:54 +00001532 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001533
1534 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001535 rx_ring->count = IXGBE_DEFAULT_RXD;
1536 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001537 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001538 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001539 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Alexander Duyck919e78a2011-08-26 09:52:38 +00001540 rx_ring->rx_buf_len = IXGBE_RXBUFFER_2K;
Alexander Duyck84418e32010-08-19 13:40:54 +00001541 rx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001542
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001543 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001544 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001545 ret_val = 4;
1546 goto err_nomem;
1547 }
1548
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001549 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1550 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001551
Alexander Duyck84418e32010-08-19 13:40:54 +00001552 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001553
1554 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1555 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1556
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001557 return 0;
1558
1559err_nomem:
1560 ixgbe_free_desc_rings(adapter);
1561 return ret_val;
1562}
1563
1564static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1565{
1566 struct ixgbe_hw *hw = &adapter->hw;
1567 u32 reg_data;
1568
Don Skidmoree7fd9252011-04-16 05:29:14 +00001569 /* X540 needs to set the MACC.FLU bit to force link up */
1570 if (adapter->hw.mac.type == ixgbe_mac_X540) {
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001571 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
Don Skidmoree7fd9252011-04-16 05:29:14 +00001572 reg_data |= IXGBE_MACC_FLU;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001573 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmoree7fd9252011-04-16 05:29:14 +00001574 }
1575
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001576 /* right now we only support MAC loopback in the driver */
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001577 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001578 /* Setup MAC loopback */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001579 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001580 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001581
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001582 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001583 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001584 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001585
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001586 reg_data = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001587 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1588 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001589 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1590 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001591 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001592
1593 /* Disable Atlas Tx lanes; re-enabled in reset path */
1594 if (hw->mac.type == ixgbe_mac_82598EB) {
1595 u8 atlas;
1596
1597 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1598 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1599 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1600
1601 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1602 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1603 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1604
1605 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1606 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1607 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1608
1609 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1610 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1611 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1612 }
1613
1614 return 0;
1615}
1616
1617static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1618{
1619 u32 reg_data;
1620
1621 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1622 reg_data &= ~IXGBE_HLREG0_LPBK;
1623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1624}
1625
1626static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1627 unsigned int frame_size)
1628{
1629 memset(skb->data, 0xFF, frame_size);
1630 frame_size &= ~1;
1631 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1632 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1633 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1634}
1635
1636static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1637 unsigned int frame_size)
1638{
1639 frame_size &= ~1;
1640 if (*(skb->data + 3) == 0xFF) {
1641 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1642 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1643 return 0;
1644 }
1645 }
1646 return 13;
1647}
1648
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001649static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck84418e32010-08-19 13:40:54 +00001650 struct ixgbe_ring *tx_ring,
1651 unsigned int size)
1652{
1653 union ixgbe_adv_rx_desc *rx_desc;
1654 struct ixgbe_rx_buffer *rx_buffer_info;
1655 struct ixgbe_tx_buffer *tx_buffer_info;
1656 const int bufsz = rx_ring->rx_buf_len;
1657 u32 staterr;
1658 u16 rx_ntc, tx_ntc, count = 0;
1659
1660 /* initialize next to clean and descriptor values */
1661 rx_ntc = rx_ring->next_to_clean;
1662 tx_ntc = tx_ring->next_to_clean;
1663 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1664 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1665
1666 while (staterr & IXGBE_RXD_STAT_DD) {
1667 /* check Rx buffer */
1668 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1669
1670 /* unmap Rx buffer, will be remapped by alloc_rx_buffers */
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001671 dma_unmap_single(rx_ring->dev,
Alexander Duyck84418e32010-08-19 13:40:54 +00001672 rx_buffer_info->dma,
1673 bufsz,
1674 DMA_FROM_DEVICE);
1675 rx_buffer_info->dma = 0;
1676
1677 /* verify contents of skb */
1678 if (!ixgbe_check_lbtest_frame(rx_buffer_info->skb, size))
1679 count++;
1680
1681 /* unmap buffer on Tx side */
1682 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001683 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyck84418e32010-08-19 13:40:54 +00001684
1685 /* increment Rx/Tx next to clean counters */
1686 rx_ntc++;
1687 if (rx_ntc == rx_ring->count)
1688 rx_ntc = 0;
1689 tx_ntc++;
1690 if (tx_ntc == tx_ring->count)
1691 tx_ntc = 0;
1692
1693 /* fetch next descriptor */
1694 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1695 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1696 }
1697
1698 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001699 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001700 rx_ring->next_to_clean = rx_ntc;
1701 tx_ring->next_to_clean = tx_ntc;
1702
1703 return count;
1704}
1705
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001706static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1707{
1708 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1709 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001710 int i, j, lc, good_cnt, ret_val = 0;
1711 unsigned int size = 1024;
1712 netdev_tx_t tx_ret_val;
1713 struct sk_buff *skb;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001714
Alexander Duyck84418e32010-08-19 13:40:54 +00001715 /* allocate test skb */
1716 skb = alloc_skb(size, GFP_KERNEL);
1717 if (!skb)
1718 return 11;
1719
1720 /* place data into test skb */
1721 ixgbe_create_lbtest_frame(skb, size);
1722 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001723
1724 /*
1725 * Calculate the loop count based on the largest descriptor ring
1726 * The idea is to wrap the largest ring a number of times using 64
1727 * send/receive pairs during each loop
1728 */
1729
1730 if (rx_ring->count <= tx_ring->count)
1731 lc = ((tx_ring->count / 64) * 2) + 1;
1732 else
1733 lc = ((rx_ring->count / 64) * 2) + 1;
1734
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001736 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001737 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001738
1739 /* place 64 packets on the transmit queue*/
1740 for (i = 0; i < 64; i++) {
1741 skb_get(skb);
1742 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001743 adapter,
1744 tx_ring);
1745 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001746 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001747 }
1748
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001749 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001750 ret_val = 12;
1751 break;
1752 }
1753
1754 /* allow 200 milliseconds for packets to go from Tx to Rx */
1755 msleep(200);
1756
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001757 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001758 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001759 ret_val = 13;
1760 break;
1761 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001762 }
1763
Alexander Duyck84418e32010-08-19 13:40:54 +00001764 /* free the original skb */
1765 kfree_skb(skb);
1766
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001767 return ret_val;
1768}
1769
1770static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1771{
1772 *data = ixgbe_setup_desc_rings(adapter);
1773 if (*data)
1774 goto out;
1775 *data = ixgbe_setup_loopback_test(adapter);
1776 if (*data)
1777 goto err_loopback;
1778 *data = ixgbe_run_loopback_test(adapter);
1779 ixgbe_loopback_cleanup(adapter);
1780
1781err_loopback:
1782 ixgbe_free_desc_rings(adapter);
1783out:
1784 return *data;
1785}
1786
1787static void ixgbe_diag_test(struct net_device *netdev,
1788 struct ethtool_test *eth_test, u64 *data)
1789{
1790 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1791 bool if_running = netif_running(netdev);
1792
1793 set_bit(__IXGBE_TESTING, &adapter->state);
1794 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1795 /* Offline tests */
1796
Emil Tantilov396e7992010-07-01 20:05:12 +00001797 e_info(hw, "offline testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001798
1799 /* Link test performed before hardware reset so autoneg doesn't
1800 * interfere with test result */
1801 if (ixgbe_link_test(adapter, &data[4]))
1802 eth_test->flags |= ETH_TEST_FL_FAILED;
1803
Greg Rosee7d481a2010-03-25 17:06:48 +00001804 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1805 int i;
1806 for (i = 0; i < adapter->num_vfs; i++) {
1807 if (adapter->vfinfo[i].clear_to_send) {
1808 netdev_warn(netdev, "%s",
1809 "offline diagnostic is not "
1810 "supported when VFs are "
1811 "present\n");
1812 data[0] = 1;
1813 data[1] = 1;
1814 data[2] = 1;
1815 data[3] = 1;
1816 eth_test->flags |= ETH_TEST_FL_FAILED;
1817 clear_bit(__IXGBE_TESTING,
1818 &adapter->state);
1819 goto skip_ol_tests;
1820 }
1821 }
1822 }
1823
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001824 if (if_running)
1825 /* indicate we're in test mode */
1826 dev_close(netdev);
1827 else
1828 ixgbe_reset(adapter);
1829
Emil Tantilov396e7992010-07-01 20:05:12 +00001830 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001831 if (ixgbe_reg_test(adapter, &data[0]))
1832 eth_test->flags |= ETH_TEST_FL_FAILED;
1833
1834 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001835 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001836 if (ixgbe_eeprom_test(adapter, &data[1]))
1837 eth_test->flags |= ETH_TEST_FL_FAILED;
1838
1839 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001840 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001841 if (ixgbe_intr_test(adapter, &data[2]))
1842 eth_test->flags |= ETH_TEST_FL_FAILED;
1843
Greg Rosebdbec4b2010-01-09 02:27:05 +00001844 /* If SRIOV or VMDq is enabled then skip MAC
1845 * loopback diagnostic. */
1846 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1847 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001848 e_info(hw, "Skip MAC loopback diagnostic in VT "
1849 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001850 data[3] = 0;
1851 goto skip_loopback;
1852 }
1853
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001854 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001855 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001856 if (ixgbe_loopback_test(adapter, &data[3]))
1857 eth_test->flags |= ETH_TEST_FL_FAILED;
1858
Greg Rosebdbec4b2010-01-09 02:27:05 +00001859skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001860 ixgbe_reset(adapter);
1861
1862 clear_bit(__IXGBE_TESTING, &adapter->state);
1863 if (if_running)
1864 dev_open(netdev);
1865 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001866 e_info(hw, "online testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001867 /* Online tests */
1868 if (ixgbe_link_test(adapter, &data[4]))
1869 eth_test->flags |= ETH_TEST_FL_FAILED;
1870
1871 /* Online tests aren't run; pass by default */
1872 data[0] = 0;
1873 data[1] = 0;
1874 data[2] = 0;
1875 data[3] = 0;
1876
1877 clear_bit(__IXGBE_TESTING, &adapter->state);
1878 }
Greg Rosee7d481a2010-03-25 17:06:48 +00001879skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001880 msleep_interruptible(4 * 1000);
1881}
Auke Kok9a799d72007-09-15 14:07:45 -07001882
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001883static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1884 struct ethtool_wolinfo *wol)
1885{
1886 struct ixgbe_hw *hw = &adapter->hw;
1887 int retval = 1;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00001888 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001889
Don Skidmore0b077fe2010-12-03 03:32:13 +00001890 /* WOL not supported except for the following */
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001891 switch(hw->device_id) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00001892 case IXGBE_DEV_ID_82599_SFP:
1893 /* Only this subdevice supports WOL */
1894 if (hw->subsystem_device_id != IXGBE_SUBDEV_ID_82599_SFP) {
1895 wol->supported = 0;
1896 break;
1897 }
1898 retval = 0;
1899 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08001900 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
1901 /* All except this subdevice support WOL */
1902 if (hw->subsystem_device_id ==
1903 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
1904 wol->supported = 0;
1905 break;
1906 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00001907 retval = 0;
1908 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001909 case IXGBE_DEV_ID_82599_KX4:
1910 retval = 0;
1911 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00001912 case IXGBE_DEV_ID_X540T:
1913 /* check eeprom to see if enabled wol */
1914 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
1915 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
1916 (hw->bus.func == 0))) {
1917 retval = 0;
1918 break;
1919 }
1920
1921 /* All others not supported */
1922 wol->supported = 0;
1923 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001924 default:
1925 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001926 }
1927
1928 return retval;
1929}
1930
Auke Kok9a799d72007-09-15 14:07:45 -07001931static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001932 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001933{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001934 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1935
1936 wol->supported = WAKE_UCAST | WAKE_MCAST |
1937 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001938 wol->wolopts = 0;
1939
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001940 if (ixgbe_wol_exclusion(adapter, wol) ||
1941 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001942 return;
1943
1944 if (adapter->wol & IXGBE_WUFC_EX)
1945 wol->wolopts |= WAKE_UCAST;
1946 if (adapter->wol & IXGBE_WUFC_MC)
1947 wol->wolopts |= WAKE_MCAST;
1948 if (adapter->wol & IXGBE_WUFC_BC)
1949 wol->wolopts |= WAKE_BCAST;
1950 if (adapter->wol & IXGBE_WUFC_MAG)
1951 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001952}
1953
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001954static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1955{
1956 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1957
1958 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1959 return -EOPNOTSUPP;
1960
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001961 if (ixgbe_wol_exclusion(adapter, wol))
1962 return wol->wolopts ? -EOPNOTSUPP : 0;
1963
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001964 adapter->wol = 0;
1965
1966 if (wol->wolopts & WAKE_UCAST)
1967 adapter->wol |= IXGBE_WUFC_EX;
1968 if (wol->wolopts & WAKE_MCAST)
1969 adapter->wol |= IXGBE_WUFC_MC;
1970 if (wol->wolopts & WAKE_BCAST)
1971 adapter->wol |= IXGBE_WUFC_BC;
1972 if (wol->wolopts & WAKE_MAGIC)
1973 adapter->wol |= IXGBE_WUFC_MAG;
1974
1975 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1976
1977 return 0;
1978}
1979
Auke Kok9a799d72007-09-15 14:07:45 -07001980static int ixgbe_nway_reset(struct net_device *netdev)
1981{
1982 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1983
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001984 if (netif_running(netdev))
1985 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07001986
1987 return 0;
1988}
1989
Emil Tantilov66e69612011-04-16 06:12:51 +00001990static int ixgbe_set_phys_id(struct net_device *netdev,
1991 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07001992{
1993 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001994 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07001995
Emil Tantilov66e69612011-04-16 06:12:51 +00001996 switch (state) {
1997 case ETHTOOL_ID_ACTIVE:
1998 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
1999 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002000
Emil Tantilov66e69612011-04-16 06:12:51 +00002001 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002002 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002003 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002004
Emil Tantilov66e69612011-04-16 06:12:51 +00002005 case ETHTOOL_ID_OFF:
2006 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2007 break;
2008
2009 case ETHTOOL_ID_INACTIVE:
2010 /* Restore LED settings */
2011 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2012 break;
2013 }
Auke Kok9a799d72007-09-15 14:07:45 -07002014
2015 return 0;
2016}
2017
2018static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002019 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002020{
2021 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2022
Alexander Duyckbd198052011-06-11 01:45:08 +00002023 ec->tx_max_coalesced_frames_irq = adapter->tx_work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002024
2025 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002026 if (adapter->rx_itr_setting <= 1)
2027 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2028 else
2029 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002030
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002031 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002032 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002033 return 0;
2034
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002035 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002036 if (adapter->tx_itr_setting <= 1)
2037 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2038 else
2039 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002040
Auke Kok9a799d72007-09-15 14:07:45 -07002041 return 0;
2042}
2043
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002044/*
2045 * this function must be called before setting the new value of
2046 * rx_itr_setting
2047 */
2048static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter,
2049 struct ethtool_coalesce *ec)
2050{
2051 struct net_device *netdev = adapter->netdev;
2052
2053 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
2054 return false;
2055
2056 /* if interrupt rate is too high then disable RSC */
2057 if (ec->rx_coalesce_usecs != 1 &&
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002058 ec->rx_coalesce_usecs <= (IXGBE_MIN_RSC_ITR >> 2)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002059 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002060 e_info(probe, "rx-usecs set too low, disabling RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002061 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2062 return true;
2063 }
2064 } else {
2065 /* check the feature flag value and enable RSC if necessary */
2066 if ((netdev->features & NETIF_F_LRO) &&
2067 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002068 e_info(probe, "rx-usecs set to %d, re-enabling RSC\n",
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002069 ec->rx_coalesce_usecs);
2070 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
2071 return true;
2072 }
2073 }
2074 return false;
2075}
2076
Auke Kok9a799d72007-09-15 14:07:45 -07002077static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002078 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002079{
2080 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002081 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002082 int i;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002083 int num_vectors;
2084 u16 tx_itr_param, rx_itr_param;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002085 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002086
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002087 /* don't accept tx specific changes if we've got mixed RxTx vectors */
Alexander Duyck08c88332011-06-11 01:45:03 +00002088 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002089 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002090 return -EINVAL;
2091
Auke Kok9a799d72007-09-15 14:07:45 -07002092 if (ec->tx_max_coalesced_frames_irq)
Alexander Duyckbd198052011-06-11 01:45:08 +00002093 adapter->tx_work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002094
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002095 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2096 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2097 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002098
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002099 /* check the old value and enable RSC if necessary */
2100 need_reset = ixgbe_update_rsc(adapter, ec);
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002101
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002102 if (ec->rx_coalesce_usecs > 1)
2103 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2104 else
2105 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002106
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002107 if (adapter->rx_itr_setting == 1)
2108 rx_itr_param = IXGBE_20K_ITR;
2109 else
2110 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002111
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002112 if (ec->tx_coalesce_usecs > 1)
2113 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2114 else
2115 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002116
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002117 if (adapter->tx_itr_setting == 1)
2118 tx_itr_param = IXGBE_10K_ITR;
2119 else
2120 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002121
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002122 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2123 num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2124 else
2125 num_vectors = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002126
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002127 for (i = 0; i < num_vectors; i++) {
2128 q_vector = adapter->q_vector[i];
Alexander Duyckbd198052011-06-11 01:45:08 +00002129 q_vector->tx.work_limit = adapter->tx_work_limit;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002130 if (q_vector->tx.count && !q_vector->rx.count)
2131 /* tx only */
2132 q_vector->itr = tx_itr_param;
2133 else
2134 /* rx only or mixed */
2135 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002136 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002137 }
2138
Jesse Brandeburgef021192010-04-27 01:37:41 +00002139 /*
2140 * do reset here at the end to make sure EITR==0 case is handled
2141 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2142 * also locks in RSC enable/disable which requires reset
2143 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002144 if (need_reset)
2145 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002146
Auke Kok9a799d72007-09-15 14:07:45 -07002147 return 0;
2148}
2149
Alexander Duyck3e053342011-05-11 07:18:47 +00002150static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2151 struct ethtool_rxnfc *cmd)
2152{
2153 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2154 struct ethtool_rx_flow_spec *fsp =
2155 (struct ethtool_rx_flow_spec *)&cmd->fs;
2156 struct hlist_node *node, *node2;
2157 struct ixgbe_fdir_filter *rule = NULL;
2158
2159 /* report total rule count */
2160 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2161
2162 hlist_for_each_entry_safe(rule, node, node2,
2163 &adapter->fdir_filter_list, fdir_node) {
2164 if (fsp->location <= rule->sw_idx)
2165 break;
2166 }
2167
2168 if (!rule || fsp->location != rule->sw_idx)
2169 return -EINVAL;
2170
2171 /* fill out the flow spec entry */
2172
2173 /* set flow type field */
2174 switch (rule->filter.formatted.flow_type) {
2175 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2176 fsp->flow_type = TCP_V4_FLOW;
2177 break;
2178 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2179 fsp->flow_type = UDP_V4_FLOW;
2180 break;
2181 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2182 fsp->flow_type = SCTP_V4_FLOW;
2183 break;
2184 case IXGBE_ATR_FLOW_TYPE_IPV4:
2185 fsp->flow_type = IP_USER_FLOW;
2186 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2187 fsp->h_u.usr_ip4_spec.proto = 0;
2188 fsp->m_u.usr_ip4_spec.proto = 0;
2189 break;
2190 default:
2191 return -EINVAL;
2192 }
2193
2194 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2195 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2196 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2197 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2198 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2199 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2200 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2201 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2202 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2203 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2204 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2205 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2206 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2207 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2208 fsp->flow_type |= FLOW_EXT;
2209
2210 /* record action */
2211 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2212 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2213 else
2214 fsp->ring_cookie = rule->action;
2215
2216 return 0;
2217}
2218
2219static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2220 struct ethtool_rxnfc *cmd,
2221 u32 *rule_locs)
2222{
2223 struct hlist_node *node, *node2;
2224 struct ixgbe_fdir_filter *rule;
2225 int cnt = 0;
2226
2227 /* report total rule count */
2228 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2229
2230 hlist_for_each_entry_safe(rule, node, node2,
2231 &adapter->fdir_filter_list, fdir_node) {
2232 if (cnt == cmd->rule_cnt)
2233 return -EMSGSIZE;
2234 rule_locs[cnt] = rule->sw_idx;
2235 cnt++;
2236 }
2237
Ben Hutchings473e64e2011-09-06 13:52:47 +00002238 cmd->rule_cnt = cnt;
2239
Alexander Duyck3e053342011-05-11 07:18:47 +00002240 return 0;
2241}
2242
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002243static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002244 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002245{
2246 struct ixgbe_adapter *adapter = netdev_priv(dev);
2247 int ret = -EOPNOTSUPP;
2248
2249 switch (cmd->cmd) {
2250 case ETHTOOL_GRXRINGS:
2251 cmd->data = adapter->num_rx_queues;
2252 ret = 0;
2253 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002254 case ETHTOOL_GRXCLSRLCNT:
2255 cmd->rule_cnt = adapter->fdir_filter_count;
2256 ret = 0;
2257 break;
2258 case ETHTOOL_GRXCLSRULE:
2259 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2260 break;
2261 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002262 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002263 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002264 default:
2265 break;
2266 }
2267
2268 return ret;
2269}
2270
Alexander Duycke4911d52011-05-11 07:18:52 +00002271static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2272 struct ixgbe_fdir_filter *input,
2273 u16 sw_idx)
2274{
2275 struct ixgbe_hw *hw = &adapter->hw;
2276 struct hlist_node *node, *node2, *parent;
2277 struct ixgbe_fdir_filter *rule;
2278 int err = -EINVAL;
2279
2280 parent = NULL;
2281 rule = NULL;
2282
2283 hlist_for_each_entry_safe(rule, node, node2,
2284 &adapter->fdir_filter_list, fdir_node) {
2285 /* hash found, or no matching entry */
2286 if (rule->sw_idx >= sw_idx)
2287 break;
2288 parent = node;
2289 }
2290
2291 /* if there is an old rule occupying our place remove it */
2292 if (rule && (rule->sw_idx == sw_idx)) {
2293 if (!input || (rule->filter.formatted.bkt_hash !=
2294 input->filter.formatted.bkt_hash)) {
2295 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2296 &rule->filter,
2297 sw_idx);
2298 }
2299
2300 hlist_del(&rule->fdir_node);
2301 kfree(rule);
2302 adapter->fdir_filter_count--;
2303 }
2304
2305 /*
2306 * If no input this was a delete, err should be 0 if a rule was
2307 * successfully found and removed from the list else -EINVAL
2308 */
2309 if (!input)
2310 return err;
2311
2312 /* initialize node and set software index */
2313 INIT_HLIST_NODE(&input->fdir_node);
2314
2315 /* add filter to the list */
2316 if (parent)
2317 hlist_add_after(parent, &input->fdir_node);
2318 else
2319 hlist_add_head(&input->fdir_node,
2320 &adapter->fdir_filter_list);
2321
2322 /* update counts */
2323 adapter->fdir_filter_count++;
2324
2325 return 0;
2326}
2327
2328static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2329 u8 *flow_type)
2330{
2331 switch (fsp->flow_type & ~FLOW_EXT) {
2332 case TCP_V4_FLOW:
2333 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2334 break;
2335 case UDP_V4_FLOW:
2336 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2337 break;
2338 case SCTP_V4_FLOW:
2339 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2340 break;
2341 case IP_USER_FLOW:
2342 switch (fsp->h_u.usr_ip4_spec.proto) {
2343 case IPPROTO_TCP:
2344 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2345 break;
2346 case IPPROTO_UDP:
2347 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2348 break;
2349 case IPPROTO_SCTP:
2350 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2351 break;
2352 case 0:
2353 if (!fsp->m_u.usr_ip4_spec.proto) {
2354 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2355 break;
2356 }
2357 default:
2358 return 0;
2359 }
2360 break;
2361 default:
2362 return 0;
2363 }
2364
2365 return 1;
2366}
2367
2368static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2369 struct ethtool_rxnfc *cmd)
2370{
2371 struct ethtool_rx_flow_spec *fsp =
2372 (struct ethtool_rx_flow_spec *)&cmd->fs;
2373 struct ixgbe_hw *hw = &adapter->hw;
2374 struct ixgbe_fdir_filter *input;
2375 union ixgbe_atr_input mask;
2376 int err;
2377
2378 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2379 return -EOPNOTSUPP;
2380
2381 /*
2382 * Don't allow programming if the action is a queue greater than
2383 * the number of online Rx queues.
2384 */
2385 if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
2386 (fsp->ring_cookie >= adapter->num_rx_queues))
2387 return -EINVAL;
2388
2389 /* Don't allow indexes to exist outside of available space */
2390 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2391 e_err(drv, "Location out of range\n");
2392 return -EINVAL;
2393 }
2394
2395 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2396 if (!input)
2397 return -ENOMEM;
2398
2399 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2400
2401 /* set SW index */
2402 input->sw_idx = fsp->location;
2403
2404 /* record flow type */
2405 if (!ixgbe_flowspec_to_flow_type(fsp,
2406 &input->filter.formatted.flow_type)) {
2407 e_err(drv, "Unrecognized flow type\n");
2408 goto err_out;
2409 }
2410
2411 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2412 IXGBE_ATR_L4TYPE_MASK;
2413
2414 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2415 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2416
2417 /* Copy input into formatted structures */
2418 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2419 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2420 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2421 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2422 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2423 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2424 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2425 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2426
2427 if (fsp->flow_type & FLOW_EXT) {
2428 input->filter.formatted.vm_pool =
2429 (unsigned char)ntohl(fsp->h_ext.data[1]);
2430 mask.formatted.vm_pool =
2431 (unsigned char)ntohl(fsp->m_ext.data[1]);
2432 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2433 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2434 input->filter.formatted.flex_bytes =
2435 fsp->h_ext.vlan_etype;
2436 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2437 }
2438
2439 /* determine if we need to drop or route the packet */
2440 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2441 input->action = IXGBE_FDIR_DROP_QUEUE;
2442 else
2443 input->action = fsp->ring_cookie;
2444
2445 spin_lock(&adapter->fdir_perfect_lock);
2446
2447 if (hlist_empty(&adapter->fdir_filter_list)) {
2448 /* save mask and program input mask into HW */
2449 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2450 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2451 if (err) {
2452 e_err(drv, "Error writing mask\n");
2453 goto err_out_w_lock;
2454 }
2455 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2456 e_err(drv, "Only one mask supported per port\n");
2457 goto err_out_w_lock;
2458 }
2459
2460 /* apply mask and compute/store hash */
2461 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2462
2463 /* program filters to filter memory */
2464 err = ixgbe_fdir_write_perfect_filter_82599(hw,
2465 &input->filter, input->sw_idx,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00002466 (input->action == IXGBE_FDIR_DROP_QUEUE) ?
2467 IXGBE_FDIR_DROP_QUEUE :
Alexander Duycke4911d52011-05-11 07:18:52 +00002468 adapter->rx_ring[input->action]->reg_idx);
2469 if (err)
2470 goto err_out_w_lock;
2471
2472 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2473
2474 spin_unlock(&adapter->fdir_perfect_lock);
2475
2476 return err;
2477err_out_w_lock:
2478 spin_unlock(&adapter->fdir_perfect_lock);
2479err_out:
2480 kfree(input);
2481 return -EINVAL;
2482}
2483
2484static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2485 struct ethtool_rxnfc *cmd)
2486{
2487 struct ethtool_rx_flow_spec *fsp =
2488 (struct ethtool_rx_flow_spec *)&cmd->fs;
2489 int err;
2490
2491 spin_lock(&adapter->fdir_perfect_lock);
2492 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2493 spin_unlock(&adapter->fdir_perfect_lock);
2494
2495 return err;
2496}
2497
2498static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2499{
2500 struct ixgbe_adapter *adapter = netdev_priv(dev);
2501 int ret = -EOPNOTSUPP;
2502
2503 switch (cmd->cmd) {
2504 case ETHTOOL_SRXCLSRLINS:
2505 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2506 break;
2507 case ETHTOOL_SRXCLSRLDEL:
2508 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2509 break;
2510 default:
2511 break;
2512 }
2513
2514 return ret;
2515}
2516
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002517static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002518 .get_settings = ixgbe_get_settings,
2519 .set_settings = ixgbe_set_settings,
2520 .get_drvinfo = ixgbe_get_drvinfo,
2521 .get_regs_len = ixgbe_get_regs_len,
2522 .get_regs = ixgbe_get_regs,
2523 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002524 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002525 .nway_reset = ixgbe_nway_reset,
2526 .get_link = ethtool_op_get_link,
2527 .get_eeprom_len = ixgbe_get_eeprom_len,
2528 .get_eeprom = ixgbe_get_eeprom,
2529 .get_ringparam = ixgbe_get_ringparam,
2530 .set_ringparam = ixgbe_set_ringparam,
2531 .get_pauseparam = ixgbe_get_pauseparam,
2532 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07002533 .get_msglevel = ixgbe_get_msglevel,
2534 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002535 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002536 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00002537 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002538 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002539 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2540 .get_coalesce = ixgbe_get_coalesce,
2541 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002542 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00002543 .set_rxnfc = ixgbe_set_rxnfc,
Auke Kok9a799d72007-09-15 14:07:45 -07002544};
2545
2546void ixgbe_set_ethtool_ops(struct net_device *netdev)
2547{
2548 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2549}