blob: 3203128eef7d414b08226e404617e215be28c601 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030024#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010027#include <asm/mach/map.h>
28
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/sram.h>
30#include <plat/sdrc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/serial.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include <plat/omap-pm.h>
33#include <plat/omap_hwmod.h>
34#include <plat/multi.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030035
Tony Lindgrenee0839c2012-02-24 10:34:35 -080036#include "iomap.h"
37#include "voltage.h"
38#include "powerdomain.h"
39#include "clockdomain.h"
40#include "common.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070041#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070042#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070043#include "clock44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000044
Tony Lindgren1dbae812005-11-10 14:26:51 +000045/*
46 * The machine specific code may provide the extra mapping besides the
47 * default mapping provided here.
48 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030049
Tony Lindgren088ef952010-02-12 12:26:47 -080050#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030051static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000052 {
53 .virtual = L3_24XX_VIRT,
54 .pfn = __phys_to_pfn(L3_24XX_PHYS),
55 .length = L3_24XX_SIZE,
56 .type = MT_DEVICE
57 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080058 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030059 .virtual = L4_24XX_VIRT,
60 .pfn = __phys_to_pfn(L4_24XX_PHYS),
61 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080062 .type = MT_DEVICE
63 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030064};
65
Tony Lindgren59b479e2011-01-27 16:39:40 -080066#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030067static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000068 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070069 .virtual = DSP_MEM_2420_VIRT,
70 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
71 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae92006-12-07 13:58:10 -080072 .type = MT_DEVICE
73 },
74 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070075 .virtual = DSP_IPI_2420_VIRT,
76 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
77 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae92006-12-07 13:58:10 -080078 .type = MT_DEVICE
79 },
80 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070081 .virtual = DSP_MMU_2420_VIRT,
82 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
83 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000084 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030085 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000086};
87
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030088#endif
89
Tony Lindgren59b479e2011-01-27 16:39:40 -080090#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030091static struct map_desc omap243x_io_desc[] __initdata = {
92 {
93 .virtual = L4_WK_243X_VIRT,
94 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
95 .length = L4_WK_243X_SIZE,
96 .type = MT_DEVICE
97 },
98 {
99 .virtual = OMAP243X_GPMC_VIRT,
100 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
101 .length = OMAP243X_GPMC_SIZE,
102 .type = MT_DEVICE
103 },
104 {
105 .virtual = OMAP243X_SDRC_VIRT,
106 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
107 .length = OMAP243X_SDRC_SIZE,
108 .type = MT_DEVICE
109 },
110 {
111 .virtual = OMAP243X_SMS_VIRT,
112 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
113 .length = OMAP243X_SMS_SIZE,
114 .type = MT_DEVICE
115 },
116};
117#endif
118#endif
119
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800120#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300121static struct map_desc omap34xx_io_desc[] __initdata = {
122 {
123 .virtual = L3_34XX_VIRT,
124 .pfn = __phys_to_pfn(L3_34XX_PHYS),
125 .length = L3_34XX_SIZE,
126 .type = MT_DEVICE
127 },
128 {
129 .virtual = L4_34XX_VIRT,
130 .pfn = __phys_to_pfn(L4_34XX_PHYS),
131 .length = L4_34XX_SIZE,
132 .type = MT_DEVICE
133 },
134 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300135 .virtual = OMAP34XX_GPMC_VIRT,
136 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
137 .length = OMAP34XX_GPMC_SIZE,
138 .type = MT_DEVICE
139 },
140 {
141 .virtual = OMAP343X_SMS_VIRT,
142 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
143 .length = OMAP343X_SMS_SIZE,
144 .type = MT_DEVICE
145 },
146 {
147 .virtual = OMAP343X_SDRC_VIRT,
148 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
149 .length = OMAP343X_SDRC_SIZE,
150 .type = MT_DEVICE
151 },
152 {
153 .virtual = L4_PER_34XX_VIRT,
154 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
155 .length = L4_PER_34XX_SIZE,
156 .type = MT_DEVICE
157 },
158 {
159 .virtual = L4_EMU_34XX_VIRT,
160 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
161 .length = L4_EMU_34XX_SIZE,
162 .type = MT_DEVICE
163 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700164#if defined(CONFIG_DEBUG_LL) && \
165 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
166 {
167 .virtual = ZOOM_UART_VIRT,
168 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
169 .length = SZ_1M,
170 .type = MT_DEVICE
171 },
172#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300173};
174#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800175
Hemant Pedanekara9203602011-12-13 10:46:44 -0800176#ifdef CONFIG_SOC_OMAPTI81XX
177static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800178 {
179 .virtual = L4_34XX_VIRT,
180 .pfn = __phys_to_pfn(L4_34XX_PHYS),
181 .length = L4_34XX_SIZE,
182 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800183 }
184};
185#endif
186
187#ifdef CONFIG_SOC_OMAPAM33XX
188static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800189 {
190 .virtual = L4_34XX_VIRT,
191 .pfn = __phys_to_pfn(L4_34XX_PHYS),
192 .length = L4_34XX_SIZE,
193 .type = MT_DEVICE
194 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800195 {
196 .virtual = L4_WK_AM33XX_VIRT,
197 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
198 .length = L4_WK_AM33XX_SIZE,
199 .type = MT_DEVICE
200 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800201};
202#endif
203
Santosh Shilimkar44169072009-05-28 14:16:04 -0700204#ifdef CONFIG_ARCH_OMAP4
205static struct map_desc omap44xx_io_desc[] __initdata = {
206 {
207 .virtual = L3_44XX_VIRT,
208 .pfn = __phys_to_pfn(L3_44XX_PHYS),
209 .length = L3_44XX_SIZE,
210 .type = MT_DEVICE,
211 },
212 {
213 .virtual = L4_44XX_VIRT,
214 .pfn = __phys_to_pfn(L4_44XX_PHYS),
215 .length = L4_44XX_SIZE,
216 .type = MT_DEVICE,
217 },
218 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700219 .virtual = OMAP44XX_GPMC_VIRT,
220 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
221 .length = OMAP44XX_GPMC_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700225 .virtual = OMAP44XX_EMIF1_VIRT,
226 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
227 .length = OMAP44XX_EMIF1_SIZE,
228 .type = MT_DEVICE,
229 },
230 {
231 .virtual = OMAP44XX_EMIF2_VIRT,
232 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
233 .length = OMAP44XX_EMIF2_SIZE,
234 .type = MT_DEVICE,
235 },
236 {
237 .virtual = OMAP44XX_DMM_VIRT,
238 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
239 .length = OMAP44XX_DMM_SIZE,
240 .type = MT_DEVICE,
241 },
242 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700243 .virtual = L4_PER_44XX_VIRT,
244 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
245 .length = L4_PER_44XX_SIZE,
246 .type = MT_DEVICE,
247 },
248 {
249 .virtual = L4_EMU_44XX_VIRT,
250 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
251 .length = L4_EMU_44XX_SIZE,
252 .type = MT_DEVICE,
253 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700254#ifdef CONFIG_OMAP4_ERRATA_I688
255 {
256 .virtual = OMAP4_SRAM_VA,
257 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
258 .length = PAGE_SIZE,
259 .type = MT_MEMORY_SO,
260 },
261#endif
262
Santosh Shilimkar44169072009-05-28 14:16:04 -0700263};
264#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300265
Tony Lindgren59b479e2011-01-27 16:39:40 -0800266#ifdef CONFIG_SOC_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000267void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800268{
269 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
270 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800271}
272#endif
273
Tony Lindgren59b479e2011-01-27 16:39:40 -0800274#ifdef CONFIG_SOC_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000275void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800276{
277 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
278 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800279}
280#endif
281
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800282#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000283void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800284{
285 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800286}
287#endif
288
Hemant Pedanekara9203602011-12-13 10:46:44 -0800289#ifdef CONFIG_SOC_OMAPTI81XX
290void __init omapti81xx_map_common_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800291{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800292 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800293}
294#endif
295
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800296#ifdef CONFIG_SOC_OMAPAM33XX
297void __init omapam33xx_map_common_io(void)
298{
299 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800300}
301#endif
302
303#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000304void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800305{
306 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800307}
308#endif
309
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600310/*
311 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
312 *
313 * Sets the CORE DPLL3 M2 divider to the same value that it's at
314 * currently. This has the effect of setting the SDRC SDRAM AC timing
315 * registers to the values currently defined by the kernel. Currently
316 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
317 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
318 * or passes along the return value of clk_set_rate().
319 */
320static int __init _omap2_init_reprogram_sdrc(void)
321{
322 struct clk *dpll3_m2_ck;
323 int v = -EINVAL;
324 long rate;
325
326 if (!cpu_is_omap34xx())
327 return 0;
328
329 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000330 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600331 return -EINVAL;
332
333 rate = clk_get_rate(dpll3_m2_ck);
334 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
335 v = clk_set_rate(dpll3_m2_ck, rate);
336 if (v)
337 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
338
339 clk_put(dpll3_m2_ck);
340
341 return v;
342}
343
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700344static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
345{
346 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
347}
348
Tony Lindgren7b250af2011-10-04 18:26:28 -0700349static void __init omap_common_init_early(void)
350{
351 omap2_check_revision();
Arnd Bergmanndf804422011-11-01 13:47:27 +0100352 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700353}
354
355static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100356{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700357 u8 postsetup_state;
358
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700359 /* Set the default postsetup state for all hwmods */
360#ifdef CONFIG_PM_RUNTIME
361 postsetup_state = _HWMOD_STATE_IDLE;
362#else
363 postsetup_state = _HWMOD_STATE_ENABLED;
364#endif
365 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200366
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700367 /*
368 * Set the default postsetup state for unusual modules (like
369 * MPU WDT).
370 *
371 * The postsetup_state is not actually used until
372 * omap_hwmod_late_init(), so boards that desire full watchdog
373 * coverage of kernel initialization can reprogram the
374 * postsetup_state between the calls to
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700375 * omap2_init_common_infra() and omap_sdrc_init().
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700376 *
377 * XXX ideally we could detect whether the MPU WDT was currently
378 * enabled here and make this conditional
379 */
380 postsetup_state = _HWMOD_STATE_DISABLED;
381 omap_hwmod_for_each_by_class("wd_timer",
382 _set_hwmod_postsetup_state,
383 &postsetup_state);
384
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600385 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700386}
387
Paul Walmsley16110792012-01-25 12:57:46 -0700388#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700389void __init omap2420_init_early(void)
390{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700391 omap2_set_globals_242x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700392 omap_common_init_early();
393 omap2xxx_voltagedomains_init();
394 omap242x_powerdomains_init();
395 omap242x_clockdomains_init();
396 omap2420_hwmod_init();
397 omap_hwmod_init_postsetup();
398 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700399}
Paul Walmsley16110792012-01-25 12:57:46 -0700400#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700401
Paul Walmsley16110792012-01-25 12:57:46 -0700402#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700403void __init omap2430_init_early(void)
404{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700405 omap2_set_globals_243x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700406 omap_common_init_early();
407 omap2xxx_voltagedomains_init();
408 omap243x_powerdomains_init();
409 omap243x_clockdomains_init();
410 omap2430_hwmod_init();
411 omap_hwmod_init_postsetup();
412 omap2430_clk_init();
413}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530414#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700415
416/*
417 * Currently only board-omap3beagle.c should call this because of the
418 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
419 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530420#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700421void __init omap3_init_early(void)
422{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700423 omap2_set_globals_3xxx();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700424 omap_common_init_early();
425 omap3xxx_voltagedomains_init();
426 omap3xxx_powerdomains_init();
427 omap3xxx_clockdomains_init();
428 omap3xxx_hwmod_init();
429 omap_hwmod_init_postsetup();
430 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700431}
432
433void __init omap3430_init_early(void)
434{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700435 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700436}
437
438void __init omap35xx_init_early(void)
439{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700440 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700441}
442
443void __init omap3630_init_early(void)
444{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700445 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700446}
447
448void __init am35xx_init_early(void)
449{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700450 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700451}
452
Hemant Pedanekara9203602011-12-13 10:46:44 -0800453void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700454{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800455 omap2_set_globals_ti81xx();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700456 omap_common_init_early();
457 omap3xxx_voltagedomains_init();
458 omap3xxx_powerdomains_init();
459 omap3xxx_clockdomains_init();
460 omap3xxx_hwmod_init();
461 omap_hwmod_init_postsetup();
462 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700463}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530464#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700465
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530466#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700467void __init omap4430_init_early(void)
468{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700469 omap2_set_globals_443x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700470 omap_common_init_early();
471 omap44xx_voltagedomains_init();
472 omap44xx_powerdomains_init();
473 omap44xx_clockdomains_init();
474 omap44xx_hwmod_init();
475 omap_hwmod_init_postsetup();
476 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700477}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530478#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700479
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700480void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700481 struct omap_sdrc_params *sdrc_cs1)
482{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700483 omap_sram_init();
484
Hemant Pedanekar01001712011-02-16 08:31:39 -0800485 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000486 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
487 _omap2_init_reprogram_sdrc();
488 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000489}