blob: 81654ae16c63b99627046b4836e25ab0b1a05115 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
22static int be_get_temp_freq = 32;
23
Sathya Perla8788fdc2009-07-27 22:52:03 +000024static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000025{
Sathya Perla8788fdc2009-07-27 22:52:03 +000026 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000027 u32 val = 0;
28
Ajit Khaparde7acc2082011-02-11 13:38:17 +000029 if (adapter->eeh_err) {
30 dev_info(&adapter->pdev->dev,
31 "Error in Card Detected! Cannot issue commands\n");
32 return;
33 }
34
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Sathya Perla8788fdc2009-07-27 22:52:03 +000062static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000063 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000064{
65 u16 compl_status, extd_status;
66
67 /* Just swap the status to host endian; mcc tag is opaquely copied
68 * from mcc_wrb */
69 be_dws_le_to_cpu(compl, 4);
70
71 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
72 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070073
Shripad Nunjundarao485bf562011-05-16 07:36:59 +000074 if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
75 (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070076 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
77 adapter->flash_status = compl_status;
78 complete(&adapter->flash_compl);
79 }
80
Sathya Perlab31c50a2009-09-17 10:30:13 -070081 if (compl_status == MCC_STATUS_SUCCESS) {
Selvin Xavier005d5692011-05-16 07:36:35 +000082 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
83 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
Ajit Khaparde63499352011-04-19 12:11:02 +000084 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000085 if (adapter->generation == BE_GEN3) {
Selvin Xavier005d5692011-05-16 07:36:35 +000086 if (lancer_chip(adapter)) {
87 struct lancer_cmd_resp_pport_stats
88 *resp = adapter->stats_cmd.va;
89 be_dws_le_to_cpu(&resp->pport_stats,
90 sizeof(resp->pport_stats));
91 } else {
92 struct be_cmd_resp_get_stats_v1 *resp =
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000093 adapter->stats_cmd.va;
94
95 be_dws_le_to_cpu(&resp->hw_stats,
96 sizeof(resp->hw_stats));
Selvin Xavier005d5692011-05-16 07:36:35 +000097 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000098 } else {
99 struct be_cmd_resp_get_stats_v0 *resp =
100 adapter->stats_cmd.va;
101
102 be_dws_le_to_cpu(&resp->hw_stats,
103 sizeof(resp->hw_stats));
104 }
105 be_parse_stats(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700106 netdev_stats_update(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000107 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700108 }
Ajit Khaparde89438072010-07-23 12:42:40 -0700109 } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
110 (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000111 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
112 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +0000113 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +0000114 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
115 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000116 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700117 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000118}
119
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000120/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000121static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000122 struct be_async_event_link_state *evt)
123{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000124 be_link_status_update(adapter,
125 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000126}
127
Somnath Koturcc4ce022010-10-21 07:11:14 -0700128/* Grp5 CoS Priority evt */
129static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
130 struct be_async_event_grp5_cos_priority *evt)
131{
132 if (evt->valid) {
133 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000134 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700135 adapter->recommended_prio =
136 evt->reco_default_priority << VLAN_PRIO_SHIFT;
137 }
138}
139
140/* Grp5 QOS Speed evt */
141static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
142 struct be_async_event_grp5_qos_link_speed *evt)
143{
144 if (evt->physical_port == adapter->port_num) {
145 /* qos_link_speed is in units of 10 Mbps */
146 adapter->link_speed = evt->qos_link_speed * 10;
147 }
148}
149
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000150/*Grp5 PVID evt*/
151static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
152 struct be_async_event_grp5_pvid_state *evt)
153{
154 if (evt->enabled)
Somnath Kotur6709d952011-05-04 22:40:46 +0000155 adapter->pvid = le16_to_cpu(evt->tag);
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000156 else
157 adapter->pvid = 0;
158}
159
Somnath Koturcc4ce022010-10-21 07:11:14 -0700160static void be_async_grp5_evt_process(struct be_adapter *adapter,
161 u32 trailer, struct be_mcc_compl *evt)
162{
163 u8 event_type = 0;
164
165 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
166 ASYNC_TRAILER_EVENT_TYPE_MASK;
167
168 switch (event_type) {
169 case ASYNC_EVENT_COS_PRIORITY:
170 be_async_grp5_cos_priority_process(adapter,
171 (struct be_async_event_grp5_cos_priority *)evt);
172 break;
173 case ASYNC_EVENT_QOS_SPEED:
174 be_async_grp5_qos_speed_process(adapter,
175 (struct be_async_event_grp5_qos_link_speed *)evt);
176 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000177 case ASYNC_EVENT_PVID_STATE:
178 be_async_grp5_pvid_state_process(adapter,
179 (struct be_async_event_grp5_pvid_state *)evt);
180 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700181 default:
182 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
183 break;
184 }
185}
186
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000187static inline bool is_link_state_evt(u32 trailer)
188{
Eric Dumazet807540b2010-09-23 05:40:09 +0000189 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000190 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000191 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000192}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000193
Somnath Koturcc4ce022010-10-21 07:11:14 -0700194static inline bool is_grp5_evt(u32 trailer)
195{
196 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
197 ASYNC_TRAILER_EVENT_CODE_MASK) ==
198 ASYNC_EVENT_CODE_GRP_5);
199}
200
Sathya Perlaefd2e402009-07-27 22:53:10 +0000201static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000202{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000203 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000204 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205
206 if (be_mcc_compl_is_new(compl)) {
207 queue_tail_inc(mcc_cq);
208 return compl;
209 }
210 return NULL;
211}
212
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000213void be_async_mcc_enable(struct be_adapter *adapter)
214{
215 spin_lock_bh(&adapter->mcc_cq_lock);
216
217 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
218 adapter->mcc_obj.rearm_cq = true;
219
220 spin_unlock_bh(&adapter->mcc_cq_lock);
221}
222
223void be_async_mcc_disable(struct be_adapter *adapter)
224{
225 adapter->mcc_obj.rearm_cq = false;
226}
227
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800228int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000229{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000230 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800231 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000232 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000233
Sathya Perla8788fdc2009-07-27 22:52:03 +0000234 spin_lock_bh(&adapter->mcc_cq_lock);
235 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000236 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
237 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000238 if (is_link_state_evt(compl->flags))
239 be_async_link_state_process(adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000240 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700241 else if (is_grp5_evt(compl->flags))
242 be_async_grp5_evt_process(adapter,
243 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700244 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800245 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000246 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000247 }
248 be_mcc_compl_use(compl);
249 num++;
250 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700251
Sathya Perla8788fdc2009-07-27 22:52:03 +0000252 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800253 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000254}
255
Sathya Perla6ac7b682009-06-18 00:05:54 +0000256/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700257static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000258{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700259#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800260 int i, num, status = 0;
261 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700262
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000263 if (adapter->eeh_err)
264 return -EIO;
265
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800266 for (i = 0; i < mcc_timeout; i++) {
267 num = be_process_mcc(adapter, &status);
268 if (num)
269 be_cq_notify(adapter, mcc_obj->cq.id,
270 mcc_obj->rearm_cq, num);
271
272 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000273 break;
274 udelay(100);
275 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700276 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000277 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700278 return -1;
279 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800280 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000281}
282
283/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700284static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000285{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000286 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700287 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000288}
289
Sathya Perla5f0b8492009-07-27 22:52:56 +0000290static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700291{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000292 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700293 u32 ready;
294
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000295 if (adapter->eeh_err) {
296 dev_err(&adapter->pdev->dev,
297 "Error detected in card.Cannot issue commands\n");
298 return -EIO;
299 }
300
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700301 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000302 ready = ioread32(db);
303 if (ready == 0xffffffff) {
304 dev_err(&adapter->pdev->dev,
305 "pci slot disconnected\n");
306 return -1;
307 }
308
309 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700310 if (ready)
311 break;
312
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000313 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000314 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Padmanabh Ratnakar18a91e62011-05-10 05:13:01 +0000315 if (!lancer_chip(adapter))
316 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700317 return -1;
318 }
319
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000320 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000321 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700322 } while (true);
323
324 return 0;
325}
326
327/*
328 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000329 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700330 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700331static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332{
333 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700334 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000335 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
336 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700337 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000338 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700339
Sathya Perlacf588472010-02-14 21:22:01 +0000340 /* wait for ready to be set */
341 status = be_mbox_db_ready_wait(adapter, db);
342 if (status != 0)
343 return status;
344
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700345 val |= MPU_MAILBOX_DB_HI_MASK;
346 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
347 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
348 iowrite32(val, db);
349
350 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000351 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700352 if (status != 0)
353 return status;
354
355 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
357 val |= (u32)(mbox_mem->dma >> 4) << 2;
358 iowrite32(val, db);
359
Sathya Perla5f0b8492009-07-27 22:52:56 +0000360 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700361 if (status != 0)
362 return status;
363
Sathya Perla5fb379e2009-06-18 00:02:59 +0000364 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000365 if (be_mcc_compl_is_new(compl)) {
366 status = be_mcc_compl_process(adapter, &mbox->compl);
367 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000368 if (status)
369 return status;
370 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000371 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700372 return -1;
373 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000374 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700375}
376
Sathya Perla8788fdc2009-07-27 22:52:03 +0000377static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700378{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000379 u32 sem;
380
381 if (lancer_chip(adapter))
382 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
383 else
384 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700385
386 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
387 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
388 return -1;
389 else
390 return 0;
391}
392
Sathya Perla8788fdc2009-07-27 22:52:03 +0000393int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700394{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000395 u16 stage;
396 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000397 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700398
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000399 do {
400 status = be_POST_stage_get(adapter, &stage);
401 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000402 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000403 return -1;
404 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000405 if (msleep_interruptible(2000)) {
406 dev_err(dev, "Waiting for POST aborted\n");
407 return -EINTR;
408 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000409 timeout += 2;
410 } else {
411 return 0;
412 }
Sathya Perlad938a702010-05-26 00:33:43 -0700413 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000415 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000416 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417}
418
419static inline void *embedded_payload(struct be_mcc_wrb *wrb)
420{
421 return wrb->payload.embedded_payload;
422}
423
424static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
425{
426 return &wrb->payload.sgl[0];
427}
428
429/* Don't touch the hdr after it's prepared */
430static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000431 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700432{
433 if (embedded)
434 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
435 else
436 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
437 MCC_WRB_SGE_CNT_SHIFT;
438 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000439 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000440 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700441}
442
443/* Don't touch the hdr after it's prepared */
444static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
445 u8 subsystem, u8 opcode, int cmd_len)
446{
447 req_hdr->opcode = opcode;
448 req_hdr->subsystem = subsystem;
449 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000450 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700451}
452
453static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
454 struct be_dma_mem *mem)
455{
456 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
457 u64 dma = (u64)mem->dma;
458
459 for (i = 0; i < buf_pages; i++) {
460 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
461 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
462 dma += PAGE_SIZE_4K;
463 }
464}
465
466/* Converts interrupt delay in microseconds to multiplier value */
467static u32 eq_delay_to_mult(u32 usec_delay)
468{
469#define MAX_INTR_RATE 651042
470 const u32 round = 10;
471 u32 multiplier;
472
473 if (usec_delay == 0)
474 multiplier = 0;
475 else {
476 u32 interrupt_rate = 1000000 / usec_delay;
477 /* Max delay, corresponding to the lowest interrupt rate */
478 if (interrupt_rate == 0)
479 multiplier = 1023;
480 else {
481 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
482 multiplier /= interrupt_rate;
483 /* Round the multiplier to the closest value.*/
484 multiplier = (multiplier + round/2) / round;
485 multiplier = min(multiplier, (u32)1023);
486 }
487 }
488 return multiplier;
489}
490
Sathya Perlab31c50a2009-09-17 10:30:13 -0700491static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700493 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
494 struct be_mcc_wrb *wrb
495 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
496 memset(wrb, 0, sizeof(*wrb));
497 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700498}
499
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000501{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700502 struct be_queue_info *mccq = &adapter->mcc_obj.q;
503 struct be_mcc_wrb *wrb;
504
Sathya Perla713d03942009-11-22 22:02:45 +0000505 if (atomic_read(&mccq->used) >= mccq->len) {
506 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
507 return NULL;
508 }
509
Sathya Perlab31c50a2009-09-17 10:30:13 -0700510 wrb = queue_head_node(mccq);
511 queue_head_inc(mccq);
512 atomic_inc(&mccq->used);
513 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000514 return wrb;
515}
516
Sathya Perla2243e2e2009-11-22 22:02:03 +0000517/* Tell fw we're about to start firing cmds by writing a
518 * special pattern across the wrb hdr; uses mbox
519 */
520int be_cmd_fw_init(struct be_adapter *adapter)
521{
522 u8 *wrb;
523 int status;
524
Ivan Vecera29849612010-12-14 05:43:19 +0000525 if (mutex_lock_interruptible(&adapter->mbox_lock))
526 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000527
528 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000529 *wrb++ = 0xFF;
530 *wrb++ = 0x12;
531 *wrb++ = 0x34;
532 *wrb++ = 0xFF;
533 *wrb++ = 0xFF;
534 *wrb++ = 0x56;
535 *wrb++ = 0x78;
536 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000537
538 status = be_mbox_notify_wait(adapter);
539
Ivan Vecera29849612010-12-14 05:43:19 +0000540 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000541 return status;
542}
543
544/* Tell fw we're done with firing cmds by writing a
545 * special pattern across the wrb hdr; uses mbox
546 */
547int be_cmd_fw_clean(struct be_adapter *adapter)
548{
549 u8 *wrb;
550 int status;
551
Sathya Perlacf588472010-02-14 21:22:01 +0000552 if (adapter->eeh_err)
553 return -EIO;
554
Ivan Vecera29849612010-12-14 05:43:19 +0000555 if (mutex_lock_interruptible(&adapter->mbox_lock))
556 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000557
558 wrb = (u8 *)wrb_from_mbox(adapter);
559 *wrb++ = 0xFF;
560 *wrb++ = 0xAA;
561 *wrb++ = 0xBB;
562 *wrb++ = 0xFF;
563 *wrb++ = 0xFF;
564 *wrb++ = 0xCC;
565 *wrb++ = 0xDD;
566 *wrb = 0xFF;
567
568 status = be_mbox_notify_wait(adapter);
569
Ivan Vecera29849612010-12-14 05:43:19 +0000570 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000571 return status;
572}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000573int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700574 struct be_queue_info *eq, int eq_delay)
575{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700576 struct be_mcc_wrb *wrb;
577 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578 struct be_dma_mem *q_mem = &eq->dma_mem;
579 int status;
580
Ivan Vecera29849612010-12-14 05:43:19 +0000581 if (mutex_lock_interruptible(&adapter->mbox_lock))
582 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700583
584 wrb = wrb_from_mbox(adapter);
585 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700586
Ajit Khaparded744b442009-12-03 06:12:06 +0000587 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588
589 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
590 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
591
592 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
593
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700594 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
595 /* 4byte eqe*/
596 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
597 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
598 __ilog2_u32(eq->len/256));
599 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
600 eq_delay_to_mult(eq_delay));
601 be_dws_cpu_to_le(req->context, sizeof(req->context));
602
603 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
604
Sathya Perlab31c50a2009-09-17 10:30:13 -0700605 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700607 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700608 eq->id = le16_to_cpu(resp->eq_id);
609 eq->created = true;
610 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700611
Ivan Vecera29849612010-12-14 05:43:19 +0000612 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700613 return status;
614}
615
Sathya Perlab31c50a2009-09-17 10:30:13 -0700616/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000617int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 u8 type, bool permanent, u32 if_handle)
619{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700620 struct be_mcc_wrb *wrb;
621 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 int status;
623
Ivan Vecera29849612010-12-14 05:43:19 +0000624 if (mutex_lock_interruptible(&adapter->mbox_lock))
625 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700626
627 wrb = wrb_from_mbox(adapter);
628 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629
Ajit Khaparded744b442009-12-03 06:12:06 +0000630 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
631 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700632
633 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
634 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
635
636 req->type = type;
637 if (permanent) {
638 req->permanent = 1;
639 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700640 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700641 req->permanent = 0;
642 }
643
Sathya Perlab31c50a2009-09-17 10:30:13 -0700644 status = be_mbox_notify_wait(adapter);
645 if (!status) {
646 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700647 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700648 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700649
Ivan Vecera29849612010-12-14 05:43:19 +0000650 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651 return status;
652}
653
Sathya Perlab31c50a2009-09-17 10:30:13 -0700654/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000655int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000656 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700658 struct be_mcc_wrb *wrb;
659 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660 int status;
661
Sathya Perlab31c50a2009-09-17 10:30:13 -0700662 spin_lock_bh(&adapter->mcc_lock);
663
664 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000665 if (!wrb) {
666 status = -EBUSY;
667 goto err;
668 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700669 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670
Ajit Khaparded744b442009-12-03 06:12:06 +0000671 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
672 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673
674 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
675 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
676
Ajit Khapardef8617e02011-02-11 13:36:37 +0000677 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678 req->if_id = cpu_to_le32(if_id);
679 memcpy(req->mac_address, mac_addr, ETH_ALEN);
680
Sathya Perlab31c50a2009-09-17 10:30:13 -0700681 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700682 if (!status) {
683 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
684 *pmac_id = le32_to_cpu(resp->pmac_id);
685 }
686
Sathya Perla713d03942009-11-22 22:02:45 +0000687err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700688 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689 return status;
690}
691
Sathya Perlab31c50a2009-09-17 10:30:13 -0700692/* Uses synchronous MCCQ */
Ajit Khapardef8617e02011-02-11 13:36:37 +0000693int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700694{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700695 struct be_mcc_wrb *wrb;
696 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700697 int status;
698
Sathya Perlab31c50a2009-09-17 10:30:13 -0700699 spin_lock_bh(&adapter->mcc_lock);
700
701 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000702 if (!wrb) {
703 status = -EBUSY;
704 goto err;
705 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700706 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707
Ajit Khaparded744b442009-12-03 06:12:06 +0000708 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
709 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710
711 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
712 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
713
Ajit Khapardef8617e02011-02-11 13:36:37 +0000714 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700715 req->if_id = cpu_to_le32(if_id);
716 req->pmac_id = cpu_to_le32(pmac_id);
717
Sathya Perlab31c50a2009-09-17 10:30:13 -0700718 status = be_mcc_notify_wait(adapter);
719
Sathya Perla713d03942009-11-22 22:02:45 +0000720err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700721 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700722 return status;
723}
724
Sathya Perlab31c50a2009-09-17 10:30:13 -0700725/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000726int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700727 struct be_queue_info *cq, struct be_queue_info *eq,
728 bool sol_evts, bool no_delay, int coalesce_wm)
729{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700730 struct be_mcc_wrb *wrb;
731 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700732 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700733 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700734 int status;
735
Ivan Vecera29849612010-12-14 05:43:19 +0000736 if (mutex_lock_interruptible(&adapter->mbox_lock))
737 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700738
739 wrb = wrb_from_mbox(adapter);
740 req = embedded_payload(wrb);
741 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700742
Ajit Khaparded744b442009-12-03 06:12:06 +0000743 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
744 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700745
746 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
747 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
748
749 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000750 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000751 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000752 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000753 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
754 no_delay);
755 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
756 __ilog2_u32(cq->len/256));
757 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
758 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
759 ctxt, 1);
760 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
761 ctxt, eq->id);
762 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
763 } else {
764 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
765 coalesce_wm);
766 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
767 ctxt, no_delay);
768 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
769 __ilog2_u32(cq->len/256));
770 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
771 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
772 ctxt, sol_evts);
773 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
774 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
775 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
776 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700778 be_dws_cpu_to_le(ctxt, sizeof(req->context));
779
780 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
781
Sathya Perlab31c50a2009-09-17 10:30:13 -0700782 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700783 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700784 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700785 cq->id = le16_to_cpu(resp->cq_id);
786 cq->created = true;
787 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700788
Ivan Vecera29849612010-12-14 05:43:19 +0000789 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000790
791 return status;
792}
793
794static u32 be_encoded_q_len(int q_len)
795{
796 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
797 if (len_encoded == 16)
798 len_encoded = 0;
799 return len_encoded;
800}
801
Sathya Perla8788fdc2009-07-27 22:52:03 +0000802int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000803 struct be_queue_info *mccq,
804 struct be_queue_info *cq)
805{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700806 struct be_mcc_wrb *wrb;
807 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000808 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700809 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000810 int status;
811
Ivan Vecera29849612010-12-14 05:43:19 +0000812 if (mutex_lock_interruptible(&adapter->mbox_lock))
813 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700814
815 wrb = wrb_from_mbox(adapter);
816 req = embedded_payload(wrb);
817 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000818
Ajit Khaparded744b442009-12-03 06:12:06 +0000819 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700820 OPCODE_COMMON_MCC_CREATE_EXT);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000821
822 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700823 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000824
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000825 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000826 if (lancer_chip(adapter)) {
827 req->hdr.version = 1;
828 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000829
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000830 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
831 be_encoded_q_len(mccq->len));
832 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
833 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
834 ctxt, cq->id);
835 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
836 ctxt, 1);
837
838 } else {
839 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
840 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
841 be_encoded_q_len(mccq->len));
842 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
843 }
844
Somnath Koturcc4ce022010-10-21 07:11:14 -0700845 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000846 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000847 be_dws_cpu_to_le(ctxt, sizeof(req->context));
848
849 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
850
Sathya Perlab31c50a2009-09-17 10:30:13 -0700851 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000852 if (!status) {
853 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
854 mccq->id = le16_to_cpu(resp->id);
855 mccq->created = true;
856 }
Ivan Vecera29849612010-12-14 05:43:19 +0000857 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858
859 return status;
860}
861
Sathya Perla8788fdc2009-07-27 22:52:03 +0000862int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700863 struct be_queue_info *txq,
864 struct be_queue_info *cq)
865{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700866 struct be_mcc_wrb *wrb;
867 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700868 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700869 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700871
Ivan Vecera29849612010-12-14 05:43:19 +0000872 if (mutex_lock_interruptible(&adapter->mbox_lock))
873 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700874
875 wrb = wrb_from_mbox(adapter);
876 req = embedded_payload(wrb);
877 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878
Ajit Khaparded744b442009-12-03 06:12:06 +0000879 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
880 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700881
882 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
883 sizeof(*req));
884
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000885 if (lancer_chip(adapter)) {
886 req->hdr.version = 1;
887 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
888 adapter->if_handle);
889 }
890
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700891 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
892 req->ulp_num = BE_ULP1_NUM;
893 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
894
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
896 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700897 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
898 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
899
900 be_dws_cpu_to_le(ctxt, sizeof(req->context));
901
902 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
903
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905 if (!status) {
906 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
907 txq->id = le16_to_cpu(resp->cid);
908 txq->created = true;
909 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700910
Ivan Vecera29849612010-12-14 05:43:19 +0000911 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700912
913 return status;
914}
915
Sathya Perlab31c50a2009-09-17 10:30:13 -0700916/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000917int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700918 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700919 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700921 struct be_mcc_wrb *wrb;
922 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700923 struct be_dma_mem *q_mem = &rxq->dma_mem;
924 int status;
925
Ivan Vecera29849612010-12-14 05:43:19 +0000926 if (mutex_lock_interruptible(&adapter->mbox_lock))
927 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700928
929 wrb = wrb_from_mbox(adapter);
930 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931
Ajit Khaparded744b442009-12-03 06:12:06 +0000932 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
933 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934
935 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
936 sizeof(*req));
937
938 req->cq_id = cpu_to_le16(cq_id);
939 req->frag_size = fls(frag_size) - 1;
940 req->num_pages = 2;
941 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
942 req->interface_id = cpu_to_le32(if_id);
943 req->max_frame_size = cpu_to_le16(max_frame_size);
944 req->rss_queue = cpu_to_le32(rss);
945
Sathya Perlab31c50a2009-09-17 10:30:13 -0700946 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947 if (!status) {
948 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
949 rxq->id = le16_to_cpu(resp->id);
950 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700951 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700952 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953
Ivan Vecera29849612010-12-14 05:43:19 +0000954 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955
956 return status;
957}
958
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959/* Generic destroyer function for all types of queues
960 * Uses Mbox
961 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000962int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 int queue_type)
964{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 struct be_mcc_wrb *wrb;
966 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700967 u8 subsys = 0, opcode = 0;
968 int status;
969
Sathya Perlacf588472010-02-14 21:22:01 +0000970 if (adapter->eeh_err)
971 return -EIO;
972
Ivan Vecera29849612010-12-14 05:43:19 +0000973 if (mutex_lock_interruptible(&adapter->mbox_lock))
974 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975
Sathya Perlab31c50a2009-09-17 10:30:13 -0700976 wrb = wrb_from_mbox(adapter);
977 req = embedded_payload(wrb);
978
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979 switch (queue_type) {
980 case QTYPE_EQ:
981 subsys = CMD_SUBSYSTEM_COMMON;
982 opcode = OPCODE_COMMON_EQ_DESTROY;
983 break;
984 case QTYPE_CQ:
985 subsys = CMD_SUBSYSTEM_COMMON;
986 opcode = OPCODE_COMMON_CQ_DESTROY;
987 break;
988 case QTYPE_TXQ:
989 subsys = CMD_SUBSYSTEM_ETH;
990 opcode = OPCODE_ETH_TX_DESTROY;
991 break;
992 case QTYPE_RXQ:
993 subsys = CMD_SUBSYSTEM_ETH;
994 opcode = OPCODE_ETH_RX_DESTROY;
995 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000996 case QTYPE_MCCQ:
997 subsys = CMD_SUBSYSTEM_COMMON;
998 opcode = OPCODE_COMMON_MCC_DESTROY;
999 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001001 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001002 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001003
1004 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
1005
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
1007 req->id = cpu_to_le16(q->id);
1008
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +00001010
Ivan Vecera29849612010-12-14 05:43:19 +00001011 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012
1013 return status;
1014}
1015
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016/* Create an rx filtering policy configuration on an i/f
1017 * Uses mbox
1018 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001019int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001020 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
1021 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023 struct be_mcc_wrb *wrb;
1024 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001025 int status;
1026
Ivan Vecera29849612010-12-14 05:43:19 +00001027 if (mutex_lock_interruptible(&adapter->mbox_lock))
1028 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001029
1030 wrb = wrb_from_mbox(adapter);
1031 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032
Ajit Khaparded744b442009-12-03 06:12:06 +00001033 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1034 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
1036 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1037 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
1038
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001039 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001040 req->capability_flags = cpu_to_le32(cap_flags);
1041 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001042 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001043 if (!pmac_invalid)
1044 memcpy(req->mac_addr, mac, ETH_ALEN);
1045
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047 if (!status) {
1048 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1049 *if_handle = le32_to_cpu(resp->interface_id);
1050 if (!pmac_invalid)
1051 *pmac_id = le32_to_cpu(resp->pmac_id);
1052 }
1053
Ivan Vecera29849612010-12-14 05:43:19 +00001054 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001055 return status;
1056}
1057
Sathya Perlab31c50a2009-09-17 10:30:13 -07001058/* Uses mbox */
Ajit Khaparde658681f2011-02-11 13:34:46 +00001059int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001061 struct be_mcc_wrb *wrb;
1062 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063 int status;
1064
Sathya Perlacf588472010-02-14 21:22:01 +00001065 if (adapter->eeh_err)
1066 return -EIO;
1067
Ivan Vecera29849612010-12-14 05:43:19 +00001068 if (mutex_lock_interruptible(&adapter->mbox_lock))
1069 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070
1071 wrb = wrb_from_mbox(adapter);
1072 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001073
Ajit Khaparded744b442009-12-03 06:12:06 +00001074 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1075 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076
1077 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1078 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
1079
Ajit Khaparde658681f2011-02-11 13:34:46 +00001080 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001081 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001082
1083 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001084
Ivan Vecera29849612010-12-14 05:43:19 +00001085 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086
1087 return status;
1088}
1089
1090/* Get stats is a non embedded command: the request is not embedded inside
1091 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001092 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001093 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001094int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001095{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001096 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001097 struct be_cmd_req_hdr *hdr;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001098 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +00001099 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001101 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1102 be_cmd_get_die_temperature(adapter);
1103
Sathya Perlab31c50a2009-09-17 10:30:13 -07001104 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001105
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001107 if (!wrb) {
1108 status = -EBUSY;
1109 goto err;
1110 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001111 hdr = nonemb_cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001112 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001113
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001114 be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
Ajit Khaparded744b442009-12-03 06:12:06 +00001115 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001117 be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1118 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
1119
1120 if (adapter->generation == BE_GEN3)
1121 hdr->version = 1;
1122
Ajit Khaparde63499352011-04-19 12:11:02 +00001123 wrb->tag1 = CMD_SUBSYSTEM_ETH;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001124 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1125 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1126 sge->len = cpu_to_le32(nonemb_cmd->size);
1127
Sathya Perlab31c50a2009-09-17 10:30:13 -07001128 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001129 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001130
Sathya Perla713d03942009-11-22 22:02:45 +00001131err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001132 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001133 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001134}
1135
Selvin Xavier005d5692011-05-16 07:36:35 +00001136/* Lancer Stats */
1137int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1138 struct be_dma_mem *nonemb_cmd)
1139{
1140
1141 struct be_mcc_wrb *wrb;
1142 struct lancer_cmd_req_pport_stats *req;
1143 struct be_sge *sge;
1144 int status = 0;
1145
1146 spin_lock_bh(&adapter->mcc_lock);
1147
1148 wrb = wrb_from_mccq(adapter);
1149 if (!wrb) {
1150 status = -EBUSY;
1151 goto err;
1152 }
1153 req = nonemb_cmd->va;
1154 sge = nonembedded_sgl(wrb);
1155
1156 be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
1157 OPCODE_ETH_GET_PPORT_STATS);
1158
1159 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1160 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
1161
1162
1163 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1164 req->cmd_params.params.reset_stats = 0;
1165
1166 wrb->tag1 = CMD_SUBSYSTEM_ETH;
1167 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1168 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1169 sge->len = cpu_to_le32(nonemb_cmd->size);
1170
1171 be_mcc_notify(adapter);
1172 adapter->stats_cmd_sent = true;
1173
1174err:
1175 spin_unlock_bh(&adapter->mcc_lock);
1176 return status;
1177}
1178
Sathya Perlab31c50a2009-09-17 10:30:13 -07001179/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001180int be_cmd_link_status_query(struct be_adapter *adapter,
Ajit Khaparde187e8752011-04-19 12:11:46 +00001181 bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001182{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001183 struct be_mcc_wrb *wrb;
1184 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185 int status;
1186
Sathya Perlab31c50a2009-09-17 10:30:13 -07001187 spin_lock_bh(&adapter->mcc_lock);
1188
1189 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001190 if (!wrb) {
1191 status = -EBUSY;
1192 goto err;
1193 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194 req = embedded_payload(wrb);
Sathya Perlaa8f447b2009-06-18 00:10:27 +00001195
1196 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001197
Ajit Khaparded744b442009-12-03 06:12:06 +00001198 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1199 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001200
1201 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1202 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
1203
Sathya Perlab31c50a2009-09-17 10:30:13 -07001204 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001205 if (!status) {
1206 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001207 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +00001208 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001209 *link_speed = le16_to_cpu(resp->link_speed);
1210 *mac_speed = resp->mac_speed;
1211 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001212 }
1213
Sathya Perla713d03942009-11-22 22:02:45 +00001214err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001215 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216 return status;
1217}
1218
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001219/* Uses synchronous mcc */
1220int be_cmd_get_die_temperature(struct be_adapter *adapter)
1221{
1222 struct be_mcc_wrb *wrb;
1223 struct be_cmd_req_get_cntl_addnl_attribs *req;
1224 int status;
1225
1226 spin_lock_bh(&adapter->mcc_lock);
1227
1228 wrb = wrb_from_mccq(adapter);
1229 if (!wrb) {
1230 status = -EBUSY;
1231 goto err;
1232 }
1233 req = embedded_payload(wrb);
1234
1235 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1236 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
1237
1238 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1239 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
1240
1241 status = be_mcc_notify_wait(adapter);
1242 if (!status) {
1243 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
1244 embedded_payload(wrb);
1245 adapter->drv_stats.be_on_die_temperature =
1246 resp->on_die_temperature;
1247 }
1248 /* If IOCTL fails once, do not bother issuing it again */
1249 else
1250 be_get_temp_freq = 0;
1251
1252err:
1253 spin_unlock_bh(&adapter->mcc_lock);
1254 return status;
1255}
1256
Somnath Kotur311fddc2011-03-16 21:22:43 +00001257/* Uses synchronous mcc */
1258int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1259{
1260 struct be_mcc_wrb *wrb;
1261 struct be_cmd_req_get_fat *req;
1262 int status;
1263
1264 spin_lock_bh(&adapter->mcc_lock);
1265
1266 wrb = wrb_from_mccq(adapter);
1267 if (!wrb) {
1268 status = -EBUSY;
1269 goto err;
1270 }
1271 req = embedded_payload(wrb);
1272
1273 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1274 OPCODE_COMMON_MANAGE_FAT);
1275
1276 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1277 OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
1278 req->fat_operation = cpu_to_le32(QUERY_FAT);
1279 status = be_mcc_notify_wait(adapter);
1280 if (!status) {
1281 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1282 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001283 *log_size = le32_to_cpu(resp->log_size) -
1284 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001285 }
1286err:
1287 spin_unlock_bh(&adapter->mcc_lock);
1288 return status;
1289}
1290
1291void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1292{
1293 struct be_dma_mem get_fat_cmd;
1294 struct be_mcc_wrb *wrb;
1295 struct be_cmd_req_get_fat *req;
1296 struct be_sge *sge;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001297 u32 offset = 0, total_size, buf_size,
1298 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001299 int status;
1300
1301 if (buf_len == 0)
1302 return;
1303
1304 total_size = buf_len;
1305
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001306 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1307 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1308 get_fat_cmd.size,
1309 &get_fat_cmd.dma);
1310 if (!get_fat_cmd.va) {
1311 status = -ENOMEM;
1312 dev_err(&adapter->pdev->dev,
1313 "Memory allocation failure while retrieving FAT data\n");
1314 return;
1315 }
1316
Somnath Kotur311fddc2011-03-16 21:22:43 +00001317 spin_lock_bh(&adapter->mcc_lock);
1318
Somnath Kotur311fddc2011-03-16 21:22:43 +00001319 while (total_size) {
1320 buf_size = min(total_size, (u32)60*1024);
1321 total_size -= buf_size;
1322
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001323 wrb = wrb_from_mccq(adapter);
1324 if (!wrb) {
1325 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001326 goto err;
1327 }
1328 req = get_fat_cmd.va;
1329 sge = nonembedded_sgl(wrb);
1330
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001331 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
1332 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
Somnath Kotur311fddc2011-03-16 21:22:43 +00001333 OPCODE_COMMON_MANAGE_FAT);
1334
1335 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001336 OPCODE_COMMON_MANAGE_FAT, payload_len);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001337
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001338 sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
Somnath Kotur311fddc2011-03-16 21:22:43 +00001339 sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
1340 sge->len = cpu_to_le32(get_fat_cmd.size);
1341
1342 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1343 req->read_log_offset = cpu_to_le32(log_offset);
1344 req->read_log_length = cpu_to_le32(buf_size);
1345 req->data_buffer_size = cpu_to_le32(buf_size);
1346
1347 status = be_mcc_notify_wait(adapter);
1348 if (!status) {
1349 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1350 memcpy(buf + offset,
1351 resp->data_buffer,
1352 resp->read_log_length);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001353 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001354 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001355 goto err;
1356 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001357 offset += buf_size;
1358 log_offset += buf_size;
1359 }
1360err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001361 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1362 get_fat_cmd.va,
1363 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001364 spin_unlock_bh(&adapter->mcc_lock);
1365}
1366
Sathya Perlab31c50a2009-09-17 10:30:13 -07001367/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001368int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001370 struct be_mcc_wrb *wrb;
1371 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372 int status;
1373
Ivan Vecera29849612010-12-14 05:43:19 +00001374 if (mutex_lock_interruptible(&adapter->mbox_lock))
1375 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001376
1377 wrb = wrb_from_mbox(adapter);
1378 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001379
Ajit Khaparded744b442009-12-03 06:12:06 +00001380 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1381 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001382
1383 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1384 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1385
Sathya Perlab31c50a2009-09-17 10:30:13 -07001386 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001387 if (!status) {
1388 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1389 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1390 }
1391
Ivan Vecera29849612010-12-14 05:43:19 +00001392 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393 return status;
1394}
1395
Sathya Perlab31c50a2009-09-17 10:30:13 -07001396/* set the EQ delay interval of an EQ to specified value
1397 * Uses async mcc
1398 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001399int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001401 struct be_mcc_wrb *wrb;
1402 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001403 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404
Sathya Perlab31c50a2009-09-17 10:30:13 -07001405 spin_lock_bh(&adapter->mcc_lock);
1406
1407 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001408 if (!wrb) {
1409 status = -EBUSY;
1410 goto err;
1411 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001413
Ajit Khaparded744b442009-12-03 06:12:06 +00001414 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1415 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001416
1417 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1418 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1419
1420 req->num_eq = cpu_to_le32(1);
1421 req->delay[0].eq_id = cpu_to_le32(eq_id);
1422 req->delay[0].phase = 0;
1423 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1424
Sathya Perlab31c50a2009-09-17 10:30:13 -07001425 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001426
Sathya Perla713d03942009-11-22 22:02:45 +00001427err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001428 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001429 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430}
1431
Sathya Perlab31c50a2009-09-17 10:30:13 -07001432/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001433int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434 u32 num, bool untagged, bool promiscuous)
1435{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001436 struct be_mcc_wrb *wrb;
1437 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438 int status;
1439
Sathya Perlab31c50a2009-09-17 10:30:13 -07001440 spin_lock_bh(&adapter->mcc_lock);
1441
1442 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001443 if (!wrb) {
1444 status = -EBUSY;
1445 goto err;
1446 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001447 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448
Ajit Khaparded744b442009-12-03 06:12:06 +00001449 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1450 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001451
1452 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1453 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1454
1455 req->interface_id = if_id;
1456 req->promiscuous = promiscuous;
1457 req->untagged = untagged;
1458 req->num_vlan = num;
1459 if (!promiscuous) {
1460 memcpy(req->normal_vlan, vtag_array,
1461 req->num_vlan * sizeof(vtag_array[0]));
1462 }
1463
Sathya Perlab31c50a2009-09-17 10:30:13 -07001464 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465
Sathya Perla713d03942009-11-22 22:02:45 +00001466err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001467 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001468 return status;
1469}
1470
Sathya Perlab31c50a2009-09-17 10:30:13 -07001471/* Uses MCC for this command as it may be called in BH context
1472 * Uses synchronous mcc
1473 */
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001474int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001475{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001476 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001477 struct be_cmd_req_rx_filter *req;
1478 struct be_dma_mem promiscous_cmd;
1479 struct be_sge *sge;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001480 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001481
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001482 memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
1483 promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
1484 promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
1485 promiscous_cmd.size, &promiscous_cmd.dma);
1486 if (!promiscous_cmd.va) {
1487 dev_err(&adapter->pdev->dev,
1488 "Memory allocation failure\n");
1489 return -ENOMEM;
1490 }
1491
Sathya Perla8788fdc2009-07-27 22:52:03 +00001492 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001493
Sathya Perlab31c50a2009-09-17 10:30:13 -07001494 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001495 if (!wrb) {
1496 status = -EBUSY;
1497 goto err;
1498 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001499
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001500 req = promiscous_cmd.va;
1501 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001502
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001503 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1504 OPCODE_COMMON_NTWK_RX_FILTER);
1505 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1506 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001507
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001508 req->if_id = cpu_to_le32(adapter->if_handle);
1509 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
1510 if (en)
1511 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
1512
1513 sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
1514 sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
1515 sge->len = cpu_to_le32(promiscous_cmd.size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001516
Sathya Perlab31c50a2009-09-17 10:30:13 -07001517 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001518
Sathya Perla713d03942009-11-22 22:02:45 +00001519err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001520 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001521 pci_free_consistent(adapter->pdev, promiscous_cmd.size,
1522 promiscous_cmd.va, promiscous_cmd.dma);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001523 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524}
1525
Sathya Perla6ac7b682009-06-18 00:05:54 +00001526/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001527 * Uses MCC for this command as it may be called in BH context
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001528 * (mc == NULL) => multicast promiscuous
Sathya Perla6ac7b682009-06-18 00:05:54 +00001529 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001530int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001531 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001532{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001533 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001534 struct be_cmd_req_mcast_mac_config *req = mem->va;
1535 struct be_sge *sge;
1536 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537
Sathya Perla8788fdc2009-07-27 22:52:03 +00001538 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001539
Sathya Perlab31c50a2009-09-17 10:30:13 -07001540 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001541 if (!wrb) {
1542 status = -EBUSY;
1543 goto err;
1544 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001545 sge = nonembedded_sgl(wrb);
1546 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001547
Ajit Khaparded744b442009-12-03 06:12:06 +00001548 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1549 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001550 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1551 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1552 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001553
1554 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1555 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1556
1557 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001558 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001559 int i;
Jiri Pirko22bedad2010-04-01 21:22:57 +00001560 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001561
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001562 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001563
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001564 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00001565 netdev_for_each_mc_addr(ha, netdev)
Joe Jin408cc292010-12-06 03:00:59 +00001566 memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001567 } else {
1568 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001569 }
1570
Sathya Perlae7b909a2009-11-22 22:01:10 +00001571 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001572
Sathya Perla713d03942009-11-22 22:02:45 +00001573err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001574 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001575 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001576}
1577
Sathya Perlab31c50a2009-09-17 10:30:13 -07001578/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001579int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001580{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001581 struct be_mcc_wrb *wrb;
1582 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001583 int status;
1584
Sathya Perlab31c50a2009-09-17 10:30:13 -07001585 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001586
Sathya Perlab31c50a2009-09-17 10:30:13 -07001587 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001588 if (!wrb) {
1589 status = -EBUSY;
1590 goto err;
1591 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001592 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001593
Ajit Khaparded744b442009-12-03 06:12:06 +00001594 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1595 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001596
1597 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1598 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1599
1600 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1601 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1602
Sathya Perlab31c50a2009-09-17 10:30:13 -07001603 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001604
Sathya Perla713d03942009-11-22 22:02:45 +00001605err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001606 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001607 return status;
1608}
1609
Sathya Perlab31c50a2009-09-17 10:30:13 -07001610/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001611int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001612{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001613 struct be_mcc_wrb *wrb;
1614 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001615 int status;
1616
Sathya Perlab31c50a2009-09-17 10:30:13 -07001617 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001618
Sathya Perlab31c50a2009-09-17 10:30:13 -07001619 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001620 if (!wrb) {
1621 status = -EBUSY;
1622 goto err;
1623 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001624 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001625
Ajit Khaparded744b442009-12-03 06:12:06 +00001626 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1627 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001628
1629 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1630 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1631
Sathya Perlab31c50a2009-09-17 10:30:13 -07001632 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001633 if (!status) {
1634 struct be_cmd_resp_get_flow_control *resp =
1635 embedded_payload(wrb);
1636 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1637 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1638 }
1639
Sathya Perla713d03942009-11-22 22:02:45 +00001640err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001641 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001642 return status;
1643}
1644
Sathya Perlab31c50a2009-09-17 10:30:13 -07001645/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001646int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1647 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001648{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001649 struct be_mcc_wrb *wrb;
1650 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001651 int status;
1652
Ivan Vecera29849612010-12-14 05:43:19 +00001653 if (mutex_lock_interruptible(&adapter->mbox_lock))
1654 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001655
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 wrb = wrb_from_mbox(adapter);
1657 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001658
Ajit Khaparded744b442009-12-03 06:12:06 +00001659 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1660 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001661
1662 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1663 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1664
Sathya Perlab31c50a2009-09-17 10:30:13 -07001665 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001666 if (!status) {
1667 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1668 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001669 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001670 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001671 }
1672
Ivan Vecera29849612010-12-14 05:43:19 +00001673 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001674 return status;
1675}
sarveshwarb14074ea2009-08-05 13:05:24 -07001676
Sathya Perlab31c50a2009-09-17 10:30:13 -07001677/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001678int be_cmd_reset_function(struct be_adapter *adapter)
1679{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001680 struct be_mcc_wrb *wrb;
1681 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001682 int status;
1683
Ivan Vecera29849612010-12-14 05:43:19 +00001684 if (mutex_lock_interruptible(&adapter->mbox_lock))
1685 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001686
Sathya Perlab31c50a2009-09-17 10:30:13 -07001687 wrb = wrb_from_mbox(adapter);
1688 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001689
Ajit Khaparded744b442009-12-03 06:12:06 +00001690 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1691 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001692
1693 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1694 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1695
Sathya Perlab31c50a2009-09-17 10:30:13 -07001696 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001697
Ivan Vecera29849612010-12-14 05:43:19 +00001698 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001699 return status;
1700}
Ajit Khaparde84517482009-09-04 03:12:16 +00001701
Sathya Perla3abcded2010-10-03 22:12:27 -07001702int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1703{
1704 struct be_mcc_wrb *wrb;
1705 struct be_cmd_req_rss_config *req;
Sathya Perla5d8bee62011-05-23 20:29:09 +00001706 u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
1707 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
Sathya Perla3abcded2010-10-03 22:12:27 -07001708 int status;
1709
Ivan Vecera29849612010-12-14 05:43:19 +00001710 if (mutex_lock_interruptible(&adapter->mbox_lock))
1711 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001712
1713 wrb = wrb_from_mbox(adapter);
1714 req = embedded_payload(wrb);
1715
1716 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1717 OPCODE_ETH_RSS_CONFIG);
1718
1719 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1720 OPCODE_ETH_RSS_CONFIG, sizeof(*req));
1721
1722 req->if_id = cpu_to_le32(adapter->if_handle);
1723 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1724 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1725 memcpy(req->cpu_table, rsstable, table_size);
1726 memcpy(req->hash, myhash, sizeof(myhash));
1727 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1728
1729 status = be_mbox_notify_wait(adapter);
1730
Ivan Vecera29849612010-12-14 05:43:19 +00001731 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001732 return status;
1733}
1734
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001735/* Uses sync mcc */
1736int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1737 u8 bcn, u8 sts, u8 state)
1738{
1739 struct be_mcc_wrb *wrb;
1740 struct be_cmd_req_enable_disable_beacon *req;
1741 int status;
1742
1743 spin_lock_bh(&adapter->mcc_lock);
1744
1745 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001746 if (!wrb) {
1747 status = -EBUSY;
1748 goto err;
1749 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001750 req = embedded_payload(wrb);
1751
Ajit Khaparded744b442009-12-03 06:12:06 +00001752 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1753 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001754
1755 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1756 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1757
1758 req->port_num = port_num;
1759 req->beacon_state = state;
1760 req->beacon_duration = bcn;
1761 req->status_duration = sts;
1762
1763 status = be_mcc_notify_wait(adapter);
1764
Sathya Perla713d03942009-11-22 22:02:45 +00001765err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001766 spin_unlock_bh(&adapter->mcc_lock);
1767 return status;
1768}
1769
1770/* Uses sync mcc */
1771int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1772{
1773 struct be_mcc_wrb *wrb;
1774 struct be_cmd_req_get_beacon_state *req;
1775 int status;
1776
1777 spin_lock_bh(&adapter->mcc_lock);
1778
1779 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001780 if (!wrb) {
1781 status = -EBUSY;
1782 goto err;
1783 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001784 req = embedded_payload(wrb);
1785
Ajit Khaparded744b442009-12-03 06:12:06 +00001786 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1787 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001788
1789 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1790 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1791
1792 req->port_num = port_num;
1793
1794 status = be_mcc_notify_wait(adapter);
1795 if (!status) {
1796 struct be_cmd_resp_get_beacon_state *resp =
1797 embedded_payload(wrb);
1798 *state = resp->beacon_state;
1799 }
1800
Sathya Perla713d03942009-11-22 22:02:45 +00001801err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001802 spin_unlock_bh(&adapter->mcc_lock);
1803 return status;
1804}
1805
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001806int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1807 u32 data_size, u32 data_offset, const char *obj_name,
1808 u32 *data_written, u8 *addn_status)
1809{
1810 struct be_mcc_wrb *wrb;
1811 struct lancer_cmd_req_write_object *req;
1812 struct lancer_cmd_resp_write_object *resp;
1813 void *ctxt = NULL;
1814 int status;
1815
1816 spin_lock_bh(&adapter->mcc_lock);
1817 adapter->flash_status = 0;
1818
1819 wrb = wrb_from_mccq(adapter);
1820 if (!wrb) {
1821 status = -EBUSY;
1822 goto err_unlock;
1823 }
1824
1825 req = embedded_payload(wrb);
1826
1827 be_wrb_hdr_prepare(wrb, sizeof(struct lancer_cmd_req_write_object),
1828 true, 1, OPCODE_COMMON_WRITE_OBJECT);
1829 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1830
1831 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1832 OPCODE_COMMON_WRITE_OBJECT,
1833 sizeof(struct lancer_cmd_req_write_object));
1834
1835 ctxt = &req->context;
1836 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1837 write_length, ctxt, data_size);
1838
1839 if (data_size == 0)
1840 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1841 eof, ctxt, 1);
1842 else
1843 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1844 eof, ctxt, 0);
1845
1846 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1847 req->write_offset = cpu_to_le32(data_offset);
1848 strcpy(req->object_name, obj_name);
1849 req->descriptor_count = cpu_to_le32(1);
1850 req->buf_len = cpu_to_le32(data_size);
1851 req->addr_low = cpu_to_le32((cmd->dma +
1852 sizeof(struct lancer_cmd_req_write_object))
1853 & 0xFFFFFFFF);
1854 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1855 sizeof(struct lancer_cmd_req_write_object)));
1856
1857 be_mcc_notify(adapter);
1858 spin_unlock_bh(&adapter->mcc_lock);
1859
1860 if (!wait_for_completion_timeout(&adapter->flash_compl,
1861 msecs_to_jiffies(12000)))
1862 status = -1;
1863 else
1864 status = adapter->flash_status;
1865
1866 resp = embedded_payload(wrb);
1867 if (!status) {
1868 *data_written = le32_to_cpu(resp->actual_write_len);
1869 } else {
1870 *addn_status = resp->additional_status;
1871 status = resp->status;
1872 }
1873
1874 return status;
1875
1876err_unlock:
1877 spin_unlock_bh(&adapter->mcc_lock);
1878 return status;
1879}
1880
Ajit Khaparde84517482009-09-04 03:12:16 +00001881int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1882 u32 flash_type, u32 flash_opcode, u32 buf_size)
1883{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001884 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001885 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001886 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001887 int status;
1888
Sathya Perlab31c50a2009-09-17 10:30:13 -07001889 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001890 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001891
1892 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001893 if (!wrb) {
1894 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001895 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001896 }
1897 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 sge = nonembedded_sgl(wrb);
1899
Ajit Khaparded744b442009-12-03 06:12:06 +00001900 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1901 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001902 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001903
1904 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1905 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1906 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1907 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1908 sge->len = cpu_to_le32(cmd->size);
1909
1910 req->params.op_type = cpu_to_le32(flash_type);
1911 req->params.op_code = cpu_to_le32(flash_opcode);
1912 req->params.data_buf_size = cpu_to_le32(buf_size);
1913
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001914 be_mcc_notify(adapter);
1915 spin_unlock_bh(&adapter->mcc_lock);
1916
1917 if (!wait_for_completion_timeout(&adapter->flash_compl,
1918 msecs_to_jiffies(12000)))
1919 status = -1;
1920 else
1921 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001922
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001923 return status;
1924
1925err_unlock:
1926 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001927 return status;
1928}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001929
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001930int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1931 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001932{
1933 struct be_mcc_wrb *wrb;
1934 struct be_cmd_write_flashrom *req;
1935 int status;
1936
1937 spin_lock_bh(&adapter->mcc_lock);
1938
1939 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001940 if (!wrb) {
1941 status = -EBUSY;
1942 goto err;
1943 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001944 req = embedded_payload(wrb);
1945
Ajit Khaparded744b442009-12-03 06:12:06 +00001946 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1947 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001948
1949 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1950 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1951
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001952 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001953 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001954 req->params.offset = cpu_to_le32(offset);
1955 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001956
1957 status = be_mcc_notify_wait(adapter);
1958 if (!status)
1959 memcpy(flashed_crc, req->params.data_buf, 4);
1960
Sathya Perla713d03942009-11-22 22:02:45 +00001961err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001962 spin_unlock_bh(&adapter->mcc_lock);
1963 return status;
1964}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001965
Dan Carpenterc196b022010-05-26 04:47:39 +00001966int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001967 struct be_dma_mem *nonemb_cmd)
1968{
1969 struct be_mcc_wrb *wrb;
1970 struct be_cmd_req_acpi_wol_magic_config *req;
1971 struct be_sge *sge;
1972 int status;
1973
1974 spin_lock_bh(&adapter->mcc_lock);
1975
1976 wrb = wrb_from_mccq(adapter);
1977 if (!wrb) {
1978 status = -EBUSY;
1979 goto err;
1980 }
1981 req = nonemb_cmd->va;
1982 sge = nonembedded_sgl(wrb);
1983
1984 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1985 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1986
1987 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1988 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1989 memcpy(req->magic_mac, mac, ETH_ALEN);
1990
1991 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1992 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1993 sge->len = cpu_to_le32(nonemb_cmd->size);
1994
1995 status = be_mcc_notify_wait(adapter);
1996
1997err:
1998 spin_unlock_bh(&adapter->mcc_lock);
1999 return status;
2000}
Suresh Rff33a6e2009-12-03 16:15:52 -08002001
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002002int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2003 u8 loopback_type, u8 enable)
2004{
2005 struct be_mcc_wrb *wrb;
2006 struct be_cmd_req_set_lmode *req;
2007 int status;
2008
2009 spin_lock_bh(&adapter->mcc_lock);
2010
2011 wrb = wrb_from_mccq(adapter);
2012 if (!wrb) {
2013 status = -EBUSY;
2014 goto err;
2015 }
2016
2017 req = embedded_payload(wrb);
2018
2019 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2020 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
2021
2022 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2023 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
2024 sizeof(*req));
2025
2026 req->src_port = port_num;
2027 req->dest_port = port_num;
2028 req->loopback_type = loopback_type;
2029 req->loopback_state = enable;
2030
2031 status = be_mcc_notify_wait(adapter);
2032err:
2033 spin_unlock_bh(&adapter->mcc_lock);
2034 return status;
2035}
2036
Suresh Rff33a6e2009-12-03 16:15:52 -08002037int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2038 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2039{
2040 struct be_mcc_wrb *wrb;
2041 struct be_cmd_req_loopback_test *req;
2042 int status;
2043
2044 spin_lock_bh(&adapter->mcc_lock);
2045
2046 wrb = wrb_from_mccq(adapter);
2047 if (!wrb) {
2048 status = -EBUSY;
2049 goto err;
2050 }
2051
2052 req = embedded_payload(wrb);
2053
2054 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2055 OPCODE_LOWLEVEL_LOOPBACK_TEST);
2056
2057 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2058 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sathya Perla3ffd0512010-06-01 00:19:33 -07002059 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002060
2061 req->pattern = cpu_to_le64(pattern);
2062 req->src_port = cpu_to_le32(port_num);
2063 req->dest_port = cpu_to_le32(port_num);
2064 req->pkt_size = cpu_to_le32(pkt_size);
2065 req->num_pkts = cpu_to_le32(num_pkts);
2066 req->loopback_type = cpu_to_le32(loopback_type);
2067
2068 status = be_mcc_notify_wait(adapter);
2069 if (!status) {
2070 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2071 status = le32_to_cpu(resp->status);
2072 }
2073
2074err:
2075 spin_unlock_bh(&adapter->mcc_lock);
2076 return status;
2077}
2078
2079int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2080 u32 byte_cnt, struct be_dma_mem *cmd)
2081{
2082 struct be_mcc_wrb *wrb;
2083 struct be_cmd_req_ddrdma_test *req;
2084 struct be_sge *sge;
2085 int status;
2086 int i, j = 0;
2087
2088 spin_lock_bh(&adapter->mcc_lock);
2089
2090 wrb = wrb_from_mccq(adapter);
2091 if (!wrb) {
2092 status = -EBUSY;
2093 goto err;
2094 }
2095 req = cmd->va;
2096 sge = nonembedded_sgl(wrb);
2097 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
2098 OPCODE_LOWLEVEL_HOST_DDR_DMA);
2099 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2100 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
2101
2102 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
2103 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
2104 sge->len = cpu_to_le32(cmd->size);
2105
2106 req->pattern = cpu_to_le64(pattern);
2107 req->byte_count = cpu_to_le32(byte_cnt);
2108 for (i = 0; i < byte_cnt; i++) {
2109 req->snd_buff[i] = (u8)(pattern >> (j*8));
2110 j++;
2111 if (j > 7)
2112 j = 0;
2113 }
2114
2115 status = be_mcc_notify_wait(adapter);
2116
2117 if (!status) {
2118 struct be_cmd_resp_ddrdma_test *resp;
2119 resp = cmd->va;
2120 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2121 resp->snd_err) {
2122 status = -1;
2123 }
2124 }
2125
2126err:
2127 spin_unlock_bh(&adapter->mcc_lock);
2128 return status;
2129}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002130
Dan Carpenterc196b022010-05-26 04:47:39 +00002131int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002132 struct be_dma_mem *nonemb_cmd)
2133{
2134 struct be_mcc_wrb *wrb;
2135 struct be_cmd_req_seeprom_read *req;
2136 struct be_sge *sge;
2137 int status;
2138
2139 spin_lock_bh(&adapter->mcc_lock);
2140
2141 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002142 if (!wrb) {
2143 status = -EBUSY;
2144 goto err;
2145 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002146 req = nonemb_cmd->va;
2147 sge = nonembedded_sgl(wrb);
2148
2149 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
2150 OPCODE_COMMON_SEEPROM_READ);
2151
2152 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2153 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
2154
2155 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
2156 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
2157 sge->len = cpu_to_le32(nonemb_cmd->size);
2158
2159 status = be_mcc_notify_wait(adapter);
2160
Ajit Khapardee45ff012011-02-04 17:18:28 +00002161err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002162 spin_unlock_bh(&adapter->mcc_lock);
2163 return status;
2164}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002165
2166int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
2167{
2168 struct be_mcc_wrb *wrb;
2169 struct be_cmd_req_get_phy_info *req;
2170 struct be_sge *sge;
2171 int status;
2172
2173 spin_lock_bh(&adapter->mcc_lock);
2174
2175 wrb = wrb_from_mccq(adapter);
2176 if (!wrb) {
2177 status = -EBUSY;
2178 goto err;
2179 }
2180
2181 req = cmd->va;
2182 sge = nonembedded_sgl(wrb);
2183
2184 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
2185 OPCODE_COMMON_GET_PHY_DETAILS);
2186
2187 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2188 OPCODE_COMMON_GET_PHY_DETAILS,
2189 sizeof(*req));
2190
2191 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
2192 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
2193 sge->len = cpu_to_le32(cmd->size);
2194
2195 status = be_mcc_notify_wait(adapter);
2196err:
2197 spin_unlock_bh(&adapter->mcc_lock);
2198 return status;
2199}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002200
2201int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2202{
2203 struct be_mcc_wrb *wrb;
2204 struct be_cmd_req_set_qos *req;
2205 int status;
2206
2207 spin_lock_bh(&adapter->mcc_lock);
2208
2209 wrb = wrb_from_mccq(adapter);
2210 if (!wrb) {
2211 status = -EBUSY;
2212 goto err;
2213 }
2214
2215 req = embedded_payload(wrb);
2216
2217 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2218 OPCODE_COMMON_SET_QOS);
2219
2220 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2221 OPCODE_COMMON_SET_QOS, sizeof(*req));
2222
2223 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002224 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2225 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002226
2227 status = be_mcc_notify_wait(adapter);
2228
2229err:
2230 spin_unlock_bh(&adapter->mcc_lock);
2231 return status;
2232}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002233
2234int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2235{
2236 struct be_mcc_wrb *wrb;
2237 struct be_cmd_req_cntl_attribs *req;
2238 struct be_cmd_resp_cntl_attribs *resp;
2239 struct be_sge *sge;
2240 int status;
2241 int payload_len = max(sizeof(*req), sizeof(*resp));
2242 struct mgmt_controller_attrib *attribs;
2243 struct be_dma_mem attribs_cmd;
2244
2245 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2246 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2247 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2248 &attribs_cmd.dma);
2249 if (!attribs_cmd.va) {
2250 dev_err(&adapter->pdev->dev,
2251 "Memory allocation failure\n");
2252 return -ENOMEM;
2253 }
2254
2255 if (mutex_lock_interruptible(&adapter->mbox_lock))
2256 return -1;
2257
2258 wrb = wrb_from_mbox(adapter);
2259 if (!wrb) {
2260 status = -EBUSY;
2261 goto err;
2262 }
2263 req = attribs_cmd.va;
2264 sge = nonembedded_sgl(wrb);
2265
2266 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
2267 OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
2268 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2269 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
2270 sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
2271 sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
2272 sge->len = cpu_to_le32(attribs_cmd.size);
2273
2274 status = be_mbox_notify_wait(adapter);
2275 if (!status) {
2276 attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
2277 sizeof(struct be_cmd_resp_hdr));
2278 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2279 }
2280
2281err:
2282 mutex_unlock(&adapter->mbox_lock);
2283 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2284 attribs_cmd.dma);
2285 return status;
2286}
Sathya Perla2e588f82011-03-11 02:49:26 +00002287
2288/* Uses mbox */
2289int be_cmd_check_native_mode(struct be_adapter *adapter)
2290{
2291 struct be_mcc_wrb *wrb;
2292 struct be_cmd_req_set_func_cap *req;
2293 int status;
2294
2295 if (mutex_lock_interruptible(&adapter->mbox_lock))
2296 return -1;
2297
2298 wrb = wrb_from_mbox(adapter);
2299 if (!wrb) {
2300 status = -EBUSY;
2301 goto err;
2302 }
2303
2304 req = embedded_payload(wrb);
2305
2306 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2307 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
2308
2309 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2310 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
2311
2312 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2313 CAPABILITY_BE3_NATIVE_ERX_API);
2314 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2315
2316 status = be_mbox_notify_wait(adapter);
2317 if (!status) {
2318 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2319 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2320 CAPABILITY_BE3_NATIVE_ERX_API;
2321 }
2322err:
2323 mutex_unlock(&adapter->mbox_lock);
2324 return status;
2325}