blob: 392771f937599d7a9731589d018d505a66c4255c [file] [log] [blame]
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001/*
2 * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02003 * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
4 * Copyright (c) 2008-2009 Felix Fietkau <nbd@openwrt.org>
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03005 *
6 * Permission to use, copy, modify, and distribute this software for any
7 * purpose with or without fee is hereby granted, provided that the above
8 * copyright notice and this permission notice appear in all copies.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 *
18 */
19
20/*************************************\
21* EEPROM access functions and helpers *
22\*************************************/
23
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
25
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030026#include "ath5k.h"
27#include "reg.h"
28#include "debug.h"
29#include "base.h"
30
Nick Kossifidis9320b5c2010-11-23 20:36:45 +020031
32/******************\
33* Helper functions *
34\******************/
35
36/*
37 * Translate binary channel representation in EEPROM to frequency
38 */
39static u16 ath5k_eeprom_bin2freq(struct ath5k_eeprom_info *ee, u16 bin,
40 unsigned int mode)
41{
42 u16 val;
43
44 if (bin == AR5K_EEPROM_CHANNEL_DIS)
45 return bin;
46
47 if (mode == AR5K_EEPROM_MODE_11A) {
48 if (ee->ee_version > AR5K_EEPROM_VERSION_3_2)
49 val = (5 * bin) + 4800;
50 else
51 val = bin > 62 ? (10 * 62) + (5 * (bin - 62)) + 5100 :
52 (bin * 10) + 5100;
53 } else {
54 if (ee->ee_version > AR5K_EEPROM_VERSION_3_2)
55 val = bin + 2300;
56 else
57 val = bin + 2400;
58 }
59
60 return val;
61}
62
63
64/*********\
65* Parsers *
66\*********/
67
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030068/*
Felix Fietkau10486432008-11-20 15:16:22 +010069 * Initialize eeprom & capabilities structs
70 */
71static int
72ath5k_eeprom_init_header(struct ath5k_hw *ah)
73{
74 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Felix Fietkau10486432008-11-20 15:16:22 +010075 u16 val;
Luis R. Rodriguez359207c2010-01-04 10:40:39 -050076 u32 cksum, offset, eep_max = AR5K_EEPROM_INFO_MAX;
Felix Fietkau10486432008-11-20 15:16:22 +010077
Felix Fietkau10486432008-11-20 15:16:22 +010078 /*
79 * Read values from EEPROM and store them in the capability structure
80 */
81 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MAGIC, ee_magic);
82 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_PROTECT, ee_protect);
83 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_REG_DOMAIN, ee_regdomain);
84 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_VERSION, ee_version);
85 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_HDR, ee_header);
86
87 /* Return if we have an old EEPROM */
88 if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_0)
89 return 0;
90
Felix Fietkau10486432008-11-20 15:16:22 +010091 /*
92 * Validate the checksum of the EEPROM date. There are some
93 * devices with invalid EEPROMs.
94 */
Luis R. Rodriguez359207c2010-01-04 10:40:39 -050095 AR5K_EEPROM_READ(AR5K_EEPROM_SIZE_UPPER, val);
96 if (val) {
97 eep_max = (val & AR5K_EEPROM_SIZE_UPPER_MASK) <<
98 AR5K_EEPROM_SIZE_ENDLOC_SHIFT;
99 AR5K_EEPROM_READ(AR5K_EEPROM_SIZE_LOWER, val);
100 eep_max = (eep_max | val) - AR5K_EEPROM_INFO_BASE;
101
102 /*
103 * Fail safe check to prevent stupid loops due
104 * to busted EEPROMs. XXX: This value is likely too
105 * big still, waiting on a better value.
106 */
107 if (eep_max > (3 * AR5K_EEPROM_INFO_MAX)) {
108 ATH5K_ERR(ah->ah_sc, "Invalid max custom EEPROM size: "
109 "%d (0x%04x) max expected: %d (0x%04x)\n",
110 eep_max, eep_max,
111 3 * AR5K_EEPROM_INFO_MAX,
112 3 * AR5K_EEPROM_INFO_MAX);
113 return -EIO;
114 }
115 }
116
117 for (cksum = 0, offset = 0; offset < eep_max; offset++) {
Felix Fietkau10486432008-11-20 15:16:22 +0100118 AR5K_EEPROM_READ(AR5K_EEPROM_INFO(offset), val);
119 cksum ^= val;
120 }
121 if (cksum != AR5K_EEPROM_INFO_CKSUM) {
Luis R. Rodriguez359207c2010-01-04 10:40:39 -0500122 ATH5K_ERR(ah->ah_sc, "Invalid EEPROM "
123 "checksum: 0x%04x eep_max: 0x%04x (%s)\n",
124 cksum, eep_max,
125 eep_max == AR5K_EEPROM_INFO_MAX ?
126 "default size" : "custom size");
Felix Fietkau10486432008-11-20 15:16:22 +0100127 return -EIO;
128 }
Felix Fietkau10486432008-11-20 15:16:22 +0100129
130 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_ANT_GAIN(ah->ah_ee_version),
131 ee_ant_gain);
132
133 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) {
134 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC0, ee_misc0);
135 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC1, ee_misc1);
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200136
137 /* XXX: Don't know which versions include these two */
138 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC2, ee_misc2);
139
140 if (ee->ee_version >= AR5K_EEPROM_VERSION_4_3)
141 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC3, ee_misc3);
142
143 if (ee->ee_version >= AR5K_EEPROM_VERSION_5_0) {
144 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC4, ee_misc4);
145 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC5, ee_misc5);
146 AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC6, ee_misc6);
147 }
Felix Fietkau10486432008-11-20 15:16:22 +0100148 }
149
150 if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_3) {
151 AR5K_EEPROM_READ(AR5K_EEPROM_OBDB0_2GHZ, val);
152 ee->ee_ob[AR5K_EEPROM_MODE_11B][0] = val & 0x7;
153 ee->ee_db[AR5K_EEPROM_MODE_11B][0] = (val >> 3) & 0x7;
154
155 AR5K_EEPROM_READ(AR5K_EEPROM_OBDB1_2GHZ, val);
156 ee->ee_ob[AR5K_EEPROM_MODE_11G][0] = val & 0x7;
157 ee->ee_db[AR5K_EEPROM_MODE_11G][0] = (val >> 3) & 0x7;
158 }
159
Nick Kossifidis1889ba02009-04-30 15:55:46 -0400160 AR5K_EEPROM_READ(AR5K_EEPROM_IS_HB63, val);
161
162 if ((ah->ah_mac_version == (AR5K_SREV_AR2425 >> 4)) && val)
163 ee->ee_is_hb63 = true;
164 else
165 ee->ee_is_hb63 = false;
166
167 AR5K_EEPROM_READ(AR5K_EEPROM_RFKILL, val);
168 ee->ee_rfkill_pin = (u8) AR5K_REG_MS(val, AR5K_EEPROM_RFKILL_GPIO_SEL);
169 ee->ee_rfkill_pol = val & AR5K_EEPROM_RFKILL_POLARITY ? true : false;
170
Nick Kossifidisc38e7a92009-08-10 03:26:55 +0300171 /* Check if PCIE_OFFSET points to PCIE_SERDES_SECTION
172 * and enable serdes programming if needed.
173 *
174 * XXX: Serdes values seem to be fixed so
175 * no need to read them here, we write them
Felix Fietkau132b1c32010-12-02 10:26:56 +0100176 * during ath5k_hw_init */
Nick Kossifidisc38e7a92009-08-10 03:26:55 +0300177 AR5K_EEPROM_READ(AR5K_EEPROM_PCIE_OFFSET, val);
178 ee->ee_serdes = (val == AR5K_EEPROM_PCIE_SERDES_SECTION) ?
179 true : false;
180
Felix Fietkau10486432008-11-20 15:16:22 +0100181 return 0;
182}
183
184
185/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300186 * Read antenna infos from eeprom
187 */
188static int ath5k_eeprom_read_ants(struct ath5k_hw *ah, u32 *offset,
189 unsigned int mode)
190{
191 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
192 u32 o = *offset;
193 u16 val;
Wojciech Dubowikfda9b7a2011-01-11 09:00:31 +0100194 int i = 0;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300195
196 AR5K_EEPROM_READ(o++, val);
197 ee->ee_switch_settling[mode] = (val >> 8) & 0x7f;
Felix Fietkau10486432008-11-20 15:16:22 +0100198 ee->ee_atn_tx_rx[mode] = (val >> 2) & 0x3f;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300199 ee->ee_ant_control[mode][i] = (val << 4) & 0x3f;
200
201 AR5K_EEPROM_READ(o++, val);
202 ee->ee_ant_control[mode][i++] |= (val >> 12) & 0xf;
203 ee->ee_ant_control[mode][i++] = (val >> 6) & 0x3f;
204 ee->ee_ant_control[mode][i++] = val & 0x3f;
205
206 AR5K_EEPROM_READ(o++, val);
207 ee->ee_ant_control[mode][i++] = (val >> 10) & 0x3f;
208 ee->ee_ant_control[mode][i++] = (val >> 4) & 0x3f;
209 ee->ee_ant_control[mode][i] = (val << 2) & 0x3f;
210
211 AR5K_EEPROM_READ(o++, val);
212 ee->ee_ant_control[mode][i++] |= (val >> 14) & 0x3;
213 ee->ee_ant_control[mode][i++] = (val >> 8) & 0x3f;
214 ee->ee_ant_control[mode][i++] = (val >> 2) & 0x3f;
215 ee->ee_ant_control[mode][i] = (val << 4) & 0x3f;
216
217 AR5K_EEPROM_READ(o++, val);
218 ee->ee_ant_control[mode][i++] |= (val >> 12) & 0xf;
219 ee->ee_ant_control[mode][i++] = (val >> 6) & 0x3f;
220 ee->ee_ant_control[mode][i++] = val & 0x3f;
221
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400222 /* Get antenna switch tables */
223 ah->ah_ant_ctl[mode][AR5K_ANT_CTL] =
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200224 (ee->ee_ant_control[mode][0] << 4);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400225 ah->ah_ant_ctl[mode][AR5K_ANT_SWTABLE_A] =
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300226 ee->ee_ant_control[mode][1] |
227 (ee->ee_ant_control[mode][2] << 6) |
228 (ee->ee_ant_control[mode][3] << 12) |
229 (ee->ee_ant_control[mode][4] << 18) |
230 (ee->ee_ant_control[mode][5] << 24);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400231 ah->ah_ant_ctl[mode][AR5K_ANT_SWTABLE_B] =
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300232 ee->ee_ant_control[mode][6] |
233 (ee->ee_ant_control[mode][7] << 6) |
234 (ee->ee_ant_control[mode][8] << 12) |
235 (ee->ee_ant_control[mode][9] << 18) |
236 (ee->ee_ant_control[mode][10] << 24);
237
238 /* return new offset */
239 *offset = o;
240
241 return 0;
242}
243
244/*
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200245 * Read supported modes and some mode-specific calibration data
246 * from eeprom
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300247 */
248static int ath5k_eeprom_read_modes(struct ath5k_hw *ah, u32 *offset,
249 unsigned int mode)
250{
251 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
252 u32 o = *offset;
253 u16 val;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300254
Felix Fietkau10486432008-11-20 15:16:22 +0100255 ee->ee_n_piers[mode] = 0;
256 AR5K_EEPROM_READ(o++, val);
257 ee->ee_adc_desired_size[mode] = (s8)((val >> 8) & 0xff);
258 switch(mode) {
259 case AR5K_EEPROM_MODE_11A:
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200260 ee->ee_ob[mode][3] = (val >> 5) & 0x7;
261 ee->ee_db[mode][3] = (val >> 2) & 0x7;
262 ee->ee_ob[mode][2] = (val << 1) & 0x7;
Felix Fietkau10486432008-11-20 15:16:22 +0100263
264 AR5K_EEPROM_READ(o++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200265 ee->ee_ob[mode][2] |= (val >> 15) & 0x1;
266 ee->ee_db[mode][2] = (val >> 12) & 0x7;
267 ee->ee_ob[mode][1] = (val >> 9) & 0x7;
268 ee->ee_db[mode][1] = (val >> 6) & 0x7;
269 ee->ee_ob[mode][0] = (val >> 3) & 0x7;
270 ee->ee_db[mode][0] = val & 0x7;
Felix Fietkau10486432008-11-20 15:16:22 +0100271 break;
272 case AR5K_EEPROM_MODE_11G:
273 case AR5K_EEPROM_MODE_11B:
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200274 ee->ee_ob[mode][1] = (val >> 4) & 0x7;
275 ee->ee_db[mode][1] = val & 0x7;
Felix Fietkau10486432008-11-20 15:16:22 +0100276 break;
277 }
278
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300279 AR5K_EEPROM_READ(o++, val);
280 ee->ee_tx_end2xlna_enable[mode] = (val >> 8) & 0xff;
281 ee->ee_thr_62[mode] = val & 0xff;
282
283 if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2)
284 ee->ee_thr_62[mode] = mode == AR5K_EEPROM_MODE_11A ? 15 : 28;
285
286 AR5K_EEPROM_READ(o++, val);
287 ee->ee_tx_end2xpa_disable[mode] = (val >> 8) & 0xff;
288 ee->ee_tx_frm2xpa_enable[mode] = val & 0xff;
289
290 AR5K_EEPROM_READ(o++, val);
291 ee->ee_pga_desired_size[mode] = (val >> 8) & 0xff;
292
293 if ((val & 0xff) & 0x80)
294 ee->ee_noise_floor_thr[mode] = -((((val & 0xff) ^ 0xff)) + 1);
295 else
296 ee->ee_noise_floor_thr[mode] = val & 0xff;
297
298 if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2)
299 ee->ee_noise_floor_thr[mode] =
300 mode == AR5K_EEPROM_MODE_11A ? -54 : -1;
301
302 AR5K_EEPROM_READ(o++, val);
303 ee->ee_xlna_gain[mode] = (val >> 5) & 0xff;
304 ee->ee_x_gain[mode] = (val >> 1) & 0xf;
305 ee->ee_xpd[mode] = val & 0x1;
306
Bruno Randolf687c8ff2010-03-09 16:56:21 +0900307 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0 &&
308 mode != AR5K_EEPROM_MODE_11B)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300309 ee->ee_fixed_bias[mode] = (val >> 13) & 0x1;
310
311 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_3_3) {
312 AR5K_EEPROM_READ(o++, val);
313 ee->ee_false_detect[mode] = (val >> 6) & 0x7f;
314
315 if (mode == AR5K_EEPROM_MODE_11A)
316 ee->ee_xr_power[mode] = val & 0x3f;
317 else {
Bruno Randolf687c8ff2010-03-09 16:56:21 +0900318 /* b_DB_11[bg] and b_OB_11[bg] */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300319 ee->ee_ob[mode][0] = val & 0x7;
320 ee->ee_db[mode][0] = (val >> 3) & 0x7;
321 }
322 }
323
324 if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_4) {
325 ee->ee_i_gain[mode] = AR5K_EEPROM_I_GAIN;
326 ee->ee_cck_ofdm_power_delta = AR5K_EEPROM_CCK_OFDM_DELTA;
327 } else {
328 ee->ee_i_gain[mode] = (val >> 13) & 0x7;
329
330 AR5K_EEPROM_READ(o++, val);
331 ee->ee_i_gain[mode] |= (val << 3) & 0x38;
332
Felix Fietkau10486432008-11-20 15:16:22 +0100333 if (mode == AR5K_EEPROM_MODE_11G) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300334 ee->ee_cck_ofdm_power_delta = (val >> 3) & 0xff;
Felix Fietkau10486432008-11-20 15:16:22 +0100335 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_6)
336 ee->ee_scaled_cck_delta = (val >> 11) & 0x1f;
337 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300338 }
339
340 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0 &&
341 mode == AR5K_EEPROM_MODE_11A) {
342 ee->ee_i_cal[mode] = (val >> 8) & 0x3f;
343 ee->ee_q_cal[mode] = (val >> 3) & 0x1f;
344 }
345
Felix Fietkau10486432008-11-20 15:16:22 +0100346 if (ah->ah_ee_version < AR5K_EEPROM_VERSION_4_0)
347 goto done;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300348
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200349 /* Note: >= v5 have bg freq piers on another location
350 * so these freq piers are ignored for >= v5 (should be 0xff
351 * anyway) */
Felix Fietkau10486432008-11-20 15:16:22 +0100352 switch(mode) {
353 case AR5K_EEPROM_MODE_11A:
354 if (ah->ah_ee_version < AR5K_EEPROM_VERSION_4_1)
355 break;
356
357 AR5K_EEPROM_READ(o++, val);
358 ee->ee_margin_tx_rx[mode] = val & 0x3f;
359 break;
360 case AR5K_EEPROM_MODE_11B:
361 AR5K_EEPROM_READ(o++, val);
362
363 ee->ee_pwr_cal_b[0].freq =
364 ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
365 if (ee->ee_pwr_cal_b[0].freq != AR5K_EEPROM_CHANNEL_DIS)
366 ee->ee_n_piers[mode]++;
367
368 ee->ee_pwr_cal_b[1].freq =
369 ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
370 if (ee->ee_pwr_cal_b[1].freq != AR5K_EEPROM_CHANNEL_DIS)
371 ee->ee_n_piers[mode]++;
372
373 AR5K_EEPROM_READ(o++, val);
374 ee->ee_pwr_cal_b[2].freq =
375 ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
376 if (ee->ee_pwr_cal_b[2].freq != AR5K_EEPROM_CHANNEL_DIS)
377 ee->ee_n_piers[mode]++;
378
379 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
380 ee->ee_margin_tx_rx[mode] = (val >> 8) & 0x3f;
381 break;
382 case AR5K_EEPROM_MODE_11G:
383 AR5K_EEPROM_READ(o++, val);
384
385 ee->ee_pwr_cal_g[0].freq =
386 ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
387 if (ee->ee_pwr_cal_g[0].freq != AR5K_EEPROM_CHANNEL_DIS)
388 ee->ee_n_piers[mode]++;
389
390 ee->ee_pwr_cal_g[1].freq =
391 ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
392 if (ee->ee_pwr_cal_g[1].freq != AR5K_EEPROM_CHANNEL_DIS)
393 ee->ee_n_piers[mode]++;
394
395 AR5K_EEPROM_READ(o++, val);
396 ee->ee_turbo_max_power[mode] = val & 0x7f;
397 ee->ee_xr_power[mode] = (val >> 7) & 0x3f;
398
399 AR5K_EEPROM_READ(o++, val);
400 ee->ee_pwr_cal_g[2].freq =
401 ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
402 if (ee->ee_pwr_cal_g[2].freq != AR5K_EEPROM_CHANNEL_DIS)
403 ee->ee_n_piers[mode]++;
404
405 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
406 ee->ee_margin_tx_rx[mode] = (val >> 8) & 0x3f;
407
408 AR5K_EEPROM_READ(o++, val);
Bruno Randolf5f13bfa2010-03-09 16:56:10 +0900409 ee->ee_i_cal[mode] = (val >> 5) & 0x3f;
410 ee->ee_q_cal[mode] = val & 0x1f;
Felix Fietkau10486432008-11-20 15:16:22 +0100411
412 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_2) {
413 AR5K_EEPROM_READ(o++, val);
414 ee->ee_cck_ofdm_gain_delta = val & 0xff;
415 }
416 break;
417 }
418
Pavel Roskin3b3ee432009-08-26 22:30:00 -0400419 /*
420 * Read turbo mode information on newer EEPROM versions
421 */
Felix Fietkau10486432008-11-20 15:16:22 +0100422 if (ee->ee_version < AR5K_EEPROM_VERSION_5_0)
Pavel Roskin3b3ee432009-08-26 22:30:00 -0400423 goto done;
Felix Fietkau10486432008-11-20 15:16:22 +0100424
425 switch (mode){
426 case AR5K_EEPROM_MODE_11A:
427 ee->ee_switch_settling_turbo[mode] = (val >> 6) & 0x7f;
428
429 ee->ee_atn_tx_rx_turbo[mode] = (val >> 13) & 0x7;
430 AR5K_EEPROM_READ(o++, val);
431 ee->ee_atn_tx_rx_turbo[mode] |= (val & 0x7) << 3;
432 ee->ee_margin_tx_rx_turbo[mode] = (val >> 3) & 0x3f;
433
434 ee->ee_adc_desired_size_turbo[mode] = (val >> 9) & 0x7f;
435 AR5K_EEPROM_READ(o++, val);
436 ee->ee_adc_desired_size_turbo[mode] |= (val & 0x1) << 7;
437 ee->ee_pga_desired_size_turbo[mode] = (val >> 1) & 0xff;
438
439 if (AR5K_EEPROM_EEMAP(ee->ee_misc0) >=2)
440 ee->ee_pd_gain_overlap = (val >> 9) & 0xf;
441 break;
442 case AR5K_EEPROM_MODE_11G:
443 ee->ee_switch_settling_turbo[mode] = (val >> 8) & 0x7f;
444
445 ee->ee_atn_tx_rx_turbo[mode] = (val >> 15) & 0x7;
446 AR5K_EEPROM_READ(o++, val);
447 ee->ee_atn_tx_rx_turbo[mode] |= (val & 0x1f) << 1;
448 ee->ee_margin_tx_rx_turbo[mode] = (val >> 5) & 0x3f;
449
450 ee->ee_adc_desired_size_turbo[mode] = (val >> 11) & 0x7f;
451 AR5K_EEPROM_READ(o++, val);
452 ee->ee_adc_desired_size_turbo[mode] |= (val & 0x7) << 5;
453 ee->ee_pga_desired_size_turbo[mode] = (val >> 3) & 0xff;
454 break;
455 }
456
Pavel Roskin3b3ee432009-08-26 22:30:00 -0400457done:
Felix Fietkau10486432008-11-20 15:16:22 +0100458 /* return new offset */
459 *offset = o;
460
461 return 0;
462}
463
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200464/* Read mode-specific data (except power calibration data) */
Felix Fietkau10486432008-11-20 15:16:22 +0100465static int
466ath5k_eeprom_init_modes(struct ath5k_hw *ah)
467{
468 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
469 u32 mode_offset[3];
470 unsigned int mode;
471 u32 offset;
472 int ret;
473
474 /*
475 * Get values for all modes
476 */
477 mode_offset[AR5K_EEPROM_MODE_11A] = AR5K_EEPROM_MODES_11A(ah->ah_ee_version);
478 mode_offset[AR5K_EEPROM_MODE_11B] = AR5K_EEPROM_MODES_11B(ah->ah_ee_version);
479 mode_offset[AR5K_EEPROM_MODE_11G] = AR5K_EEPROM_MODES_11G(ah->ah_ee_version);
480
481 ee->ee_turbo_max_power[AR5K_EEPROM_MODE_11A] =
482 AR5K_EEPROM_HDR_T_5GHZ_DBM(ee->ee_header);
483
484 for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G; mode++) {
485 offset = mode_offset[mode];
486
487 ret = ath5k_eeprom_read_ants(ah, &offset, mode);
488 if (ret)
489 return ret;
490
491 ret = ath5k_eeprom_read_modes(ah, &offset, mode);
492 if (ret)
493 return ret;
Felix Fietkau10486432008-11-20 15:16:22 +0100494 }
495
496 /* override for older eeprom versions for better performance */
497 if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2) {
498 ee->ee_thr_62[AR5K_EEPROM_MODE_11A] = 15;
499 ee->ee_thr_62[AR5K_EEPROM_MODE_11B] = 28;
500 ee->ee_thr_62[AR5K_EEPROM_MODE_11G] = 28;
501 }
502
503 return 0;
504}
505
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200506/* Read the frequency piers for each mode (mostly used on newer eeproms with 0xff
507 * frequency mask) */
Felix Fietkau10486432008-11-20 15:16:22 +0100508static inline int
509ath5k_eeprom_read_freq_list(struct ath5k_hw *ah, int *offset, int max,
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200510 struct ath5k_chan_pcal_info *pc, unsigned int mode)
Felix Fietkau10486432008-11-20 15:16:22 +0100511{
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200512 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Felix Fietkau10486432008-11-20 15:16:22 +0100513 int o = *offset;
514 int i = 0;
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200515 u8 freq1, freq2;
Felix Fietkau10486432008-11-20 15:16:22 +0100516 u16 val;
517
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200518 ee->ee_n_piers[mode] = 0;
Felix Fietkau10486432008-11-20 15:16:22 +0100519 while(i < max) {
520 AR5K_EEPROM_READ(o++, val);
521
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200522 freq1 = val & 0xff;
523 if (!freq1)
Felix Fietkau10486432008-11-20 15:16:22 +0100524 break;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200525
526 pc[i++].freq = ath5k_eeprom_bin2freq(ee,
527 freq1, mode);
528 ee->ee_n_piers[mode]++;
529
530 freq2 = (val >> 8) & 0xff;
531 if (!freq2)
532 break;
533
534 pc[i++].freq = ath5k_eeprom_bin2freq(ee,
535 freq2, mode);
536 ee->ee_n_piers[mode]++;
Felix Fietkau10486432008-11-20 15:16:22 +0100537 }
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200538
539 /* return new offset */
Felix Fietkau10486432008-11-20 15:16:22 +0100540 *offset = o;
Felix Fietkau10486432008-11-20 15:16:22 +0100541
542 return 0;
543}
544
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200545/* Read frequency piers for 802.11a */
Felix Fietkau10486432008-11-20 15:16:22 +0100546static int
547ath5k_eeprom_init_11a_pcal_freq(struct ath5k_hw *ah, int offset)
548{
549 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
550 struct ath5k_chan_pcal_info *pcal = ee->ee_pwr_cal_a;
Wojciech Dubowikfda9b7a2011-01-11 09:00:31 +0100551 int i;
Felix Fietkau10486432008-11-20 15:16:22 +0100552 u16 val;
553 u8 mask;
554
555 if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3) {
556 ath5k_eeprom_read_freq_list(ah, &offset,
557 AR5K_EEPROM_N_5GHZ_CHAN, pcal,
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200558 AR5K_EEPROM_MODE_11A);
Felix Fietkau10486432008-11-20 15:16:22 +0100559 } else {
560 mask = AR5K_EEPROM_FREQ_M(ah->ah_ee_version);
561
562 AR5K_EEPROM_READ(offset++, val);
563 pcal[0].freq = (val >> 9) & mask;
564 pcal[1].freq = (val >> 2) & mask;
565 pcal[2].freq = (val << 5) & mask;
566
567 AR5K_EEPROM_READ(offset++, val);
568 pcal[2].freq |= (val >> 11) & 0x1f;
569 pcal[3].freq = (val >> 4) & mask;
570 pcal[4].freq = (val << 3) & mask;
571
572 AR5K_EEPROM_READ(offset++, val);
573 pcal[4].freq |= (val >> 13) & 0x7;
574 pcal[5].freq = (val >> 6) & mask;
575 pcal[6].freq = (val << 1) & mask;
576
577 AR5K_EEPROM_READ(offset++, val);
578 pcal[6].freq |= (val >> 15) & 0x1;
579 pcal[7].freq = (val >> 8) & mask;
580 pcal[8].freq = (val >> 1) & mask;
581 pcal[9].freq = (val << 6) & mask;
582
583 AR5K_EEPROM_READ(offset++, val);
584 pcal[9].freq |= (val >> 10) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +0100585
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200586 /* Fixed number of piers */
587 ee->ee_n_piers[AR5K_EEPROM_MODE_11A] = 10;
588
589 for (i = 0; i < AR5K_EEPROM_N_5GHZ_CHAN; i++) {
590 pcal[i].freq = ath5k_eeprom_bin2freq(ee,
Felix Fietkau10486432008-11-20 15:16:22 +0100591 pcal[i].freq, AR5K_EEPROM_MODE_11A);
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200592 }
Felix Fietkau10486432008-11-20 15:16:22 +0100593 }
594
595 return 0;
596}
597
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200598/* Read frequency piers for 802.11bg on eeprom versions >= 5 and eemap >= 2 */
Felix Fietkau10486432008-11-20 15:16:22 +0100599static inline int
600ath5k_eeprom_init_11bg_2413(struct ath5k_hw *ah, unsigned int mode, int offset)
601{
602 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
603 struct ath5k_chan_pcal_info *pcal;
Felix Fietkau10486432008-11-20 15:16:22 +0100604
605 switch(mode) {
606 case AR5K_EEPROM_MODE_11B:
607 pcal = ee->ee_pwr_cal_b;
608 break;
609 case AR5K_EEPROM_MODE_11G:
610 pcal = ee->ee_pwr_cal_g;
611 break;
612 default:
613 return -EINVAL;
614 }
615
616 ath5k_eeprom_read_freq_list(ah, &offset,
617 AR5K_EEPROM_N_2GHZ_CHAN_2413, pcal,
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200618 mode);
Felix Fietkau10486432008-11-20 15:16:22 +0100619
620 return 0;
621}
622
Nick Kossifidis9320b5c2010-11-23 20:36:45 +0200623
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200624/*
625 * Read power calibration for RF5111 chips
626 *
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200627 * For RF5111 we have an XPD -eXternal Power Detector- curve
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200628 * for each calibrated channel. Each curve has 0,5dB Power steps
629 * on x axis and PCDAC steps (offsets) on y axis and looks like an
630 * exponential function. To recreate the curve we read 11 points
631 * here and interpolate later.
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200632 */
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200633
634/* Used to match PCDAC steps with power values on RF5111 chips
635 * (eeprom versions < 4). For RF5111 we have 11 pre-defined PCDAC
636 * steps that match with the power values we read from eeprom. On
637 * older eeprom versions (< 3.2) these steps are equaly spaced at
Bob Copelanda180a132010-08-15 13:03:12 -0400638 * 10% of the pcdac curve -until the curve reaches its maximum-
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200639 * (11 steps from 0 to 100%) but on newer eeprom versions (>= 3.2)
640 * these 11 steps are spaced in a different way. This function returns
641 * the pcdac steps based on eeprom version and curve min/max so that we
642 * can have pcdac/pwr points.
643 */
644static inline void
645ath5k_get_pcdac_intercepts(struct ath5k_hw *ah, u8 min, u8 max, u8 *vp)
646{
Tobias Klauserbbb33882009-04-26 14:58:40 +0200647 static const u16 intercepts3[] =
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200648 { 0, 5, 10, 20, 30, 50, 70, 85, 90, 95, 100 };
Tobias Klauserbbb33882009-04-26 14:58:40 +0200649 static const u16 intercepts3_2[] =
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200650 { 0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100 };
651 const u16 *ip;
652 int i;
653
654 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_3_2)
655 ip = intercepts3_2;
656 else
657 ip = intercepts3;
658
659 for (i = 0; i < ARRAY_SIZE(intercepts3); i++)
660 vp[i] = (ip[i] * max + (100 - ip[i]) * min) / 100;
661}
662
John W. Linvillea0657842011-04-08 15:33:12 -0400663static int
664ath5k_eeprom_free_pcal_info(struct ath5k_hw *ah, int mode)
665{
666 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
667 struct ath5k_chan_pcal_info *chinfo;
668 u8 pier, pdg;
669
670 switch (mode) {
671 case AR5K_EEPROM_MODE_11A:
672 if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
673 return 0;
674 chinfo = ee->ee_pwr_cal_a;
675 break;
676 case AR5K_EEPROM_MODE_11B:
677 if (!AR5K_EEPROM_HDR_11B(ee->ee_header))
678 return 0;
679 chinfo = ee->ee_pwr_cal_b;
680 break;
681 case AR5K_EEPROM_MODE_11G:
682 if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
683 return 0;
684 chinfo = ee->ee_pwr_cal_g;
685 break;
686 default:
687 return -EINVAL;
688 }
689
690 for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
691 if (!chinfo[pier].pd_curves)
692 continue;
693
Eugene A. Shatokhina0b8de32011-06-28 23:04:51 -0400694 for (pdg = 0; pdg < AR5K_EEPROM_N_PD_CURVES; pdg++) {
John W. Linvillea0657842011-04-08 15:33:12 -0400695 struct ath5k_pdgain_info *pd =
696 &chinfo[pier].pd_curves[pdg];
697
Eugene A. Shatokhina0b8de32011-06-28 23:04:51 -0400698 kfree(pd->pd_step);
699 kfree(pd->pd_pwr);
John W. Linvillea0657842011-04-08 15:33:12 -0400700 }
701
702 kfree(chinfo[pier].pd_curves);
703 }
704
705 return 0;
706}
707
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200708/* Convert RF5111 specific data to generic raw data
709 * used by interpolation code */
710static int
711ath5k_eeprom_convert_pcal_info_5111(struct ath5k_hw *ah, int mode,
712 struct ath5k_chan_pcal_info *chinfo)
713{
714 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
715 struct ath5k_chan_pcal_info_rf5111 *pcinfo;
716 struct ath5k_pdgain_info *pd;
717 u8 pier, point, idx;
718 u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
719
720 /* Fill raw data for each calibration pier */
721 for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
722
723 pcinfo = &chinfo[pier].rf5111_info;
724
725 /* Allocate pd_curves for this cal pier */
726 chinfo[pier].pd_curves =
727 kcalloc(AR5K_EEPROM_N_PD_CURVES,
728 sizeof(struct ath5k_pdgain_info),
729 GFP_KERNEL);
730
731 if (!chinfo[pier].pd_curves)
John W. Linvillea0657842011-04-08 15:33:12 -0400732 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200733
734 /* Only one curve for RF5111
735 * find out which one and place
Walter Goldens77c20612010-05-18 04:44:54 -0700736 * in pd_curves.
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200737 * Note: ee_x_gain is reversed here */
738 for (idx = 0; idx < AR5K_EEPROM_N_PD_CURVES; idx++) {
739
740 if (!((ee->ee_x_gain[mode] >> idx) & 0x1)) {
741 pdgain_idx[0] = idx;
742 break;
743 }
744 }
745
746 ee->ee_pd_gains[mode] = 1;
747
748 pd = &chinfo[pier].pd_curves[idx];
749
750 pd->pd_points = AR5K_EEPROM_N_PWR_POINTS_5111;
751
752 /* Allocate pd points for this curve */
753 pd->pd_step = kcalloc(AR5K_EEPROM_N_PWR_POINTS_5111,
754 sizeof(u8), GFP_KERNEL);
755 if (!pd->pd_step)
John W. Linvillea0657842011-04-08 15:33:12 -0400756 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200757
758 pd->pd_pwr = kcalloc(AR5K_EEPROM_N_PWR_POINTS_5111,
759 sizeof(s16), GFP_KERNEL);
760 if (!pd->pd_pwr)
John W. Linvillea0657842011-04-08 15:33:12 -0400761 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200762
763 /* Fill raw dataset
764 * (convert power to 0.25dB units
765 * for RF5112 combatibility) */
766 for (point = 0; point < pd->pd_points; point++) {
767
768 /* Absolute values */
769 pd->pd_pwr[point] = 2 * pcinfo->pwr[point];
770
771 /* Already sorted */
772 pd->pd_step[point] = pcinfo->pcdac[point];
773 }
774
775 /* Set min/max pwr */
776 chinfo[pier].min_pwr = pd->pd_pwr[0];
777 chinfo[pier].max_pwr = pd->pd_pwr[10];
778
779 }
780
781 return 0;
John W. Linvillea0657842011-04-08 15:33:12 -0400782
783err_out:
784 ath5k_eeprom_free_pcal_info(ah, mode);
785 return -ENOMEM;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200786}
787
788/* Parse EEPROM data */
Felix Fietkau10486432008-11-20 15:16:22 +0100789static int
790ath5k_eeprom_read_pcal_info_5111(struct ath5k_hw *ah, int mode)
791{
792 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
793 struct ath5k_chan_pcal_info *pcal;
794 int offset, ret;
Nick Kossifidiseaee7cc2008-12-22 12:35:55 +0200795 int i;
Felix Fietkau10486432008-11-20 15:16:22 +0100796 u16 val;
797
798 offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
799 switch(mode) {
800 case AR5K_EEPROM_MODE_11A:
801 if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
802 return 0;
803
804 ret = ath5k_eeprom_init_11a_pcal_freq(ah,
805 offset + AR5K_EEPROM_GROUP1_OFFSET);
806 if (ret < 0)
807 return ret;
808
809 offset += AR5K_EEPROM_GROUP2_OFFSET;
810 pcal = ee->ee_pwr_cal_a;
811 break;
812 case AR5K_EEPROM_MODE_11B:
813 if (!AR5K_EEPROM_HDR_11B(ee->ee_header) &&
814 !AR5K_EEPROM_HDR_11G(ee->ee_header))
815 return 0;
816
817 pcal = ee->ee_pwr_cal_b;
818 offset += AR5K_EEPROM_GROUP3_OFFSET;
819
820 /* fixed piers */
821 pcal[0].freq = 2412;
822 pcal[1].freq = 2447;
823 pcal[2].freq = 2484;
824 ee->ee_n_piers[mode] = 3;
825 break;
826 case AR5K_EEPROM_MODE_11G:
827 if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
828 return 0;
829
830 pcal = ee->ee_pwr_cal_g;
831 offset += AR5K_EEPROM_GROUP4_OFFSET;
832
833 /* fixed piers */
834 pcal[0].freq = 2312;
835 pcal[1].freq = 2412;
836 pcal[2].freq = 2484;
837 ee->ee_n_piers[mode] = 3;
838 break;
839 default:
840 return -EINVAL;
841 }
842
843 for (i = 0; i < ee->ee_n_piers[mode]; i++) {
844 struct ath5k_chan_pcal_info_rf5111 *cdata =
845 &pcal[i].rf5111_info;
846
847 AR5K_EEPROM_READ(offset++, val);
848 cdata->pcdac_max = ((val >> 10) & AR5K_EEPROM_PCDAC_M);
849 cdata->pcdac_min = ((val >> 4) & AR5K_EEPROM_PCDAC_M);
850 cdata->pwr[0] = ((val << 2) & AR5K_EEPROM_POWER_M);
851
852 AR5K_EEPROM_READ(offset++, val);
853 cdata->pwr[0] |= ((val >> 14) & 0x3);
854 cdata->pwr[1] = ((val >> 8) & AR5K_EEPROM_POWER_M);
855 cdata->pwr[2] = ((val >> 2) & AR5K_EEPROM_POWER_M);
856 cdata->pwr[3] = ((val << 4) & AR5K_EEPROM_POWER_M);
857
858 AR5K_EEPROM_READ(offset++, val);
859 cdata->pwr[3] |= ((val >> 12) & 0xf);
860 cdata->pwr[4] = ((val >> 6) & AR5K_EEPROM_POWER_M);
861 cdata->pwr[5] = (val & AR5K_EEPROM_POWER_M);
862
863 AR5K_EEPROM_READ(offset++, val);
864 cdata->pwr[6] = ((val >> 10) & AR5K_EEPROM_POWER_M);
865 cdata->pwr[7] = ((val >> 4) & AR5K_EEPROM_POWER_M);
866 cdata->pwr[8] = ((val << 2) & AR5K_EEPROM_POWER_M);
867
868 AR5K_EEPROM_READ(offset++, val);
869 cdata->pwr[8] |= ((val >> 14) & 0x3);
870 cdata->pwr[9] = ((val >> 8) & AR5K_EEPROM_POWER_M);
871 cdata->pwr[10] = ((val >> 2) & AR5K_EEPROM_POWER_M);
872
873 ath5k_get_pcdac_intercepts(ah, cdata->pcdac_min,
874 cdata->pcdac_max, cdata->pcdac);
Felix Fietkau10486432008-11-20 15:16:22 +0100875 }
876
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200877 return ath5k_eeprom_convert_pcal_info_5111(ah, mode, pcal);
Felix Fietkau10486432008-11-20 15:16:22 +0100878}
879
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200880
881/*
882 * Read power calibration for RF5112 chips
883 *
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200884 * For RF5112 we have 4 XPD -eXternal Power Detector- curves
885 * for each calibrated channel on 0, -6, -12 and -18dbm but we only
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200886 * use the higher (3) and the lower (0) curves. Each curve has 0.5dB
887 * power steps on x axis and PCDAC steps on y axis and looks like a
888 * linear function. To recreate the curve and pass the power values
889 * on hw, we read 4 points for xpd 0 (lower gain -> max power)
890 * and 3 points for xpd 3 (higher gain -> lower power) here and
891 * interpolate later.
Nick Kossifidis0ea9c002008-12-21 04:47:39 +0200892 *
893 * Note: Many vendors just use xpd 0 so xpd 3 is zeroed.
894 */
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200895
896/* Convert RF5112 specific data to generic raw data
897 * used by interpolation code */
898static int
899ath5k_eeprom_convert_pcal_info_5112(struct ath5k_hw *ah, int mode,
900 struct ath5k_chan_pcal_info *chinfo)
901{
902 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
903 struct ath5k_chan_pcal_info_rf5112 *pcinfo;
904 u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
905 unsigned int pier, pdg, point;
906
907 /* Fill raw data for each calibration pier */
908 for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
909
910 pcinfo = &chinfo[pier].rf5112_info;
911
912 /* Allocate pd_curves for this cal pier */
913 chinfo[pier].pd_curves =
914 kcalloc(AR5K_EEPROM_N_PD_CURVES,
915 sizeof(struct ath5k_pdgain_info),
916 GFP_KERNEL);
917
918 if (!chinfo[pier].pd_curves)
John W. Linvillea0657842011-04-08 15:33:12 -0400919 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200920
921 /* Fill pd_curves */
922 for (pdg = 0; pdg < ee->ee_pd_gains[mode]; pdg++) {
923
924 u8 idx = pdgain_idx[pdg];
925 struct ath5k_pdgain_info *pd =
926 &chinfo[pier].pd_curves[idx];
927
928 /* Lowest gain curve (max power) */
929 if (pdg == 0) {
930 /* One more point for better accuracy */
931 pd->pd_points = AR5K_EEPROM_N_XPD0_POINTS;
932
933 /* Allocate pd points for this curve */
934 pd->pd_step = kcalloc(pd->pd_points,
935 sizeof(u8), GFP_KERNEL);
936
937 if (!pd->pd_step)
John W. Linvillea0657842011-04-08 15:33:12 -0400938 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200939
940 pd->pd_pwr = kcalloc(pd->pd_points,
941 sizeof(s16), GFP_KERNEL);
942
943 if (!pd->pd_pwr)
John W. Linvillea0657842011-04-08 15:33:12 -0400944 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200945
946 /* Fill raw dataset
947 * (all power levels are in 0.25dB units) */
948 pd->pd_step[0] = pcinfo->pcdac_x0[0];
949 pd->pd_pwr[0] = pcinfo->pwr_x0[0];
950
951 for (point = 1; point < pd->pd_points;
952 point++) {
953 /* Absolute values */
954 pd->pd_pwr[point] =
955 pcinfo->pwr_x0[point];
956
957 /* Deltas */
958 pd->pd_step[point] =
959 pd->pd_step[point - 1] +
960 pcinfo->pcdac_x0[point];
961 }
962
963 /* Set min power for this frequency */
964 chinfo[pier].min_pwr = pd->pd_pwr[0];
965
966 /* Highest gain curve (min power) */
967 } else if (pdg == 1) {
968
969 pd->pd_points = AR5K_EEPROM_N_XPD3_POINTS;
970
971 /* Allocate pd points for this curve */
972 pd->pd_step = kcalloc(pd->pd_points,
973 sizeof(u8), GFP_KERNEL);
974
975 if (!pd->pd_step)
John W. Linvillea0657842011-04-08 15:33:12 -0400976 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200977
978 pd->pd_pwr = kcalloc(pd->pd_points,
979 sizeof(s16), GFP_KERNEL);
980
981 if (!pd->pd_pwr)
John W. Linvillea0657842011-04-08 15:33:12 -0400982 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +0200983
984 /* Fill raw dataset
985 * (all power levels are in 0.25dB units) */
986 for (point = 0; point < pd->pd_points;
987 point++) {
988 /* Absolute values */
989 pd->pd_pwr[point] =
990 pcinfo->pwr_x3[point];
991
992 /* Fixed points */
993 pd->pd_step[point] =
994 pcinfo->pcdac_x3[point];
995 }
996
997 /* Since we have a higher gain curve
998 * override min power */
999 chinfo[pier].min_pwr = pd->pd_pwr[0];
1000 }
1001 }
1002 }
1003
1004 return 0;
John W. Linvillea0657842011-04-08 15:33:12 -04001005
1006err_out:
1007 ath5k_eeprom_free_pcal_info(ah, mode);
1008 return -ENOMEM;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001009}
1010
1011/* Parse EEPROM data */
Felix Fietkau10486432008-11-20 15:16:22 +01001012static int
1013ath5k_eeprom_read_pcal_info_5112(struct ath5k_hw *ah, int mode)
1014{
1015 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1016 struct ath5k_chan_pcal_info_rf5112 *chan_pcal_info;
1017 struct ath5k_chan_pcal_info *gen_chan_info;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001018 u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
Felix Fietkau10486432008-11-20 15:16:22 +01001019 u32 offset;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001020 u8 i, c;
Felix Fietkau10486432008-11-20 15:16:22 +01001021 u16 val;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001022 u8 pd_gains = 0;
1023
1024 /* Count how many curves we have and
1025 * identify them (which one of the 4
1026 * available curves we have on each count).
1027 * Curves are stored from lower (x0) to
1028 * higher (x3) gain */
1029 for (i = 0; i < AR5K_EEPROM_N_PD_CURVES; i++) {
1030 /* ee_x_gain[mode] is x gain mask */
1031 if ((ee->ee_x_gain[mode] >> i) & 0x1)
1032 pdgain_idx[pd_gains++] = i;
1033 }
1034 ee->ee_pd_gains[mode] = pd_gains;
1035
1036 if (pd_gains == 0 || pd_gains > 2)
1037 return -EINVAL;
Felix Fietkau10486432008-11-20 15:16:22 +01001038
1039 switch (mode) {
1040 case AR5K_EEPROM_MODE_11A:
1041 /*
1042 * Read 5GHz EEPROM channels
1043 */
1044 offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1045 ath5k_eeprom_init_11a_pcal_freq(ah, offset);
1046
1047 offset += AR5K_EEPROM_GROUP2_OFFSET;
1048 gen_chan_info = ee->ee_pwr_cal_a;
1049 break;
1050 case AR5K_EEPROM_MODE_11B:
1051 offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1052 if (AR5K_EEPROM_HDR_11A(ee->ee_header))
1053 offset += AR5K_EEPROM_GROUP3_OFFSET;
1054
1055 /* NB: frequency piers parsed during mode init */
1056 gen_chan_info = ee->ee_pwr_cal_b;
1057 break;
1058 case AR5K_EEPROM_MODE_11G:
1059 offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1060 if (AR5K_EEPROM_HDR_11A(ee->ee_header))
1061 offset += AR5K_EEPROM_GROUP4_OFFSET;
1062 else if (AR5K_EEPROM_HDR_11B(ee->ee_header))
1063 offset += AR5K_EEPROM_GROUP2_OFFSET;
1064
1065 /* NB: frequency piers parsed during mode init */
1066 gen_chan_info = ee->ee_pwr_cal_g;
1067 break;
1068 default:
1069 return -EINVAL;
1070 }
1071
1072 for (i = 0; i < ee->ee_n_piers[mode]; i++) {
1073 chan_pcal_info = &gen_chan_info[i].rf5112_info;
1074
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001075 /* Power values in quarter dB
Felix Fietkau10486432008-11-20 15:16:22 +01001076 * for the lower xpd gain curve
1077 * (0 dBm -> higher output power) */
1078 for (c = 0; c < AR5K_EEPROM_N_XPD0_POINTS; c++) {
1079 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001080 chan_pcal_info->pwr_x0[c] = (s8) (val & 0xff);
1081 chan_pcal_info->pwr_x0[++c] = (s8) ((val >> 8) & 0xff);
Felix Fietkau10486432008-11-20 15:16:22 +01001082 }
1083
1084 /* PCDAC steps
1085 * corresponding to the above power
1086 * measurements */
1087 AR5K_EEPROM_READ(offset++, val);
1088 chan_pcal_info->pcdac_x0[1] = (val & 0x1f);
1089 chan_pcal_info->pcdac_x0[2] = ((val >> 5) & 0x1f);
1090 chan_pcal_info->pcdac_x0[3] = ((val >> 10) & 0x1f);
1091
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001092 /* Power values in quarter dB
Felix Fietkau10486432008-11-20 15:16:22 +01001093 * for the higher xpd gain curve
1094 * (18 dBm -> lower output power) */
1095 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001096 chan_pcal_info->pwr_x3[0] = (s8) (val & 0xff);
1097 chan_pcal_info->pwr_x3[1] = (s8) ((val >> 8) & 0xff);
Felix Fietkau10486432008-11-20 15:16:22 +01001098
1099 AR5K_EEPROM_READ(offset++, val);
1100 chan_pcal_info->pwr_x3[2] = (val & 0xff);
1101
1102 /* PCDAC steps
1103 * corresponding to the above power
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001104 * measurements (fixed) */
Felix Fietkau10486432008-11-20 15:16:22 +01001105 chan_pcal_info->pcdac_x3[0] = 20;
1106 chan_pcal_info->pcdac_x3[1] = 35;
1107 chan_pcal_info->pcdac_x3[2] = 63;
1108
1109 if (ee->ee_version >= AR5K_EEPROM_VERSION_4_3) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001110 chan_pcal_info->pcdac_x0[0] = ((val >> 8) & 0x3f);
Felix Fietkau10486432008-11-20 15:16:22 +01001111
1112 /* Last xpd0 power level is also channel maximum */
1113 gen_chan_info[i].max_pwr = chan_pcal_info->pwr_x0[3];
1114 } else {
1115 chan_pcal_info->pcdac_x0[0] = 1;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001116 gen_chan_info[i].max_pwr = (s8) ((val >> 8) & 0xff);
Felix Fietkau10486432008-11-20 15:16:22 +01001117 }
1118
Felix Fietkau10486432008-11-20 15:16:22 +01001119 }
1120
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001121 return ath5k_eeprom_convert_pcal_info_5112(ah, mode, gen_chan_info);
Felix Fietkau10486432008-11-20 15:16:22 +01001122}
1123
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001124
1125/*
1126 * Read power calibration for RF2413 chips
1127 *
1128 * For RF2413 we have a Power to PDDAC table (Power Detector)
1129 * instead of a PCDAC and 4 pd gain curves for each calibrated channel.
1130 * Each curve has power on x axis in 0.5 db steps and PDDADC steps on y
1131 * axis and looks like an exponential function like the RF5111 curve.
1132 *
1133 * To recreate the curves we read here the points and interpolate
1134 * later. Note that in most cases only 2 (higher and lower) curves are
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001135 * used (like RF5112) but vendors have the opportunity to include all
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001136 * 4 curves on eeprom. The final curve (higher power) has an extra
1137 * point for better accuracy like RF5112.
1138 */
1139
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001140/* For RF2413 power calibration data doesn't start on a fixed location and
Bob Copelanda180a132010-08-15 13:03:12 -04001141 * if a mode is not supported, its section is missing -not zeroed-.
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001142 * So we need to calculate the starting offset for each section by using
1143 * these two functions */
1144
1145/* Return the size of each section based on the mode and the number of pd
1146 * gains available (maximum 4). */
Felix Fietkau10486432008-11-20 15:16:22 +01001147static inline unsigned int
1148ath5k_pdgains_size_2413(struct ath5k_eeprom_info *ee, unsigned int mode)
1149{
1150 static const unsigned int pdgains_size[] = { 4, 6, 9, 12 };
1151 unsigned int sz;
1152
1153 sz = pdgains_size[ee->ee_pd_gains[mode] - 1];
1154 sz *= ee->ee_n_piers[mode];
1155
1156 return sz;
1157}
1158
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001159/* Return the starting offset for a section based on the modes supported
1160 * and each section's size. */
Felix Fietkau10486432008-11-20 15:16:22 +01001161static unsigned int
1162ath5k_cal_data_offset_2413(struct ath5k_eeprom_info *ee, int mode)
1163{
1164 u32 offset = AR5K_EEPROM_CAL_DATA_START(ee->ee_misc4);
1165
1166 switch(mode) {
1167 case AR5K_EEPROM_MODE_11G:
1168 if (AR5K_EEPROM_HDR_11B(ee->ee_header))
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001169 offset += ath5k_pdgains_size_2413(ee,
1170 AR5K_EEPROM_MODE_11B) +
1171 AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001172 /* fall through */
1173 case AR5K_EEPROM_MODE_11B:
1174 if (AR5K_EEPROM_HDR_11A(ee->ee_header))
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001175 offset += ath5k_pdgains_size_2413(ee,
1176 AR5K_EEPROM_MODE_11A) +
1177 AR5K_EEPROM_N_5GHZ_CHAN / 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001178 /* fall through */
1179 case AR5K_EEPROM_MODE_11A:
1180 break;
1181 default:
1182 break;
1183 }
1184
1185 return offset;
1186}
1187
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001188/* Convert RF2413 specific data to generic raw data
1189 * used by interpolation code */
1190static int
1191ath5k_eeprom_convert_pcal_info_2413(struct ath5k_hw *ah, int mode,
1192 struct ath5k_chan_pcal_info *chinfo)
1193{
1194 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1195 struct ath5k_chan_pcal_info_rf2413 *pcinfo;
1196 u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
1197 unsigned int pier, pdg, point;
1198
1199 /* Fill raw data for each calibration pier */
1200 for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
1201
1202 pcinfo = &chinfo[pier].rf2413_info;
1203
1204 /* Allocate pd_curves for this cal pier */
1205 chinfo[pier].pd_curves =
1206 kcalloc(AR5K_EEPROM_N_PD_CURVES,
1207 sizeof(struct ath5k_pdgain_info),
1208 GFP_KERNEL);
1209
1210 if (!chinfo[pier].pd_curves)
John W. Linvillea0657842011-04-08 15:33:12 -04001211 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001212
1213 /* Fill pd_curves */
1214 for (pdg = 0; pdg < ee->ee_pd_gains[mode]; pdg++) {
1215
1216 u8 idx = pdgain_idx[pdg];
1217 struct ath5k_pdgain_info *pd =
1218 &chinfo[pier].pd_curves[idx];
1219
1220 /* One more point for the highest power
1221 * curve (lowest gain) */
1222 if (pdg == ee->ee_pd_gains[mode] - 1)
1223 pd->pd_points = AR5K_EEPROM_N_PD_POINTS;
1224 else
1225 pd->pd_points = AR5K_EEPROM_N_PD_POINTS - 1;
1226
1227 /* Allocate pd points for this curve */
1228 pd->pd_step = kcalloc(pd->pd_points,
1229 sizeof(u8), GFP_KERNEL);
1230
1231 if (!pd->pd_step)
John W. Linvillea0657842011-04-08 15:33:12 -04001232 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001233
1234 pd->pd_pwr = kcalloc(pd->pd_points,
1235 sizeof(s16), GFP_KERNEL);
1236
1237 if (!pd->pd_pwr)
John W. Linvillea0657842011-04-08 15:33:12 -04001238 goto err_out;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001239
1240 /* Fill raw dataset
1241 * convert all pwr levels to
1242 * quarter dB for RF5112 combatibility */
1243 pd->pd_step[0] = pcinfo->pddac_i[pdg];
1244 pd->pd_pwr[0] = 4 * pcinfo->pwr_i[pdg];
1245
1246 for (point = 1; point < pd->pd_points; point++) {
1247
1248 pd->pd_pwr[point] = pd->pd_pwr[point - 1] +
1249 2 * pcinfo->pwr[pdg][point - 1];
1250
1251 pd->pd_step[point] = pd->pd_step[point - 1] +
1252 pcinfo->pddac[pdg][point - 1];
1253
1254 }
1255
1256 /* Highest gain curve -> min power */
1257 if (pdg == 0)
1258 chinfo[pier].min_pwr = pd->pd_pwr[0];
1259
1260 /* Lowest gain curve -> max power */
1261 if (pdg == ee->ee_pd_gains[mode] - 1)
1262 chinfo[pier].max_pwr =
1263 pd->pd_pwr[pd->pd_points - 1];
1264 }
1265 }
1266
1267 return 0;
John W. Linvillea0657842011-04-08 15:33:12 -04001268
1269err_out:
1270 ath5k_eeprom_free_pcal_info(ah, mode);
1271 return -ENOMEM;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001272}
1273
1274/* Parse EEPROM data */
Felix Fietkau10486432008-11-20 15:16:22 +01001275static int
1276ath5k_eeprom_read_pcal_info_2413(struct ath5k_hw *ah, int mode)
1277{
1278 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001279 struct ath5k_chan_pcal_info_rf2413 *pcinfo;
1280 struct ath5k_chan_pcal_info *chinfo;
1281 u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
Felix Fietkau10486432008-11-20 15:16:22 +01001282 u32 offset;
Wojciech Dubowikfda9b7a2011-01-11 09:00:31 +01001283 int idx, i;
Felix Fietkau10486432008-11-20 15:16:22 +01001284 u16 val;
1285 u8 pd_gains = 0;
1286
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001287 /* Count how many curves we have and
1288 * identify them (which one of the 4
1289 * available curves we have on each count).
1290 * Curves are stored from higher to
1291 * lower gain so we go backwards */
1292 for (idx = AR5K_EEPROM_N_PD_CURVES - 1; idx >= 0; idx--) {
1293 /* ee_x_gain[mode] is x gain mask */
1294 if ((ee->ee_x_gain[mode] >> idx) & 0x1)
1295 pdgain_idx[pd_gains++] = idx;
1296
1297 }
Felix Fietkau10486432008-11-20 15:16:22 +01001298 ee->ee_pd_gains[mode] = pd_gains;
1299
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001300 if (pd_gains == 0)
1301 return -EINVAL;
1302
Felix Fietkau10486432008-11-20 15:16:22 +01001303 offset = ath5k_cal_data_offset_2413(ee, mode);
1304 switch (mode) {
1305 case AR5K_EEPROM_MODE_11A:
1306 if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
1307 return 0;
1308
1309 ath5k_eeprom_init_11a_pcal_freq(ah, offset);
1310 offset += AR5K_EEPROM_N_5GHZ_CHAN / 2;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001311 chinfo = ee->ee_pwr_cal_a;
Felix Fietkau10486432008-11-20 15:16:22 +01001312 break;
1313 case AR5K_EEPROM_MODE_11B:
1314 if (!AR5K_EEPROM_HDR_11B(ee->ee_header))
1315 return 0;
1316
1317 ath5k_eeprom_init_11bg_2413(ah, mode, offset);
1318 offset += AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001319 chinfo = ee->ee_pwr_cal_b;
Felix Fietkau10486432008-11-20 15:16:22 +01001320 break;
1321 case AR5K_EEPROM_MODE_11G:
1322 if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
1323 return 0;
1324
1325 ath5k_eeprom_init_11bg_2413(ah, mode, offset);
1326 offset += AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001327 chinfo = ee->ee_pwr_cal_g;
Felix Fietkau10486432008-11-20 15:16:22 +01001328 break;
1329 default:
1330 return -EINVAL;
1331 }
1332
Felix Fietkau10486432008-11-20 15:16:22 +01001333 for (i = 0; i < ee->ee_n_piers[mode]; i++) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001334 pcinfo = &chinfo[i].rf2413_info;
Felix Fietkau10486432008-11-20 15:16:22 +01001335
1336 /*
1337 * Read pwr_i, pddac_i and the first
1338 * 2 pd points (pwr, pddac)
1339 */
1340 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001341 pcinfo->pwr_i[0] = val & 0x1f;
1342 pcinfo->pddac_i[0] = (val >> 5) & 0x7f;
1343 pcinfo->pwr[0][0] = (val >> 12) & 0xf;
Felix Fietkau10486432008-11-20 15:16:22 +01001344
1345 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001346 pcinfo->pddac[0][0] = val & 0x3f;
1347 pcinfo->pwr[0][1] = (val >> 6) & 0xf;
1348 pcinfo->pddac[0][1] = (val >> 10) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001349
1350 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001351 pcinfo->pwr[0][2] = val & 0xf;
1352 pcinfo->pddac[0][2] = (val >> 4) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001353
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001354 pcinfo->pwr[0][3] = 0;
1355 pcinfo->pddac[0][3] = 0;
Felix Fietkau10486432008-11-20 15:16:22 +01001356
1357 if (pd_gains > 1) {
1358 /*
1359 * Pd gain 0 is not the last pd gain
1360 * so it only has 2 pd points.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001361 * Continue with pd gain 1.
Felix Fietkau10486432008-11-20 15:16:22 +01001362 */
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001363 pcinfo->pwr_i[1] = (val >> 10) & 0x1f;
Felix Fietkau10486432008-11-20 15:16:22 +01001364
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001365 pcinfo->pddac_i[1] = (val >> 15) & 0x1;
Felix Fietkau10486432008-11-20 15:16:22 +01001366 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001367 pcinfo->pddac_i[1] |= (val & 0x3F) << 1;
Felix Fietkau10486432008-11-20 15:16:22 +01001368
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001369 pcinfo->pwr[1][0] = (val >> 6) & 0xf;
1370 pcinfo->pddac[1][0] = (val >> 10) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001371
1372 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001373 pcinfo->pwr[1][1] = val & 0xf;
1374 pcinfo->pddac[1][1] = (val >> 4) & 0x3f;
1375 pcinfo->pwr[1][2] = (val >> 10) & 0xf;
Felix Fietkau10486432008-11-20 15:16:22 +01001376
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001377 pcinfo->pddac[1][2] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001378 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001379 pcinfo->pddac[1][2] |= (val & 0xF) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001380
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001381 pcinfo->pwr[1][3] = 0;
1382 pcinfo->pddac[1][3] = 0;
Felix Fietkau10486432008-11-20 15:16:22 +01001383 } else if (pd_gains == 1) {
1384 /*
1385 * Pd gain 0 is the last one so
1386 * read the extra point.
1387 */
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001388 pcinfo->pwr[0][3] = (val >> 10) & 0xf;
Felix Fietkau10486432008-11-20 15:16:22 +01001389
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001390 pcinfo->pddac[0][3] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001391 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001392 pcinfo->pddac[0][3] |= (val & 0xF) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001393 }
1394
1395 /*
1396 * Proceed with the other pd_gains
1397 * as above.
1398 */
1399 if (pd_gains > 2) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001400 pcinfo->pwr_i[2] = (val >> 4) & 0x1f;
1401 pcinfo->pddac_i[2] = (val >> 9) & 0x7f;
Felix Fietkau10486432008-11-20 15:16:22 +01001402
1403 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001404 pcinfo->pwr[2][0] = (val >> 0) & 0xf;
1405 pcinfo->pddac[2][0] = (val >> 4) & 0x3f;
1406 pcinfo->pwr[2][1] = (val >> 10) & 0xf;
Felix Fietkau10486432008-11-20 15:16:22 +01001407
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001408 pcinfo->pddac[2][1] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001409 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001410 pcinfo->pddac[2][1] |= (val & 0xF) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001411
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001412 pcinfo->pwr[2][2] = (val >> 4) & 0xf;
1413 pcinfo->pddac[2][2] = (val >> 8) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001414
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001415 pcinfo->pwr[2][3] = 0;
1416 pcinfo->pddac[2][3] = 0;
Felix Fietkau10486432008-11-20 15:16:22 +01001417 } else if (pd_gains == 2) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001418 pcinfo->pwr[1][3] = (val >> 4) & 0xf;
1419 pcinfo->pddac[1][3] = (val >> 8) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001420 }
1421
1422 if (pd_gains > 3) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001423 pcinfo->pwr_i[3] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001424 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001425 pcinfo->pwr_i[3] |= ((val >> 0) & 0x7) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001426
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001427 pcinfo->pddac_i[3] = (val >> 3) & 0x7f;
1428 pcinfo->pwr[3][0] = (val >> 10) & 0xf;
1429 pcinfo->pddac[3][0] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001430
1431 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001432 pcinfo->pddac[3][0] |= (val & 0xF) << 2;
1433 pcinfo->pwr[3][1] = (val >> 4) & 0xf;
1434 pcinfo->pddac[3][1] = (val >> 8) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001435
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001436 pcinfo->pwr[3][2] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001437 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001438 pcinfo->pwr[3][2] |= ((val >> 0) & 0x3) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001439
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001440 pcinfo->pddac[3][2] = (val >> 2) & 0x3f;
1441 pcinfo->pwr[3][3] = (val >> 8) & 0xf;
Felix Fietkau10486432008-11-20 15:16:22 +01001442
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001443 pcinfo->pddac[3][3] = (val >> 12) & 0xF;
Felix Fietkau10486432008-11-20 15:16:22 +01001444 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001445 pcinfo->pddac[3][3] |= ((val >> 0) & 0x3) << 4;
Felix Fietkau10486432008-11-20 15:16:22 +01001446 } else if (pd_gains == 3) {
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001447 pcinfo->pwr[2][3] = (val >> 14) & 0x3;
Felix Fietkau10486432008-11-20 15:16:22 +01001448 AR5K_EEPROM_READ(offset++, val);
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001449 pcinfo->pwr[2][3] |= ((val >> 0) & 0x3) << 2;
Felix Fietkau10486432008-11-20 15:16:22 +01001450
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001451 pcinfo->pddac[2][3] = (val >> 2) & 0x3f;
Felix Fietkau10486432008-11-20 15:16:22 +01001452 }
1453 }
1454
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001455 return ath5k_eeprom_convert_pcal_info_2413(ah, mode, chinfo);
Felix Fietkau10486432008-11-20 15:16:22 +01001456}
1457
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001458
Felix Fietkau10486432008-11-20 15:16:22 +01001459/*
1460 * Read per rate target power (this is the maximum tx power
1461 * supported by the card). This info is used when setting
1462 * tx power, no matter the channel.
1463 *
1464 * This also works for v5 EEPROMs.
1465 */
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001466static int
1467ath5k_eeprom_read_target_rate_pwr_info(struct ath5k_hw *ah, unsigned int mode)
Felix Fietkau10486432008-11-20 15:16:22 +01001468{
1469 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1470 struct ath5k_rate_pcal_info *rate_pcal_info;
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001471 u8 *rate_target_pwr_num;
Felix Fietkau10486432008-11-20 15:16:22 +01001472 u32 offset;
1473 u16 val;
Wojciech Dubowikfda9b7a2011-01-11 09:00:31 +01001474 int i;
Felix Fietkau10486432008-11-20 15:16:22 +01001475
1476 offset = AR5K_EEPROM_TARGET_PWRSTART(ee->ee_misc1);
1477 rate_target_pwr_num = &ee->ee_rate_target_pwr_num[mode];
1478 switch (mode) {
1479 case AR5K_EEPROM_MODE_11A:
1480 offset += AR5K_EEPROM_TARGET_PWR_OFF_11A(ee->ee_version);
1481 rate_pcal_info = ee->ee_rate_tpwr_a;
1482 ee->ee_rate_target_pwr_num[mode] = AR5K_EEPROM_N_5GHZ_CHAN;
1483 break;
1484 case AR5K_EEPROM_MODE_11B:
1485 offset += AR5K_EEPROM_TARGET_PWR_OFF_11B(ee->ee_version);
1486 rate_pcal_info = ee->ee_rate_tpwr_b;
1487 ee->ee_rate_target_pwr_num[mode] = 2; /* 3rd is g mode's 1st */
1488 break;
1489 case AR5K_EEPROM_MODE_11G:
1490 offset += AR5K_EEPROM_TARGET_PWR_OFF_11G(ee->ee_version);
1491 rate_pcal_info = ee->ee_rate_tpwr_g;
1492 ee->ee_rate_target_pwr_num[mode] = AR5K_EEPROM_N_2GHZ_CHAN;
1493 break;
1494 default:
1495 return -EINVAL;
1496 }
1497
1498 /* Different freq mask for older eeproms (<= v3.2) */
1499 if (ee->ee_version <= AR5K_EEPROM_VERSION_3_2) {
1500 for (i = 0; i < (*rate_target_pwr_num); i++) {
1501 AR5K_EEPROM_READ(offset++, val);
1502 rate_pcal_info[i].freq =
1503 ath5k_eeprom_bin2freq(ee, (val >> 9) & 0x7f, mode);
1504
1505 rate_pcal_info[i].target_power_6to24 = ((val >> 3) & 0x3f);
1506 rate_pcal_info[i].target_power_36 = (val << 3) & 0x3f;
1507
1508 AR5K_EEPROM_READ(offset++, val);
1509
1510 if (rate_pcal_info[i].freq == AR5K_EEPROM_CHANNEL_DIS ||
1511 val == 0) {
1512 (*rate_target_pwr_num) = i;
1513 break;
1514 }
1515
1516 rate_pcal_info[i].target_power_36 |= ((val >> 13) & 0x7);
1517 rate_pcal_info[i].target_power_48 = ((val >> 7) & 0x3f);
1518 rate_pcal_info[i].target_power_54 = ((val >> 1) & 0x3f);
1519 }
1520 } else {
1521 for (i = 0; i < (*rate_target_pwr_num); i++) {
1522 AR5K_EEPROM_READ(offset++, val);
1523 rate_pcal_info[i].freq =
1524 ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
1525
1526 rate_pcal_info[i].target_power_6to24 = ((val >> 2) & 0x3f);
1527 rate_pcal_info[i].target_power_36 = (val << 4) & 0x3f;
1528
1529 AR5K_EEPROM_READ(offset++, val);
1530
1531 if (rate_pcal_info[i].freq == AR5K_EEPROM_CHANNEL_DIS ||
1532 val == 0) {
1533 (*rate_target_pwr_num) = i;
1534 break;
1535 }
1536
1537 rate_pcal_info[i].target_power_36 |= (val >> 12) & 0xf;
1538 rate_pcal_info[i].target_power_48 = ((val >> 6) & 0x3f);
1539 rate_pcal_info[i].target_power_54 = (val & 0x3f);
1540 }
1541 }
1542
1543 return 0;
1544}
1545
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001546
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001547/*
1548 * Read per channel calibration info from EEPROM
1549 *
1550 * This info is used to calibrate the baseband power table. Imagine
1551 * that for each channel there is a power curve that's hw specific
1552 * (depends on amplifier etc) and we try to "correct" this curve using
Uwe Kleine-Königbf48aab2009-10-28 20:11:03 +01001553 * offsets we pass on to phy chip (baseband -> before amplifier) so that
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001554 * it can use accurate power values when setting tx power (takes amplifier's
1555 * performance on each channel into account).
1556 *
1557 * EEPROM provides us with the offsets for some pre-calibrated channels
1558 * and we have to interpolate to create the full table for these channels and
1559 * also the table for any channel.
1560 */
Felix Fietkau10486432008-11-20 15:16:22 +01001561static int
1562ath5k_eeprom_read_pcal_info(struct ath5k_hw *ah)
1563{
1564 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1565 int (*read_pcal)(struct ath5k_hw *hw, int mode);
1566 int mode;
1567 int err;
1568
1569 if ((ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) &&
1570 (AR5K_EEPROM_EEMAP(ee->ee_misc0) == 1))
1571 read_pcal = ath5k_eeprom_read_pcal_info_5112;
1572 else if ((ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_0) &&
1573 (AR5K_EEPROM_EEMAP(ee->ee_misc0) == 2))
1574 read_pcal = ath5k_eeprom_read_pcal_info_2413;
1575 else
1576 read_pcal = ath5k_eeprom_read_pcal_info_5111;
1577
Nick Kossifidis8e218fb2009-03-15 22:17:04 +02001578
1579 for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G;
1580 mode++) {
Felix Fietkau10486432008-11-20 15:16:22 +01001581 err = read_pcal(ah, mode);
1582 if (err)
1583 return err;
1584
1585 err = ath5k_eeprom_read_target_rate_pwr_info(ah, mode);
1586 if (err < 0)
1587 return err;
1588 }
1589
1590 return 0;
1591}
1592
Nick Kossifidis0ea9c002008-12-21 04:47:39 +02001593/* Read conformance test limits used for regulatory control */
Felix Fietkau10486432008-11-20 15:16:22 +01001594static int
1595ath5k_eeprom_read_ctl_info(struct ath5k_hw *ah)
1596{
1597 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1598 struct ath5k_edge_power *rep;
1599 unsigned int fmask, pmask;
1600 unsigned int ctl_mode;
Wojciech Dubowikfda9b7a2011-01-11 09:00:31 +01001601 int i, j;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001602 u32 offset;
1603 u16 val;
1604
Felix Fietkau10486432008-11-20 15:16:22 +01001605 pmask = AR5K_EEPROM_POWER_M;
1606 fmask = AR5K_EEPROM_FREQ_M(ee->ee_version);
1607 offset = AR5K_EEPROM_CTL(ee->ee_version);
1608 ee->ee_ctls = AR5K_EEPROM_N_CTLS(ee->ee_version);
1609 for (i = 0; i < ee->ee_ctls; i += 2) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001610 AR5K_EEPROM_READ(offset++, val);
1611 ee->ee_ctl[i] = (val >> 8) & 0xff;
1612 ee->ee_ctl[i + 1] = val & 0xff;
1613 }
1614
Felix Fietkau10486432008-11-20 15:16:22 +01001615 offset = AR5K_EEPROM_GROUP8_OFFSET;
1616 if (ee->ee_version >= AR5K_EEPROM_VERSION_4_0)
1617 offset += AR5K_EEPROM_TARGET_PWRSTART(ee->ee_misc1) -
1618 AR5K_EEPROM_GROUP5_OFFSET;
1619 else
1620 offset += AR5K_EEPROM_GROUPS_START(ee->ee_version);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001621
Felix Fietkau10486432008-11-20 15:16:22 +01001622 rep = ee->ee_ctl_pwr;
1623 for(i = 0; i < ee->ee_ctls; i++) {
1624 switch(ee->ee_ctl[i] & AR5K_CTL_MODE_M) {
1625 case AR5K_CTL_11A:
1626 case AR5K_CTL_TURBO:
1627 ctl_mode = AR5K_EEPROM_MODE_11A;
1628 break;
1629 default:
1630 ctl_mode = AR5K_EEPROM_MODE_11G;
1631 break;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001632 }
Felix Fietkau10486432008-11-20 15:16:22 +01001633 if (ee->ee_ctl[i] == 0) {
1634 if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3)
1635 offset += 8;
1636 else
1637 offset += 7;
1638 rep += AR5K_EEPROM_N_EDGES;
1639 continue;
1640 }
1641 if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3) {
1642 for (j = 0; j < AR5K_EEPROM_N_EDGES; j += 2) {
1643 AR5K_EEPROM_READ(offset++, val);
1644 rep[j].freq = (val >> 8) & fmask;
1645 rep[j + 1].freq = val & fmask;
1646 }
1647 for (j = 0; j < AR5K_EEPROM_N_EDGES; j += 2) {
1648 AR5K_EEPROM_READ(offset++, val);
1649 rep[j].edge = (val >> 8) & pmask;
1650 rep[j].flag = (val >> 14) & 1;
1651 rep[j + 1].edge = val & pmask;
1652 rep[j + 1].flag = (val >> 6) & 1;
1653 }
1654 } else {
1655 AR5K_EEPROM_READ(offset++, val);
1656 rep[0].freq = (val >> 9) & fmask;
1657 rep[1].freq = (val >> 2) & fmask;
1658 rep[2].freq = (val << 5) & fmask;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001659
Felix Fietkau10486432008-11-20 15:16:22 +01001660 AR5K_EEPROM_READ(offset++, val);
1661 rep[2].freq |= (val >> 11) & 0x1f;
1662 rep[3].freq = (val >> 4) & fmask;
1663 rep[4].freq = (val << 3) & fmask;
1664
1665 AR5K_EEPROM_READ(offset++, val);
1666 rep[4].freq |= (val >> 13) & 0x7;
1667 rep[5].freq = (val >> 6) & fmask;
1668 rep[6].freq = (val << 1) & fmask;
1669
1670 AR5K_EEPROM_READ(offset++, val);
1671 rep[6].freq |= (val >> 15) & 0x1;
1672 rep[7].freq = (val >> 8) & fmask;
1673
1674 rep[0].edge = (val >> 2) & pmask;
1675 rep[1].edge = (val << 4) & pmask;
1676
1677 AR5K_EEPROM_READ(offset++, val);
1678 rep[1].edge |= (val >> 12) & 0xf;
1679 rep[2].edge = (val >> 6) & pmask;
1680 rep[3].edge = val & pmask;
1681
1682 AR5K_EEPROM_READ(offset++, val);
1683 rep[4].edge = (val >> 10) & pmask;
1684 rep[5].edge = (val >> 4) & pmask;
1685 rep[6].edge = (val << 2) & pmask;
1686
1687 AR5K_EEPROM_READ(offset++, val);
1688 rep[6].edge |= (val >> 14) & 0x3;
1689 rep[7].edge = (val >> 8) & pmask;
1690 }
1691 for (j = 0; j < AR5K_EEPROM_N_EDGES; j++) {
1692 rep[j].freq = ath5k_eeprom_bin2freq(ee,
1693 rep[j].freq, ctl_mode);
1694 }
1695 rep += AR5K_EEPROM_N_EDGES;
1696 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001697
1698 return 0;
1699}
1700
Nick Kossifidiscd417512009-04-30 15:55:45 -04001701static int
1702ath5k_eeprom_read_spur_chans(struct ath5k_hw *ah)
1703{
1704 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1705 u32 offset;
1706 u16 val;
1707 int ret = 0, i;
1708
1709 offset = AR5K_EEPROM_CTL(ee->ee_version) +
1710 AR5K_EEPROM_N_CTLS(ee->ee_version);
1711
1712 if (ee->ee_version < AR5K_EEPROM_VERSION_5_3) {
1713 /* No spur info for 5GHz */
1714 ee->ee_spur_chans[0][0] = AR5K_EEPROM_NO_SPUR;
1715 /* 2 channels for 2GHz (2464/2420) */
1716 ee->ee_spur_chans[0][1] = AR5K_EEPROM_5413_SPUR_CHAN_1;
1717 ee->ee_spur_chans[1][1] = AR5K_EEPROM_5413_SPUR_CHAN_2;
1718 ee->ee_spur_chans[2][1] = AR5K_EEPROM_NO_SPUR;
1719 } else if (ee->ee_version >= AR5K_EEPROM_VERSION_5_3) {
1720 for (i = 0; i < AR5K_EEPROM_N_SPUR_CHANS; i++) {
1721 AR5K_EEPROM_READ(offset, val);
1722 ee->ee_spur_chans[i][0] = val;
1723 AR5K_EEPROM_READ(offset + AR5K_EEPROM_N_SPUR_CHANS,
1724 val);
1725 ee->ee_spur_chans[i][1] = val;
1726 offset++;
1727 }
1728 }
1729
1730 return ret;
1731}
Felix Fietkau10486432008-11-20 15:16:22 +01001732
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001733
1734/***********************\
1735* Init/Detach functions *
1736\***********************/
1737
1738/*
1739 * Initialize eeprom data structure
1740 */
1741int
1742ath5k_eeprom_init(struct ath5k_hw *ah)
1743{
1744 int err;
1745
1746 err = ath5k_eeprom_init_header(ah);
1747 if (err < 0)
1748 return err;
1749
1750 err = ath5k_eeprom_init_modes(ah);
1751 if (err < 0)
1752 return err;
1753
1754 err = ath5k_eeprom_read_pcal_info(ah);
1755 if (err < 0)
1756 return err;
1757
1758 err = ath5k_eeprom_read_ctl_info(ah);
1759 if (err < 0)
1760 return err;
1761
1762 err = ath5k_eeprom_read_spur_chans(ah);
1763 if (err < 0)
1764 return err;
1765
1766 return 0;
1767}
1768
1769void
1770ath5k_eeprom_detach(struct ath5k_hw *ah)
1771{
1772 u8 mode;
1773
1774 for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G; mode++)
1775 ath5k_eeprom_free_pcal_info(ah, mode);
1776}
Bruno Randolf0207c0c2010-12-21 17:30:43 +09001777
1778int
1779ath5k_eeprom_mode_from_channel(struct ieee80211_channel *channel)
1780{
1781 switch (channel->hw_value & CHANNEL_MODES) {
1782 case CHANNEL_A:
1783 case CHANNEL_XR:
1784 return AR5K_EEPROM_MODE_11A;
1785 case CHANNEL_G:
1786 return AR5K_EEPROM_MODE_11G;
1787 case CHANNEL_B:
1788 return AR5K_EEPROM_MODE_11B;
1789 default:
1790 return -1;
1791 }
1792}