blob: 1873c821df9051ebd37fe65a154ed437cb8a3608 [file] [log] [blame]
Eric Miao49cbe782009-01-20 14:15:18 +08001/*
2 * linux/arch/arm/mach-mmp/pxa168.c
3 *
4 * Code specific to PXA168
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/list.h>
Eric Miaoe2bb6652009-01-20 14:38:24 +080015#include <linux/io.h>
Eric Miao49cbe782009-01-20 14:15:18 +080016#include <linux/clk.h>
17
18#include <asm/mach/time.h>
19#include <mach/addr-map.h>
20#include <mach/cputype.h>
21#include <mach/regs-apbc.h>
Haojian Zhuanga0f266c2009-10-13 15:24:55 +080022#include <mach/regs-apmu.h>
Eric Miao49cbe782009-01-20 14:15:18 +080023#include <mach/irqs.h>
Eric Miaoe2bb6652009-01-20 14:38:24 +080024#include <mach/gpio.h>
Eric Miao49cbe782009-01-20 14:15:18 +080025#include <mach/dma.h>
26#include <mach/devices.h>
Eric Miaoa7a89d92009-01-20 17:20:56 +080027#include <mach/mfp.h>
Eric Miao49cbe782009-01-20 14:15:18 +080028
29#include "common.h"
30#include "clock.h"
31
Eric Miaoa7a89d92009-01-20 17:20:56 +080032#define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
33
34static struct mfp_addr_map pxa168_mfp_addr_map[] __initdata =
35{
36 MFP_ADDR_X(GPIO0, GPIO36, 0x04c),
37 MFP_ADDR_X(GPIO37, GPIO55, 0x000),
38 MFP_ADDR_X(GPIO56, GPIO123, 0x0e0),
39 MFP_ADDR_X(GPIO124, GPIO127, 0x0f4),
40
41 MFP_ADDR_END,
42};
43
Eric Miaoe2bb6652009-01-20 14:38:24 +080044#define APMASK(i) (GPIO_REGS_VIRT + BANK_OFF(i) + 0x09c)
45
46static void __init pxa168_init_gpio(void)
47{
48 int i;
49
50 /* enable GPIO clock */
51 __raw_writel(APBC_APBCLK | APBC_FNCLK, APBC_PXA168_GPIO);
52
53 /* unmask GPIO edge detection for all 4 banks - APMASKx */
54 for (i = 0; i < 4; i++)
55 __raw_writel(0xffffffff, APMASK(i));
56
57 pxa_init_gpio(IRQ_PXA168_GPIOX, 0, 127, NULL);
58}
59
Eric Miao49cbe782009-01-20 14:15:18 +080060void __init pxa168_init_irq(void)
61{
62 icu_init_irq();
Eric Miaoe2bb6652009-01-20 14:38:24 +080063 pxa168_init_gpio();
Eric Miao49cbe782009-01-20 14:15:18 +080064}
65
66/* APB peripheral clocks */
67static APBC_CLK(uart1, PXA168_UART1, 1, 14745600);
68static APBC_CLK(uart2, PXA168_UART2, 1, 14745600);
Eric Miao1a779202009-04-13 15:34:54 +080069static APBC_CLK(twsi0, PXA168_TWSI0, 1, 33000000);
70static APBC_CLK(twsi1, PXA168_TWSI1, 1, 33000000);
Eric Miaoa27ba762009-04-13 18:29:52 +080071static APBC_CLK(pwm1, PXA168_PWM1, 1, 13000000);
72static APBC_CLK(pwm2, PXA168_PWM2, 1, 13000000);
73static APBC_CLK(pwm3, PXA168_PWM3, 1, 13000000);
74static APBC_CLK(pwm4, PXA168_PWM4, 1, 13000000);
Eric Miao49cbe782009-01-20 14:15:18 +080075
Haojian Zhuanga0f266c2009-10-13 15:24:55 +080076static APMU_CLK(nand, NAND, 0x01db, 208000000);
77
Eric Miao49cbe782009-01-20 14:15:18 +080078/* device and clock bindings */
79static struct clk_lookup pxa168_clkregs[] = {
80 INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
81 INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
Eric Miao1a779202009-04-13 15:34:54 +080082 INIT_CLKREG(&clk_twsi0, "pxa2xx-i2c.0", NULL),
83 INIT_CLKREG(&clk_twsi1, "pxa2xx-i2c.1", NULL),
Eric Miaoa27ba762009-04-13 18:29:52 +080084 INIT_CLKREG(&clk_pwm1, "pxa168-pwm.0", NULL),
85 INIT_CLKREG(&clk_pwm2, "pxa168-pwm.1", NULL),
86 INIT_CLKREG(&clk_pwm3, "pxa168-pwm.2", NULL),
87 INIT_CLKREG(&clk_pwm4, "pxa168-pwm.3", NULL),
Haojian Zhuanga0f266c2009-10-13 15:24:55 +080088 INIT_CLKREG(&clk_nand, "pxa3xx-nand", NULL),
Eric Miao49cbe782009-01-20 14:15:18 +080089};
90
91static int __init pxa168_init(void)
92{
93 if (cpu_is_pxa168()) {
Eric Miaoa7a89d92009-01-20 17:20:56 +080094 mfp_init_base(MFPR_VIRT_BASE);
95 mfp_init_addr(pxa168_mfp_addr_map);
Eric Miao49cbe782009-01-20 14:15:18 +080096 pxa_init_dma(IRQ_PXA168_DMA_INT0, 32);
Russell King0a0300d2010-01-12 12:28:00 +000097 clkdev_add_table(ARRAY_AND_SIZE(pxa168_clkregs));
Eric Miao49cbe782009-01-20 14:15:18 +080098 }
99
100 return 0;
101}
102postcore_initcall(pxa168_init);
103
104/* system timer - clock enabled, 3.25MHz */
105#define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
106
107static void __init pxa168_timer_init(void)
108{
109 /* this is early, we have to initialize the CCU registers by
110 * ourselves instead of using clk_* API. Clock rate is defined
111 * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
112 */
113 __raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA168_TIMERS);
114
115 /* 3.25MHz, bus/functional clock enabled, release reset */
116 __raw_writel(TIMER_CLK_RST, APBC_PXA168_TIMERS);
117
118 timer_init(IRQ_PXA168_TIMER1);
119}
120
121struct sys_timer pxa168_timer = {
122 .init = pxa168_timer_init,
123};
124
125/* on-chip devices */
126PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
127PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);
Eric Miao1a779202009-04-13 15:34:54 +0800128PXA168_DEVICE(twsi0, "pxa2xx-i2c", 0, TWSI0, 0xd4011000, 0x28);
129PXA168_DEVICE(twsi1, "pxa2xx-i2c", 1, TWSI1, 0xd4025000, 0x28);
Eric Miaoa27ba762009-04-13 18:29:52 +0800130PXA168_DEVICE(pwm1, "pxa168-pwm", 0, NONE, 0xd401a000, 0x10);
131PXA168_DEVICE(pwm2, "pxa168-pwm", 1, NONE, 0xd401a400, 0x10);
132PXA168_DEVICE(pwm3, "pxa168-pwm", 2, NONE, 0xd401a800, 0x10);
133PXA168_DEVICE(pwm4, "pxa168-pwm", 3, NONE, 0xd401ac00, 0x10);
Haojian Zhuanga0f266c2009-10-13 15:24:55 +0800134PXA168_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x80, 97, 99);