blob: 29215f5f11b2835391afd9983e9e13554cf00bbb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001comment "Processor Type"
2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
7# ARM610
8config CPU_ARM610
Russell Kingc7508152008-10-26 10:55:14 +00009 bool "Support ARM610 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 select CPU_32v3
11 select CPU_CACHE_V3
12 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090013 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010014 select CPU_COPY_V3 if MMU
15 select CPU_TLB_V3 if MMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010016 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 help
18 The ARM610 is the successor to the ARM3 processor
19 and was produced by VLSI Technology Inc.
20
21 Say Y if you want support for the ARM610 processor.
22 Otherwise, say N.
23
Hyok S. Choi07e0da72006-09-26 17:37:36 +090024# ARM7TDMI
25config CPU_ARM7TDMI
26 bool "Support ARM7TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010027 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090028 select CPU_32v4T
29 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010030 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090031 select CPU_CACHE_V4
32 help
33 A 32-bit RISC microprocessor based on the ARM7 processor core
34 which has no memory control unit and cache.
35
36 Say Y if you want support for the ARM7TDMI processor.
37 Otherwise, say N.
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039# ARM710
40config CPU_ARM710
Russell Kingc7508152008-10-26 10:55:14 +000041 bool "Support ARM710 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 select CPU_32v3
43 select CPU_CACHE_V3
44 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090045 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010046 select CPU_COPY_V3 if MMU
47 select CPU_TLB_V3 if MMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010048 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 help
50 A 32-bit RISC microprocessor based on the ARM7 processor core
51 designed by Advanced RISC Machines Ltd. The ARM710 is the
52 successor to the ARM610 processor. It was released in
53 July 1994 by VLSI Technology Inc.
54
55 Say Y if you want support for the ARM710 processor.
56 Otherwise, say N.
57
58# ARM720T
59config CPU_ARM720T
Russell Kingc7508152008-10-26 10:55:14 +000060 bool "Support ARM720T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010061 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010063 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 select CPU_CACHE_V4
65 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090066 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010067 select CPU_COPY_V4WT if MMU
68 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 help
70 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
71 MMU built around an ARM7TDMI core.
72
73 Say Y if you want support for the ARM720T processor.
74 Otherwise, say N.
75
Hyok S. Choib731c312006-09-26 17:37:50 +090076# ARM740T
77config CPU_ARM740T
78 bool "Support ARM740T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +010079 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090080 select CPU_32v4T
81 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010082 select CPU_PABRT_LEGACY
Hyok S. Choib731c312006-09-26 17:37:50 +090083 select CPU_CACHE_V3 # although the core is v4t
84 select CPU_CP15_MPU
85 help
86 A 32-bit RISC processor with 8KB cache or 4KB variants,
87 write buffer and MPU(Protection Unit) built around
88 an ARM7TDMI core.
89
90 Say Y if you want support for the ARM740T processor.
91 Otherwise, say N.
92
Hyok S. Choi43f5f012006-09-26 17:38:05 +090093# ARM9TDMI
94config CPU_ARM9TDMI
95 bool "Support ARM9TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010096 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090097 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090098 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010099 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +0900100 select CPU_CACHE_V4
101 help
102 A 32-bit RISC microprocessor based on the ARM9 processor core
103 which has no memory control unit and cache.
104
105 Say Y if you want support for the ARM9TDMI processor.
106 Otherwise, say N.
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108# ARM920T
109config CPU_ARM920T
Russell Kingc7508152008-10-26 10:55:14 +0000110 bool "Support ARM920T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100111 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100113 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900116 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100117 select CPU_COPY_V4WB if MMU
118 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 help
120 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e672009-10-21 02:27:01 +0100121 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 Say Y if you want support for the ARM920T processor.
124 Otherwise, say N.
125
126# ARM922T
127config CPU_ARM922T
128 bool "Support ARM922T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100129 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100131 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 select CPU_CACHE_V4WT
133 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900134 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100135 select CPU_COPY_V4WB if MMU
136 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 help
138 The ARM922T is a version of the ARM920T, but with smaller
139 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100140 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142 Say Y if you want support for the ARM922T processor.
143 Otherwise, say N.
144
145# ARM925T
146config CPU_ARM925T
Tony Lindgrenb288f752005-07-10 19:58:08 +0100147 bool "Support ARM925T processor" if ARCH_OMAP1
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100148 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100150 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 select CPU_CACHE_V4WT
152 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900153 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100154 select CPU_COPY_V4WB if MMU
155 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 help
157 The ARM925T is a mix between the ARM920T and ARM926T, but with
158 different instruction and data caches. It is used in TI's OMAP
159 device family.
160
161 Say Y if you want support for the ARM925T processor.
162 Otherwise, say N.
163
164# ARM926T
165config CPU_ARM926T
Russell Kingc7508152008-10-26 10:55:14 +0000166 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 select CPU_32v5
168 select CPU_ABRT_EV5TJ
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100169 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900171 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100172 select CPU_COPY_V4WB if MMU
173 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 help
175 This is a variant of the ARM920. It has slightly different
176 instruction sequences for cache and TLB operations. Curiously,
177 there is no documentation on it at the ARM corporate website.
178
179 Say Y if you want support for the ARM926T processor.
180 Otherwise, say N.
181
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200182# FA526
183config CPU_FA526
184 bool
185 select CPU_32v4
186 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100187 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200188 select CPU_CACHE_VIVT
189 select CPU_CP15_MMU
190 select CPU_CACHE_FA
191 select CPU_COPY_FA if MMU
192 select CPU_TLB_FA if MMU
193 help
194 The FA526 is a version of the ARMv4 compatible processor with
195 Branch Target Buffer, Unified TLB and cache line size 16.
196
197 Say Y if you want support for the FA526 processor.
198 Otherwise, say N.
199
Hyok S. Choid60674e2006-09-26 17:38:18 +0900200# ARM940T
201config CPU_ARM940T
202 bool "Support ARM940T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100203 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900204 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900205 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100206 select CPU_PABRT_LEGACY
Hyok S. Choid60674e2006-09-26 17:38:18 +0900207 select CPU_CACHE_VIVT
208 select CPU_CP15_MPU
209 help
210 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100211 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900212 instruction and 4KB data cases, each with a 4-word line
213 length.
214
215 Say Y if you want support for the ARM940T processor.
216 Otherwise, say N.
217
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900218# ARM946E-S
219config CPU_ARM946E
220 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100221 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900222 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900223 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100224 select CPU_PABRT_LEGACY
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900225 select CPU_CACHE_VIVT
226 select CPU_CP15_MPU
227 help
228 ARM946E-S is a member of the ARM9E-S family of high-
229 performance, 32-bit system-on-chip processor solutions.
230 The TCM and ARMv5TE 32-bit instruction set is supported.
231
232 Say Y if you want support for the ARM946E-S processor.
233 Otherwise, say N.
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235# ARM1020 - needs validating
236config CPU_ARM1020
Russell Kingc7508152008-10-26 10:55:14 +0000237 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 select CPU_32v5
239 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100240 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 select CPU_CACHE_V4WT
242 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900243 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100244 select CPU_COPY_V4WB if MMU
245 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 help
247 The ARM1020 is the 32K cached version of the ARM10 processor,
248 with an addition of a floating-point unit.
249
250 Say Y if you want support for the ARM1020 processor.
251 Otherwise, say N.
252
253# ARM1020E - needs validating
254config CPU_ARM1020E
Russell Kingc7508152008-10-26 10:55:14 +0000255 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 select CPU_32v5
257 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100258 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 select CPU_CACHE_V4WT
260 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900261 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100262 select CPU_COPY_V4WB if MMU
263 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 depends on n
265
266# ARM1022E
267config CPU_ARM1022
Russell Kingc7508152008-10-26 10:55:14 +0000268 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 select CPU_32v5
270 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100271 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900273 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100274 select CPU_COPY_V4WB if MMU # can probably do better
275 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 help
277 The ARM1022E is an implementation of the ARMv5TE architecture
278 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
279 embedded trace macrocell, and a floating-point unit.
280
281 Say Y if you want support for the ARM1022E processor.
282 Otherwise, say N.
283
284# ARM1026EJ-S
285config CPU_ARM1026
Russell Kingc7508152008-10-26 10:55:14 +0000286 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 select CPU_32v5
288 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100289 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900291 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100292 select CPU_COPY_V4WB if MMU # can probably do better
293 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 help
295 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
296 based upon the ARM10 integer core.
297
298 Say Y if you want support for the ARM1026EJ-S processor.
299 Otherwise, say N.
300
301# SA110
302config CPU_SA110
Russell Kingc7508152008-10-26 10:55:14 +0000303 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 select CPU_32v3 if ARCH_RPC
305 select CPU_32v4 if !ARCH_RPC
306 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100307 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 select CPU_CACHE_V4WB
309 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900310 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100311 select CPU_COPY_V4WB if MMU
312 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 help
314 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
315 is available at five speeds ranging from 100 MHz to 233 MHz.
316 More information is available at
317 <http://developer.intel.com/design/strong/sa110.htm>.
318
319 Say Y if you want support for the SA-110 processor.
320 Otherwise, say N.
321
322# SA1100
323config CPU_SA1100
324 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 select CPU_32v4
326 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100327 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 select CPU_CACHE_V4WB
329 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900330 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100331 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333# XScale
334config CPU_XSCALE
335 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 select CPU_32v5
337 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100338 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900340 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100341 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100343# XScale Core Version 3
344config CPU_XSC3
345 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100346 select CPU_32v5
347 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100348 select CPU_PABRT_LEGACY
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100349 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900350 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100351 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100352 select IO_36
353
Eric Miao49cbe782009-01-20 14:15:18 +0800354# Marvell PJ1 (Mohawk)
355config CPU_MOHAWK
356 bool
357 select CPU_32v5
358 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100359 select CPU_PABRT_LEGACY
Eric Miao49cbe782009-01-20 14:15:18 +0800360 select CPU_CACHE_VIVT
361 select CPU_CP15_MMU
362 select CPU_TLB_V4WBI if MMU
363 select CPU_COPY_V4WB if MMU
364
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400365# Feroceon
366config CPU_FEROCEON
367 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400368 select CPU_32v5
369 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100370 select CPU_PABRT_LEGACY
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400371 select CPU_CACHE_VIVT
372 select CPU_CP15_MMU
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400373 select CPU_COPY_FEROCEON if MMU
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200374 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400375
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200376config CPU_FEROCEON_OLD_ID
377 bool "Accept early Feroceon cores with an ARM926 ID"
378 depends on CPU_FEROCEON && !CPU_ARM926T
379 default y
380 help
381 This enables the usage of some old Feroceon cores
382 for which the CPU ID is equal to the ARM926 ID.
383 Relevant for Feroceon-1850 and early Feroceon-2850.
384
Haojian Zhuanga4553352010-11-24 11:54:19 +0800385# Marvell PJ4
386config CPU_PJ4
387 bool
388 select CPU_V7
389 select ARM_THUMBEE
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391# ARMv6
392config CPU_V6
Russell Kingc7862822011-01-17 18:20:05 +0000393 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 select CPU_32v6
395 select CPU_ABRT_EV6
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100396 select CPU_PABRT_V6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 select CPU_CACHE_V6
398 select CPU_CACHE_VIPT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900399 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100400 select CPU_HAS_ASID if MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100401 select CPU_COPY_V6 if MMU
402 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Russell King4a5f79e2005-11-03 15:48:21 +0000404# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000405config CPU_V6K
Russell Kingc7862822011-01-17 18:20:05 +0000406 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell Kinge399b1a2011-01-17 15:08:32 +0000407 select CPU_32v6
408 select CPU_32v6K if !ARCH_OMAP2
409 select CPU_ABRT_EV6
410 select CPU_PABRT_V6
411 select CPU_CACHE_V6
412 select CPU_CACHE_VIPT
413 select CPU_CP15_MMU
414 select CPU_HAS_ASID if MMU
415 select CPU_COPY_V6 if MMU
416 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000417
Catalin Marinas23688e92007-05-08 22:45:26 +0100418# ARMv7
419config CPU_V7
Colin Tuckley1b504bb2009-05-30 13:56:12 +0100420 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Tony Lindgren1a28e3d2010-02-01 23:30:26 +0100421 select CPU_32v6K if !ARCH_OMAP2
Catalin Marinas23688e92007-05-08 22:45:26 +0100422 select CPU_32v7
423 select CPU_ABRT_EV7
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100424 select CPU_PABRT_V7
Catalin Marinas23688e92007-05-08 22:45:26 +0100425 select CPU_CACHE_V7
426 select CPU_CACHE_VIPT
427 select CPU_CP15_MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100428 select CPU_HAS_ASID if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100429 select CPU_COPY_V6 if MMU
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100430 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432# Figure out what processor architecture version we should be using.
433# This defines the compiler instruction set which depends on the machine type.
434config CPU_32v3
435 bool
Russell King60b6cf62006-06-19 17:36:43 +0100436 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000437 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000438 select CPU_USE_DOMAINS if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440config CPU_32v4
441 bool
Russell King60b6cf62006-06-19 17:36:43 +0100442 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000443 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000444 select CPU_USE_DOMAINS if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100446config CPU_32v4T
447 bool
448 select TLS_REG_EMUL if SMP || !MMU
449 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000450 select CPU_USE_DOMAINS if MMU
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452config CPU_32v5
453 bool
Russell King60b6cf62006-06-19 17:36:43 +0100454 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000455 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000456 select CPU_USE_DOMAINS if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458config CPU_32v6
459 bool
Catalin Marinas367afaf2007-07-20 11:42:51 +0100460 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Russell King8762df42011-01-17 15:53:56 +0000461 select CPU_USE_DOMAINS if CPU_V6 && MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Russell Kinge399b1a2011-01-17 15:08:32 +0000463config CPU_32v6K
464 bool "Support ARM V6K processor extensions" if !SMP
465 depends on CPU_V6 || CPU_V6K || CPU_V7
466 default y if SMP && !(ARCH_MX3 || ARCH_OMAP2)
467 help
468 Say Y here if your ARMv6 processor supports the 'K' extension.
469 This enables the kernel to use some instructions not present
470 on previous processors, and as such a kernel build with this
471 enabled will not boot on processors with do not support these
472 instructions.
473
Catalin Marinas23688e92007-05-08 22:45:26 +0100474config CPU_32v7
475 bool
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900478config CPU_ABRT_NOMMU
479 bool
480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481config CPU_ABRT_EV4
482 bool
483
484config CPU_ABRT_EV4T
485 bool
486
487config CPU_ABRT_LV4T
488 bool
489
490config CPU_ABRT_EV5T
491 bool
492
493config CPU_ABRT_EV5TJ
494 bool
495
496config CPU_ABRT_EV6
497 bool
498
Catalin Marinas23688e92007-05-08 22:45:26 +0100499config CPU_ABRT_EV7
500 bool
501
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100502config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100503 bool
504
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100505config CPU_PABRT_V6
506 bool
507
508config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100509 bool
510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511# The cache model
512config CPU_CACHE_V3
513 bool
514
515config CPU_CACHE_V4
516 bool
517
518config CPU_CACHE_V4WT
519 bool
520
521config CPU_CACHE_V4WB
522 bool
523
524config CPU_CACHE_V6
525 bool
526
Catalin Marinas23688e92007-05-08 22:45:26 +0100527config CPU_CACHE_V7
528 bool
529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530config CPU_CACHE_VIVT
531 bool
532
533config CPU_CACHE_VIPT
534 bool
535
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200536config CPU_CACHE_FA
537 bool
538
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100539if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540# The copy-page model
541config CPU_COPY_V3
542 bool
543
544config CPU_COPY_V4WT
545 bool
546
547config CPU_COPY_V4WB
548 bool
549
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400550config CPU_COPY_FEROCEON
551 bool
552
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200553config CPU_COPY_FA
554 bool
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556config CPU_COPY_V6
557 bool
558
559# This selects the TLB model
560config CPU_TLB_V3
561 bool
562 help
563 ARM Architecture Version 3 TLB.
564
565config CPU_TLB_V4WT
566 bool
567 help
568 ARM Architecture Version 4 TLB with writethrough cache.
569
570config CPU_TLB_V4WB
571 bool
572 help
573 ARM Architecture Version 4 TLB with writeback cache.
574
575config CPU_TLB_V4WBI
576 bool
577 help
578 ARM Architecture Version 4 TLB with writeback cache and invalidate
579 instruction cache entry.
580
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200581config CPU_TLB_FEROCEON
582 bool
583 help
584 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
585
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200586config CPU_TLB_FA
587 bool
588 help
589 Faraday ARM FA526 architecture, unified TLB with writeback cache
590 and invalidate instruction cache entry. Branch target buffer is
591 also supported.
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593config CPU_TLB_V6
594 bool
595
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100596config CPU_TLB_V7
597 bool
598
Dave Estese220ba62009-08-11 17:58:49 -0400599config VERIFY_PERMISSION_FAULT
600 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100601endif
602
Russell King516793c2007-05-17 10:19:23 +0100603config CPU_HAS_ASID
604 bool
605 help
606 This indicates whether the CPU has the ASID register; used to
607 tag TLB and possibly cache entries.
608
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900609config CPU_CP15
610 bool
611 help
612 Processor has the CP15 register.
613
614config CPU_CP15_MMU
615 bool
616 select CPU_CP15
617 help
618 Processor has the CP15 register, which has MMU related registers.
619
620config CPU_CP15_MPU
621 bool
622 select CPU_CP15
623 help
624 Processor has the CP15 register, which has MPU related registers.
625
Catalin Marinas247055a2010-09-13 16:03:21 +0100626config CPU_USE_DOMAINS
627 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100628 help
629 This option enables or disables the use of domain switching
630 via the set_fs() function.
631
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100632#
633# CPU supports 36-bit I/O
634#
635config IO_36
636 bool
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638comment "Processor Features"
639
640config ARM_THUMB
641 bool "Support Thumb user binaries"
Russell Kinge399b1a2011-01-17 15:08:32 +0000642 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 default y
644 help
645 Say Y if you want to include kernel support for running user space
646 Thumb binaries.
647
648 The Thumb instruction set is a compressed form of the standard ARM
649 instruction set resulting in smaller binaries at the expense of
650 slightly less efficient code.
651
652 If you don't know what this all is, saying Y is a safe choice.
653
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100654config ARM_THUMBEE
655 bool "Enable ThumbEE CPU extension"
656 depends on CPU_V7
657 help
658 Say Y here if you have a CPU with the ThumbEE extension and code to
659 make use of it. Say N for code that can run on CPUs without ThumbEE.
660
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100661config SWP_EMULATE
662 bool "Emulate SWP/SWPB instructions"
Catalin Marinase118a1d2011-01-06 19:57:53 -0800663 depends on CPU_V7 && !CPU_V6
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100664 select HAVE_PROC_CPU if PROC_FS
665 default y if SMP
666 help
667 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
668 ARMv7 multiprocessing extensions introduce the ability to disable
669 these instructions, triggering an undefined instruction exception
670 when executed. Say Y here to enable software emulation of these
671 instructions for userspace (not kernel) using LDREX/STREX.
672 Also creates /proc/cpu/swp_emulation for statistics.
673
674 In some older versions of glibc [<=2.8] SWP is used during futex
675 trylock() operations with the assumption that the code will not
676 be preempted. This invalid assumption may be more likely to fail
677 with SWP emulation enabled, leading to deadlock of the user
678 application.
679
680 NOTE: when accessing uncached shared regions, LDREX/STREX rely
681 on an external transaction monitoring block called a global
682 monitor to maintain update atomicity. If your system does not
683 implement a global monitor, this option can cause programs that
684 perform SWP operations to uncached memory to deadlock.
685
686 If unsure, say Y.
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688config CPU_BIG_ENDIAN
689 bool "Build big-endian kernel"
690 depends on ARCH_SUPPORTS_BIG_ENDIAN
691 help
692 Say Y if you plan on running a kernel in big-endian mode.
693 Note that your board must be properly built and your board
694 port must properly enable any big-endian related features
695 of your chipset/board/processor.
696
Catalin Marinas26584852009-05-30 14:00:18 +0100697config CPU_ENDIAN_BE8
698 bool
699 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000700 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100701 help
702 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
703
704config CPU_ENDIAN_BE32
705 bool
706 depends on CPU_BIG_ENDIAN
707 default !CPU_ENDIAN_BE8
708 help
709 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
710
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900711config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100712 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900713 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900714 help
715 Say Y here to select high exception vector(0xFFFF0000~).
716 The exception vector can be vary depending on the platform
717 design in nommu mode. If your platform needs to select
718 high exception vector, say Y.
719 Otherwise or if you are unsure, say N, and the low exception
720 vector (0x00000000~) will be used.
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900723 bool "Disable I-Cache (I-bit)"
724 depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 help
726 Say Y here to disable the processor instruction cache. Unless
727 you have a reason not to or are unsure, say N.
728
729config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900730 bool "Disable D-Cache (C-bit)"
731 depends on CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 help
733 Say Y here to disable the processor data cache. Unless
734 you have a reason not to or are unsure, say N.
735
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900736config CPU_DCACHE_SIZE
737 hex
738 depends on CPU_ARM740T || CPU_ARM946E
739 default 0x00001000 if CPU_ARM740T
740 default 0x00002000 # default size for ARM946E-S
741 help
742 Some cores are synthesizable to have various sized cache. For
743 ARM946E-S case, it can vary from 0KB to 1MB.
744 To support such cache operations, it is efficient to know the size
745 before compile time.
746 If your SoC is configured to have a different size, define the value
747 here with proper conditions.
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749config CPU_DCACHE_WRITETHROUGH
750 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200751 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 default y if CPU_ARM925T
753 help
754 Say Y here to use the data cache in writethrough mode. Unless you
755 specifically require this or are unsure, say N.
756
757config CPU_CACHE_ROUND_ROBIN
758 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900759 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 help
761 Say Y here to use the predictable round-robin cache replacement
762 policy. Unless you specifically require this or are unsure, say N.
763
764config CPU_BPREDICT_DISABLE
765 bool "Disable branch prediction"
Russell Kinge399b1a2011-01-17 15:08:32 +0000766 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 help
768 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100769
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100770config TLS_REG_EMUL
771 bool
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100772 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100773 An SMP system using a pre-ARMv6 processor (there are apparently
774 a few prototypes like that in existence) and therefore access to
775 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100776
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100777config NEEDS_SYSCALL_FOR_CMPXCHG
778 bool
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100779 help
780 SMP on a pre-ARMv6 processor? Well OK then.
781 Forget about fast user space cmpxchg support.
782 It is just not possible.
783
Catalin Marinasad642d92010-06-21 15:10:07 +0100784config DMA_CACHE_RWFO
785 bool "Enable read/write for ownership DMA cache maintenance"
Russell Kinge399b1a2011-01-17 15:08:32 +0000786 depends on (CPU_V6 || CPU_V6K) && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100787 default y
788 help
789 The Snoop Control Unit on ARM11MPCore does not detect the
790 cache maintenance operations and the dma_{map,unmap}_area()
791 functions may leave stale cache entries on other CPUs. By
792 enabling this option, Read or Write For Ownership in the ARMv6
793 DMA cache maintenance functions is performed. These LDR/STR
794 instructions change the cache line state to shared or modified
795 so that the cache operation has the desired effect.
796
797 Note that the workaround is only valid on processors that do
798 not perform speculative loads into the D-cache. For such
799 processors, if cache maintenance operations are not broadcast
800 in hardware, other workarounds are needed (e.g. cache
801 maintenance broadcasting in software via FIQ).
802
Catalin Marinas953233d2007-02-05 14:48:08 +0100803config OUTER_CACHE
804 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100805
Catalin Marinas319f5512010-03-24 16:47:53 +0100806config OUTER_CACHE_SYNC
807 bool
808 help
809 The outer cache has a outer_cache_fns.sync function pointer
810 that can be used to drain the write buffer of the outer cache.
811
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200812config CACHE_FEROCEON_L2
813 bool "Enable the Feroceon L2 cache controller"
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200814 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200815 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100816 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200817 help
818 This option enables the Feroceon L2 cache controller.
819
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300820config CACHE_FEROCEON_L2_WRITETHROUGH
821 bool "Force Feroceon L2 cache write through"
822 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300823 help
824 Say Y here to use the Feroceon L2 cache in writethrough mode.
825 Unless you specifically require this, say N for writeback mode.
826
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827config CACHE_L2X0
Catalin Marinasba927952008-04-18 22:43:17 +0100828 bool "Enable the L2x0 outer cache controller"
Sascha Hauercb882142009-02-08 02:00:50 +0100829 depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || \
Srinidhi Kasagar8e797a72010-04-03 19:10:45 +0100830 REALVIEW_EB_A9MP || ARCH_MX35 || ARCH_MX31 || MACH_REALVIEW_PBX || \
Russell King0b019a42010-08-10 23:17:52 +0100831 ARCH_NOMADIK || ARCH_OMAP4 || ARCH_S5PV310 || ARCH_TEGRA || \
Magnus Damm6d9598e2010-11-17 10:59:31 +0000832 ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || ARCH_SHMOBILE
Catalin Marinasba927952008-04-18 22:43:17 +0100833 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100835 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100836 help
837 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800838
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100839config CACHE_PL310
840 bool
841 depends on CACHE_L2X0
Russell Kinge399b1a2011-01-17 15:08:32 +0000842 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100843 help
844 This option enables optimisations for the PL310 cache
845 controller.
846
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200847config CACHE_TAUROS2
848 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +0800849 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200850 default y
851 select OUTER_CACHE
852 help
853 This option enables the Tauros2 L2 cache controller (as
854 found on PJ1/PJ4).
855
Eric Miao905a09d2008-06-06 16:34:03 +0800856config CACHE_XSC3L2
857 bool "Enable the L2 cache on XScale3"
858 depends on CPU_XSC3
859 default y
860 select OUTER_CACHE
861 help
862 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100863
864config ARM_L1_CACHE_SHIFT
865 int
Kukjin Kimd6d502f2010-02-22 00:02:59 +0100866 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100867 default 5
Russell King47ab0de2010-05-15 11:02:43 +0100868
869config ARM_DMA_MEM_BUFFERABLE
Russell Kinge399b1a2011-01-17 15:08:32 +0000870 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
Catalin Marinas42c4daf2010-07-01 13:22:48 +0100871 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
872 MACH_REALVIEW_PB11MP)
Russell Kinge399b1a2011-01-17 15:08:32 +0000873 default y if CPU_V6 || CPU_V6K || CPU_V7
Russell King47ab0de2010-05-15 11:02:43 +0100874 help
875 Historically, the kernel has used strongly ordered mappings to
876 provide DMA coherent memory. With the advent of ARMv7, mapping
877 memory with differing types results in unpredictable behaviour,
878 so on these CPUs, this option is forced on.
879
880 Multiple mappings with differing attributes is also unpredictable
881 on ARMv6 CPUs, but since they do not have aggressive speculative
882 prefetch, no harm appears to occur.
883
884 However, drivers may be missing the necessary barriers for ARMv6,
885 and therefore turning this on may result in unpredictable driver
886 behaviour. Therefore, we offer this as an option.
887
888 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +0100889
Catalin Marinase7c56502010-03-24 16:49:54 +0100890config ARCH_HAS_BARRIERS
891 bool
892 help
893 This option allows the use of custom mandatory barriers
894 included via the mach/barriers.h file.