Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #ifndef _ASM_IA64_PCI_H |
| 2 | #define _ASM_IA64_PCI_H |
| 3 | |
| 4 | #include <linux/mm.h> |
| 5 | #include <linux/slab.h> |
| 6 | #include <linux/spinlock.h> |
| 7 | #include <linux/string.h> |
| 8 | #include <linux/types.h> |
| 9 | |
| 10 | #include <asm/io.h> |
| 11 | #include <asm/scatterlist.h> |
Zhang, Yanmin | 8621235 | 2007-02-12 14:12:01 +0800 | [diff] [blame] | 12 | #include <asm/hw_irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | |
| 14 | /* |
| 15 | * Can be used to override the logic in pci_scan_bus for skipping already-configured bus |
| 16 | * numbers - to be used for buggy BIOSes or architectures with incomplete PCI setup by the |
| 17 | * loader. |
| 18 | */ |
| 19 | #define pcibios_assign_all_busses() 0 |
| 20 | #define pcibios_scan_all_fns(a, b) 0 |
| 21 | |
| 22 | #define PCIBIOS_MIN_IO 0x1000 |
| 23 | #define PCIBIOS_MIN_MEM 0x10000000 |
| 24 | |
| 25 | void pcibios_config_init(void); |
| 26 | |
| 27 | struct pci_dev; |
| 28 | |
| 29 | /* |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 30 | * PCI_DMA_BUS_IS_PHYS should be set to 1 if there is _necessarily_ a direct |
| 31 | * correspondence between device bus addresses and CPU physical addresses. |
| 32 | * Platforms with a hardware I/O MMU _must_ turn this off to suppress the |
| 33 | * bounce buffer handling code in the block and network device layers. |
| 34 | * Platforms with separate bus address spaces _must_ turn this off and provide |
| 35 | * a device DMA mapping implementation that takes care of the necessary |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | * address translation. |
| 37 | * |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 38 | * For now, the ia64 platforms which may have separate/multiple bus address |
| 39 | * spaces all have I/O MMUs which support the merging of physically |
| 40 | * discontiguous buffers, so we can use that as the sole factor to determine |
| 41 | * the setting of PCI_DMA_BUS_IS_PHYS. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | */ |
| 43 | extern unsigned long ia64_max_iommu_merge_mask; |
| 44 | #define PCI_DMA_BUS_IS_PHYS (ia64_max_iommu_merge_mask == ~0UL) |
| 45 | |
| 46 | static inline void |
| 47 | pcibios_set_master (struct pci_dev *dev) |
| 48 | { |
| 49 | /* No special bus mastering setup handling */ |
| 50 | } |
| 51 | |
| 52 | static inline void |
David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 53 | pcibios_penalize_isa_irq (int irq, int active) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | { |
| 55 | /* We don't do dynamic PCI IRQ allocation */ |
| 56 | } |
| 57 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | #include <asm-generic/pci-dma-compat.h> |
| 59 | |
| 60 | /* pci_unmap_{single,page} is not a nop, thus... */ |
| 61 | #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \ |
| 62 | dma_addr_t ADDR_NAME; |
| 63 | #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \ |
| 64 | __u32 LEN_NAME; |
| 65 | #define pci_unmap_addr(PTR, ADDR_NAME) \ |
| 66 | ((PTR)->ADDR_NAME) |
| 67 | #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \ |
| 68 | (((PTR)->ADDR_NAME) = (VAL)) |
| 69 | #define pci_unmap_len(PTR, LEN_NAME) \ |
| 70 | ((PTR)->LEN_NAME) |
| 71 | #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \ |
| 72 | (((PTR)->LEN_NAME) = (VAL)) |
| 73 | |
Andrew Morton | bb4a61b | 2005-06-06 23:07:46 -0700 | [diff] [blame] | 74 | #ifdef CONFIG_PCI |
David S. Miller | e24c2d9 | 2005-06-02 12:55:50 -0700 | [diff] [blame] | 75 | static inline void pci_dma_burst_advice(struct pci_dev *pdev, |
| 76 | enum pci_dma_burst_strategy *strat, |
| 77 | unsigned long *strategy_parameter) |
| 78 | { |
| 79 | unsigned long cacheline_size; |
| 80 | u8 byte; |
| 81 | |
| 82 | pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte); |
| 83 | if (byte == 0) |
| 84 | cacheline_size = 1024; |
| 85 | else |
| 86 | cacheline_size = (int) byte * 4; |
| 87 | |
| 88 | *strat = PCI_DMA_BURST_MULTIPLE; |
| 89 | *strategy_parameter = cacheline_size; |
| 90 | } |
Andrew Morton | bb4a61b | 2005-06-06 23:07:46 -0700 | [diff] [blame] | 91 | #endif |
David S. Miller | e24c2d9 | 2005-06-02 12:55:50 -0700 | [diff] [blame] | 92 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | #define HAVE_PCI_MMAP |
| 94 | extern int pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma, |
| 95 | enum pci_mmap_state mmap_state, int write_combine); |
| 96 | #define HAVE_PCI_LEGACY |
| 97 | extern int pci_mmap_legacy_page_range(struct pci_bus *bus, |
| 98 | struct vm_area_struct *vma); |
Tony Luck | 57e4acb | 2007-07-12 16:04:39 -0700 | [diff] [blame] | 99 | extern ssize_t pci_read_legacy_io(struct kobject *kobj, |
| 100 | struct bin_attribute *bin_attr, |
| 101 | char *buf, loff_t off, size_t count); |
| 102 | extern ssize_t pci_write_legacy_io(struct kobject *kobj, |
| 103 | struct bin_attribute *bin_attr, |
| 104 | char *buf, loff_t off, size_t count); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | extern int pci_mmap_legacy_mem(struct kobject *kobj, |
| 106 | struct bin_attribute *attr, |
| 107 | struct vm_area_struct *vma); |
| 108 | |
| 109 | #define pci_get_legacy_mem platform_pci_get_legacy_mem |
| 110 | #define pci_legacy_read platform_pci_legacy_read |
| 111 | #define pci_legacy_write platform_pci_legacy_write |
| 112 | |
| 113 | struct pci_window { |
| 114 | struct resource resource; |
| 115 | u64 offset; |
| 116 | }; |
| 117 | |
| 118 | struct pci_controller { |
| 119 | void *acpi_handle; |
| 120 | void *iommu; |
| 121 | int segment; |
Christoph Lameter | 514604c | 2005-07-07 16:59:00 -0700 | [diff] [blame] | 122 | int node; /* nearest node with memory or -1 for global allocation */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | |
| 124 | unsigned int windows; |
| 125 | struct pci_window *window; |
| 126 | |
| 127 | void *platform_data; |
| 128 | }; |
| 129 | |
| 130 | #define PCI_CONTROLLER(busdev) ((struct pci_controller *) busdev->sysdata) |
| 131 | #define pci_domain_nr(busdev) (PCI_CONTROLLER(busdev)->segment) |
| 132 | |
| 133 | extern struct pci_ops pci_root_ops; |
| 134 | |
| 135 | static inline int pci_proc_domain(struct pci_bus *bus) |
| 136 | { |
| 137 | return (pci_domain_nr(bus) != 0); |
| 138 | } |
| 139 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | extern void pcibios_resource_to_bus(struct pci_dev *dev, |
| 141 | struct pci_bus_region *region, struct resource *res); |
| 142 | |
| 143 | extern void pcibios_bus_to_resource(struct pci_dev *dev, |
| 144 | struct resource *res, struct pci_bus_region *region); |
| 145 | |
David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 146 | static inline struct resource * |
| 147 | pcibios_select_root(struct pci_dev *pdev, struct resource *res) |
| 148 | { |
| 149 | struct resource *root = NULL; |
| 150 | |
| 151 | if (res->flags & IORESOURCE_IO) |
| 152 | root = &ioport_resource; |
| 153 | if (res->flags & IORESOURCE_MEM) |
| 154 | root = &iomem_resource; |
| 155 | |
| 156 | return root; |
| 157 | } |
| 158 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | #define pcibios_scan_all_fns(a, b) 0 |
| 160 | |
Bartlomiej Zolnierkiewicz | 677c0a7 | 2007-01-27 13:46:54 +0100 | [diff] [blame] | 161 | #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ |
| 162 | static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel) |
| 163 | { |
Zhang, Yanmin | 8621235 | 2007-02-12 14:12:01 +0800 | [diff] [blame] | 164 | return channel ? isa_irq_to_vector(15) : isa_irq_to_vector(14); |
Bartlomiej Zolnierkiewicz | 677c0a7 | 2007-01-27 13:46:54 +0100 | [diff] [blame] | 165 | } |
| 166 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | #endif /* _ASM_IA64_PCI_H */ |