blob: 40c8b0235183859bfc087b72a509db11fdcd4490 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 2003 by Ralf Baechle
7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/sched.h>
12#include <linux/mm.h>
13
14#include <asm/cacheflush.h>
15#include <asm/processor.h>
16#include <asm/cpu.h>
17#include <asm/cpu-features.h>
18
19/* Cache operations. */
20void (*flush_cache_all)(void);
21void (*__flush_cache_all)(void);
22void (*flush_cache_mm)(struct mm_struct *mm);
23void (*flush_cache_range)(struct vm_area_struct *vma, unsigned long start,
24 unsigned long end);
Ralf Baechle53de0d42005-03-18 17:36:42 +000025void (*flush_cache_page)(struct vm_area_struct *vma, unsigned long page,
26 unsigned long pfn);
Atsushi Nemotod4264f12006-01-29 02:27:51 +090027void (*flush_icache_range)(unsigned long start, unsigned long end);
Ralf Baechle585fa722006-08-12 16:40:08 +010028void (*__flush_icache_page)(struct vm_area_struct *vma, struct page *page);
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30/* MIPS specific cache operations */
31void (*flush_cache_sigtramp)(unsigned long addr);
Ralf Baechle7e3bfc72006-04-05 20:42:04 +010032void (*local_flush_data_cache_page)(void * addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070033void (*flush_data_cache_page)(unsigned long addr);
34void (*flush_icache_all)(void);
35
Ralf Baechle9ff77c42005-03-08 14:39:39 +000036EXPORT_SYMBOL(flush_data_cache_page);
37
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_DMA_NONCOHERENT
39
40/* DMA cache operations. */
41void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
42void (*_dma_cache_wback)(unsigned long start, unsigned long size);
43void (*_dma_cache_inv)(unsigned long start, unsigned long size);
44
45EXPORT_SYMBOL(_dma_cache_wback_inv);
46EXPORT_SYMBOL(_dma_cache_wback);
47EXPORT_SYMBOL(_dma_cache_inv);
48
49#endif /* CONFIG_DMA_NONCOHERENT */
50
51/*
52 * We could optimize the case where the cache argument is not BCACHE but
53 * that seems very atypical use ...
54 */
Atsushi Nemotod4264f12006-01-29 02:27:51 +090055asmlinkage int sys_cacheflush(unsigned long addr,
Ralf Baechlefe00f942005-03-01 19:22:29 +000056 unsigned long bytes, unsigned int cache)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Atsushi Nemoto750ccf62005-10-19 19:57:14 +090058 if (bytes == 0)
59 return 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +000060 if (!access_ok(VERIFY_WRITE, (void __user *) addr, bytes))
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 return -EFAULT;
62
63 flush_icache_range(addr, addr + bytes);
64
65 return 0;
66}
67
68void __flush_dcache_page(struct page *page)
69{
70 struct address_space *mapping = page_mapping(page);
71 unsigned long addr;
72
Ralf Baechle585fa722006-08-12 16:40:08 +010073 if (PageHighMem(page))
74 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 if (mapping && !mapping_mapped(mapping)) {
76 SetPageDcacheDirty(page);
77 return;
78 }
79
80 /*
81 * We could delay the flush for the !page_mapping case too. But that
82 * case is for exec env/arg pages and those are %99 certainly going to
83 * get faulted into the tlb (and thus flushed) anyways.
84 */
85 addr = (unsigned long) page_address(page);
86 flush_data_cache_page(addr);
87}
88
89EXPORT_SYMBOL(__flush_dcache_page);
90
91void __update_cache(struct vm_area_struct *vma, unsigned long address,
92 pte_t pte)
93{
94 struct page *page;
95 unsigned long pfn, addr;
Ralf Baechle585fa722006-08-12 16:40:08 +010096 int exec = (vma->vm_flags & VM_EXEC) && !cpu_has_ic_fills_f_dc;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98 pfn = pte_pfn(pte);
Ralf Baechle585fa722006-08-12 16:40:08 +010099 if (unlikely(!pfn_valid(pfn)))
100 return;
101 page = pfn_to_page(pfn);
102 if (page_mapping(page) && Page_dcache_dirty(page)) {
103 addr = (unsigned long) page_address(page);
104 if (exec || pages_do_alias(addr, address & PAGE_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 flush_data_cache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 ClearPageDcacheDirty(page);
107 }
108}
109
Ralf Baechle02cf2112005-10-01 13:06:32 +0100110#define __weak __attribute__((weak))
111
112static char cache_panic[] __initdata = "Yeee, unsupported cache architecture.";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114void __init cpu_cache_init(void)
115{
Ralf Baechle02cf2112005-10-01 13:06:32 +0100116 if (cpu_has_3k_cache) {
117 extern void __weak r3k_cache_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Ralf Baechle02cf2112005-10-01 13:06:32 +0100119 r3k_cache_init();
120 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100122 if (cpu_has_6k_cache) {
123 extern void __weak r6k_cache_init(void);
124
125 r6k_cache_init();
126 return;
127 }
128 if (cpu_has_4k_cache) {
129 extern void __weak r4k_cache_init(void);
130
131 r4k_cache_init();
132 return;
133 }
134 if (cpu_has_8k_cache) {
135 extern void __weak r8k_cache_init(void);
136
137 r8k_cache_init();
138 return;
139 }
140 if (cpu_has_tx39_cache) {
141 extern void __weak tx39_cache_init(void);
142
143 tx39_cache_init();
144 return;
145 }
146 if (cpu_has_sb1_cache) {
147 extern void __weak sb1_cache_init(void);
148
149 sb1_cache_init();
150 return;
151 }
152
153 panic(cache_panic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}