blob: d5482d65bb37703298fe9ca2c8f64c9122b9e575 [file] [log] [blame]
Gregory Bean1963a2a2010-08-28 10:05:44 -07001/*
2 * Copyright (C) 2007 Google, Inc.
David Brown8c27e6f2011-01-07 10:20:49 -08003 * Copyright (c) 2008-2011, Code Aurora Forum. All rights reserved.
Gregory Bean1963a2a2010-08-28 10:05:44 -07004 * Author: Brian Swetland <swetland@google.com>
5 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 *
16 * The MSM peripherals are spread all over across 768MB of physical
17 * space, which makes just having a simple IO_ADDRESS macro to slide
18 * them into the right virtual location rough. Instead, we will
19 * provide a master phys->virt mapping for peripherals here.
20 *
21 */
22
23#ifndef __ASM_ARCH_MSM_IOMAP_8X60_H
24#define __ASM_ARCH_MSM_IOMAP_8X60_H
25
26/* Physical base address and size of peripherals.
27 * Ordered by the virtual base addresses they will be mapped at.
28 *
29 * MSM_VIC_BASE must be an value that can be loaded via a "mov"
30 * instruction, otherwise entry-macro.S will not compile.
31 *
32 * If you add or remove entries here, you'll want to edit the
33 * msm_io_desc array in arch/arm/mach-msm/io.c to reflect your
34 * changes.
35 *
36 */
37
Steve Muckle6cf6dfe2010-01-06 14:55:24 -080038#define MSM_QGIC_DIST_BASE IOMEM(0xF0000000)
39#define MSM_QGIC_DIST_PHYS 0x02080000
40#define MSM_QGIC_DIST_SIZE SZ_4K
41
42#define MSM_QGIC_CPU_BASE IOMEM(0xF0001000)
43#define MSM_QGIC_CPU_PHYS 0x02081000
44#define MSM_QGIC_CPU_SIZE SZ_4K
45
46#define MSM_ACC_BASE IOMEM(0xF0002000)
47#define MSM_ACC_PHYS 0x02001000
48#define MSM_ACC_SIZE SZ_4K
49
50#define MSM_GCC_BASE IOMEM(0xF0003000)
51#define MSM_GCC_PHYS 0x02082000
52#define MSM_GCC_SIZE SZ_4K
53
Gregory Bean1963a2a2010-08-28 10:05:44 -070054#define MSM_TLMM_BASE IOMEM(0xF0004000)
55#define MSM_TLMM_PHYS 0x00800000
56#define MSM_TLMM_SIZE SZ_16K
57
Steve Muckle6cf6dfe2010-01-06 14:55:24 -080058#define MSM_SHARED_RAM_BASE IOMEM(0xF0100000)
59#define MSM_SHARED_RAM_SIZE SZ_1M
60
David Brown8c27e6f2011-01-07 10:20:49 -080061#define MSM8X60_TMR_PHYS 0x02000000
62#define MSM8X60_TMR_SIZE SZ_4K
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080063
David Brown8c27e6f2011-01-07 10:20:49 -080064#define MSM8X60_TMR0_PHYS 0x02040000
65#define MSM8X60_TMR0_SIZE SZ_4K
Jeff Ohlstein672039f2010-10-05 15:23:57 -070066
Stepan Moskovchenkod9c82792010-08-24 19:51:15 -070067#define MSM_IOMMU_JPEGD_PHYS 0x07300000
68#define MSM_IOMMU_JPEGD_SIZE SZ_1M
69
70#define MSM_IOMMU_VPE_PHYS 0x07400000
71#define MSM_IOMMU_VPE_SIZE SZ_1M
72
73#define MSM_IOMMU_MDP0_PHYS 0x07500000
74#define MSM_IOMMU_MDP0_SIZE SZ_1M
75
76#define MSM_IOMMU_MDP1_PHYS 0x07600000
77#define MSM_IOMMU_MDP1_SIZE SZ_1M
78
79#define MSM_IOMMU_ROT_PHYS 0x07700000
80#define MSM_IOMMU_ROT_SIZE SZ_1M
81
82#define MSM_IOMMU_IJPEG_PHYS 0x07800000
83#define MSM_IOMMU_IJPEG_SIZE SZ_1M
84
85#define MSM_IOMMU_VFE_PHYS 0x07900000
86#define MSM_IOMMU_VFE_SIZE SZ_1M
87
88#define MSM_IOMMU_VCODEC_A_PHYS 0x07A00000
89#define MSM_IOMMU_VCODEC_A_SIZE SZ_1M
90
91#define MSM_IOMMU_VCODEC_B_PHYS 0x07B00000
92#define MSM_IOMMU_VCODEC_B_SIZE SZ_1M
93
94#define MSM_IOMMU_GFX3D_PHYS 0x07C00000
95#define MSM_IOMMU_GFX3D_SIZE SZ_1M
96
97#define MSM_IOMMU_GFX2D0_PHYS 0x07D00000
98#define MSM_IOMMU_GFX2D0_SIZE SZ_1M
99
Stepan Moskovchenkoc4bd2ee2010-11-12 19:29:48 -0800100#define MSM_IOMMU_GFX2D1_PHYS 0x07E00000
101#define MSM_IOMMU_GFX2D1_SIZE SZ_1M
102
Gregory Bean1963a2a2010-08-28 10:05:44 -0700103#endif