Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1 | /**************************************************************************** |
| 2 | * Driver for Solarflare Solarstorm network controllers and boards |
| 3 | * Copyright 2005-2006 Fen Systems Ltd. |
Ben Hutchings | 906bb26 | 2009-11-29 15:16:19 +0000 | [diff] [blame] | 4 | * Copyright 2005-2009 Solarflare Communications Inc. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation, incorporated herein by reference. |
| 9 | */ |
| 10 | |
| 11 | /* Common definitions for all Efx net driver code */ |
| 12 | |
| 13 | #ifndef EFX_NET_DRIVER_H |
| 14 | #define EFX_NET_DRIVER_H |
| 15 | |
Ben Hutchings | 62776d0 | 2010-06-23 11:30:07 +0000 | [diff] [blame] | 16 | #if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG) |
| 17 | #define DEBUG |
| 18 | #endif |
| 19 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 20 | #include <linux/version.h> |
| 21 | #include <linux/netdevice.h> |
| 22 | #include <linux/etherdevice.h> |
| 23 | #include <linux/ethtool.h> |
| 24 | #include <linux/if_vlan.h> |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 25 | #include <linux/timer.h> |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 26 | #include <linux/mdio.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 27 | #include <linux/list.h> |
| 28 | #include <linux/pci.h> |
| 29 | #include <linux/device.h> |
| 30 | #include <linux/highmem.h> |
| 31 | #include <linux/workqueue.h> |
David S. Miller | 10ed61c | 2010-09-21 16:11:06 -0700 | [diff] [blame] | 32 | #include <linux/vmalloc.h> |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 33 | #include <linux/i2c.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 34 | |
| 35 | #include "enum.h" |
| 36 | #include "bitfield.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 37 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 38 | /************************************************************************** |
| 39 | * |
| 40 | * Build definitions |
| 41 | * |
| 42 | **************************************************************************/ |
Ben Hutchings | c5d5f5f | 2010-06-23 11:30:26 +0000 | [diff] [blame] | 43 | |
Ben Hutchings | 906bb26 | 2009-11-29 15:16:19 +0000 | [diff] [blame] | 44 | #define EFX_DRIVER_VERSION "3.0" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 45 | |
| 46 | #ifdef EFX_ENABLE_DEBUG |
| 47 | #define EFX_BUG_ON_PARANOID(x) BUG_ON(x) |
| 48 | #define EFX_WARN_ON_PARANOID(x) WARN_ON(x) |
| 49 | #else |
| 50 | #define EFX_BUG_ON_PARANOID(x) do {} while (0) |
| 51 | #define EFX_WARN_ON_PARANOID(x) do {} while (0) |
| 52 | #endif |
| 53 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 54 | /************************************************************************** |
| 55 | * |
| 56 | * Efx data structures |
| 57 | * |
| 58 | **************************************************************************/ |
| 59 | |
| 60 | #define EFX_MAX_CHANNELS 32 |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 61 | #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS |
| 62 | |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 63 | /* Checksum generation is a per-queue option in hardware, so each |
| 64 | * queue visible to the networking core is backed by two hardware TX |
| 65 | * queues. */ |
| 66 | #define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS |
| 67 | #define EFX_TXQ_TYPE_OFFLOAD 1 |
| 68 | #define EFX_TXQ_TYPES 2 |
| 69 | #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES) |
Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 70 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 71 | /** |
| 72 | * struct efx_special_buffer - An Efx special buffer |
| 73 | * @addr: CPU base address of the buffer |
| 74 | * @dma_addr: DMA base address of the buffer |
| 75 | * @len: Buffer length, in bytes |
| 76 | * @index: Buffer index within controller;s buffer table |
| 77 | * @entries: Number of buffer table entries |
| 78 | * |
| 79 | * Special buffers are used for the event queues and the TX and RX |
| 80 | * descriptor queues for each channel. They are *not* used for the |
| 81 | * actual transmit and receive buffers. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 82 | */ |
| 83 | struct efx_special_buffer { |
| 84 | void *addr; |
| 85 | dma_addr_t dma_addr; |
| 86 | unsigned int len; |
| 87 | int index; |
| 88 | int entries; |
| 89 | }; |
| 90 | |
Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 91 | enum efx_flush_state { |
| 92 | FLUSH_NONE, |
| 93 | FLUSH_PENDING, |
| 94 | FLUSH_FAILED, |
| 95 | FLUSH_DONE, |
| 96 | }; |
| 97 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 98 | /** |
| 99 | * struct efx_tx_buffer - An Efx TX buffer |
| 100 | * @skb: The associated socket buffer. |
| 101 | * Set only on the final fragment of a packet; %NULL for all other |
| 102 | * fragments. When this fragment completes, then we can free this |
| 103 | * skb. |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 104 | * @tsoh: The associated TSO header structure, or %NULL if this |
| 105 | * buffer is not a TSO header. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 106 | * @dma_addr: DMA address of the fragment. |
| 107 | * @len: Length of this fragment. |
| 108 | * This field is zero when the queue slot is empty. |
| 109 | * @continuation: True if this fragment is not the end of a packet. |
| 110 | * @unmap_single: True if pci_unmap_single should be used. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 111 | * @unmap_len: Length of this fragment to unmap |
| 112 | */ |
| 113 | struct efx_tx_buffer { |
| 114 | const struct sk_buff *skb; |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 115 | struct efx_tso_header *tsoh; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 116 | dma_addr_t dma_addr; |
| 117 | unsigned short len; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 118 | bool continuation; |
| 119 | bool unmap_single; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 120 | unsigned short unmap_len; |
| 121 | }; |
| 122 | |
| 123 | /** |
| 124 | * struct efx_tx_queue - An Efx TX queue |
| 125 | * |
| 126 | * This is a ring buffer of TX fragments. |
| 127 | * Since the TX completion path always executes on the same |
| 128 | * CPU and the xmit path can operate on different CPUs, |
| 129 | * performance is increased by ensuring that the completion |
| 130 | * path and the xmit path operate on different cache lines. |
| 131 | * This is particularly important if the xmit path is always |
| 132 | * executing on one CPU which is different from the completion |
| 133 | * path. There is also a cache line for members which are |
| 134 | * read but not written on the fast path. |
| 135 | * |
| 136 | * @efx: The associated Efx NIC |
| 137 | * @queue: DMA queue number |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 138 | * @channel: The associated channel |
Ben Hutchings | c04bfc6 | 2010-12-10 01:24:16 +0000 | [diff] [blame] | 139 | * @core_txq: The networking core TX queue structure |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 140 | * @buffer: The software buffer ring |
| 141 | * @txd: The hardware descriptor ring |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 142 | * @ptr_mask: The size of the ring minus 1. |
Ben Hutchings | 6bc5d3a | 2008-09-01 12:49:37 +0100 | [diff] [blame] | 143 | * @flushed: Used when handling queue flushing |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 144 | * @read_count: Current read pointer. |
| 145 | * This is the number of buffers that have been removed from both rings. |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 146 | * @old_write_count: The value of @write_count when last checked. |
| 147 | * This is here for performance reasons. The xmit path will |
| 148 | * only get the up-to-date value of @write_count if this |
| 149 | * variable indicates that the queue is empty. This is to |
| 150 | * avoid cache-line ping-pong between the xmit path and the |
| 151 | * completion path. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 152 | * @insert_count: Current insert pointer |
| 153 | * This is the number of buffers that have been added to the |
| 154 | * software ring. |
| 155 | * @write_count: Current write pointer |
| 156 | * This is the number of buffers that have been added to the |
| 157 | * hardware ring. |
| 158 | * @old_read_count: The value of read_count when last checked. |
| 159 | * This is here for performance reasons. The xmit path will |
| 160 | * only get the up-to-date value of read_count if this |
| 161 | * variable indicates that the queue is full. This is to |
| 162 | * avoid cache-line ping-pong between the xmit path and the |
| 163 | * completion path. |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 164 | * @tso_headers_free: A list of TSO headers allocated for this TX queue |
| 165 | * that are not in use, and so available for new TSO sends. The list |
| 166 | * is protected by the TX queue lock. |
| 167 | * @tso_bursts: Number of times TSO xmit invoked by kernel |
| 168 | * @tso_long_headers: Number of packets with headers too long for standard |
| 169 | * blocks |
| 170 | * @tso_packets: Number of packets via the TSO xmit path |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 171 | * @pushes: Number of times the TX push feature has been used |
| 172 | * @empty_read_count: If the completion path has seen the queue as empty |
| 173 | * and the transmission path has not yet checked this, the value of |
| 174 | * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 175 | */ |
| 176 | struct efx_tx_queue { |
| 177 | /* Members which don't change on the fast path */ |
| 178 | struct efx_nic *efx ____cacheline_aligned_in_smp; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 179 | unsigned queue; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 180 | struct efx_channel *channel; |
Ben Hutchings | c04bfc6 | 2010-12-10 01:24:16 +0000 | [diff] [blame] | 181 | struct netdev_queue *core_txq; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 182 | struct efx_tx_buffer *buffer; |
| 183 | struct efx_special_buffer txd; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 184 | unsigned int ptr_mask; |
Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 185 | enum efx_flush_state flushed; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 186 | |
| 187 | /* Members used mainly on the completion path */ |
| 188 | unsigned int read_count ____cacheline_aligned_in_smp; |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 189 | unsigned int old_write_count; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 190 | |
| 191 | /* Members used only on the xmit path */ |
| 192 | unsigned int insert_count ____cacheline_aligned_in_smp; |
| 193 | unsigned int write_count; |
| 194 | unsigned int old_read_count; |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 195 | struct efx_tso_header *tso_headers_free; |
| 196 | unsigned int tso_bursts; |
| 197 | unsigned int tso_long_headers; |
| 198 | unsigned int tso_packets; |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 199 | unsigned int pushes; |
| 200 | |
| 201 | /* Members shared between paths and sometimes updated */ |
| 202 | unsigned int empty_read_count ____cacheline_aligned_in_smp; |
| 203 | #define EFX_EMPTY_COUNT_VALID 0x80000000 |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 204 | }; |
| 205 | |
| 206 | /** |
| 207 | * struct efx_rx_buffer - An Efx RX data buffer |
| 208 | * @dma_addr: DMA base address of the buffer |
| 209 | * @skb: The associated socket buffer, if any. |
| 210 | * If both this and page are %NULL, the buffer slot is currently free. |
| 211 | * @page: The associated page buffer, if any. |
| 212 | * If both this and skb are %NULL, the buffer slot is currently free. |
| 213 | * @data: Pointer to ethernet header |
| 214 | * @len: Buffer length, in bytes. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 215 | */ |
| 216 | struct efx_rx_buffer { |
| 217 | dma_addr_t dma_addr; |
| 218 | struct sk_buff *skb; |
| 219 | struct page *page; |
| 220 | char *data; |
| 221 | unsigned int len; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 222 | }; |
| 223 | |
| 224 | /** |
Steve Hodgson | 62b330b | 2010-06-01 11:20:53 +0000 | [diff] [blame] | 225 | * struct efx_rx_page_state - Page-based rx buffer state |
| 226 | * |
| 227 | * Inserted at the start of every page allocated for receive buffers. |
| 228 | * Used to facilitate sharing dma mappings between recycled rx buffers |
| 229 | * and those passed up to the kernel. |
| 230 | * |
| 231 | * @refcnt: Number of struct efx_rx_buffer's referencing this page. |
| 232 | * When refcnt falls to zero, the page is unmapped for dma |
| 233 | * @dma_addr: The dma address of this page. |
| 234 | */ |
| 235 | struct efx_rx_page_state { |
| 236 | unsigned refcnt; |
| 237 | dma_addr_t dma_addr; |
| 238 | |
| 239 | unsigned int __pad[0] ____cacheline_aligned; |
| 240 | }; |
| 241 | |
| 242 | /** |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 243 | * struct efx_rx_queue - An Efx RX queue |
| 244 | * @efx: The associated Efx NIC |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 245 | * @buffer: The software buffer ring |
| 246 | * @rxd: The hardware descriptor ring |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 247 | * @ptr_mask: The size of the ring minus 1. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 248 | * @added_count: Number of buffers added to the receive queue. |
| 249 | * @notified_count: Number of buffers given to NIC (<= @added_count). |
| 250 | * @removed_count: Number of buffers removed from the receive queue. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 251 | * @max_fill: RX descriptor maximum fill level (<= ring size) |
| 252 | * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill |
| 253 | * (<= @max_fill) |
| 254 | * @fast_fill_limit: The level to which a fast fill will fill |
| 255 | * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill) |
| 256 | * @min_fill: RX descriptor minimum non-zero fill level. |
| 257 | * This records the minimum fill level observed when a ring |
| 258 | * refill was triggered. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 259 | * @alloc_page_count: RX allocation strategy counter. |
| 260 | * @alloc_skb_count: RX allocation strategy counter. |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 261 | * @slow_fill: Timer used to defer efx_nic_generate_fill_event(). |
Ben Hutchings | 6bc5d3a | 2008-09-01 12:49:37 +0100 | [diff] [blame] | 262 | * @flushed: Use when handling queue flushing |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 263 | */ |
| 264 | struct efx_rx_queue { |
| 265 | struct efx_nic *efx; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 266 | struct efx_rx_buffer *buffer; |
| 267 | struct efx_special_buffer rxd; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 268 | unsigned int ptr_mask; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 269 | |
| 270 | int added_count; |
| 271 | int notified_count; |
| 272 | int removed_count; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 273 | unsigned int max_fill; |
| 274 | unsigned int fast_fill_trigger; |
| 275 | unsigned int fast_fill_limit; |
| 276 | unsigned int min_fill; |
| 277 | unsigned int min_overfill; |
| 278 | unsigned int alloc_page_count; |
| 279 | unsigned int alloc_skb_count; |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 280 | struct timer_list slow_fill; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 281 | unsigned int slow_fill_count; |
| 282 | |
Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 283 | enum efx_flush_state flushed; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 284 | }; |
| 285 | |
| 286 | /** |
| 287 | * struct efx_buffer - An Efx general-purpose buffer |
| 288 | * @addr: host base address of the buffer |
| 289 | * @dma_addr: DMA base address of the buffer |
| 290 | * @len: Buffer length, in bytes |
| 291 | * |
Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 292 | * The NIC uses these buffers for its interrupt status registers and |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 293 | * MAC stats dumps. |
| 294 | */ |
| 295 | struct efx_buffer { |
| 296 | void *addr; |
| 297 | dma_addr_t dma_addr; |
| 298 | unsigned int len; |
| 299 | }; |
| 300 | |
| 301 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 302 | enum efx_rx_alloc_method { |
| 303 | RX_ALLOC_METHOD_AUTO = 0, |
| 304 | RX_ALLOC_METHOD_SKB = 1, |
| 305 | RX_ALLOC_METHOD_PAGE = 2, |
| 306 | }; |
| 307 | |
| 308 | /** |
| 309 | * struct efx_channel - An Efx channel |
| 310 | * |
| 311 | * A channel comprises an event queue, at least one TX queue, at least |
| 312 | * one RX queue, and an associated tasklet for processing the event |
| 313 | * queue. |
| 314 | * |
| 315 | * @efx: Associated Efx NIC |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 316 | * @channel: Channel instance number |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 317 | * @enabled: Channel enabled indicator |
| 318 | * @irq: IRQ number (MSI and MSI-X only) |
Ben Hutchings | 0d86ebd | 2009-10-23 08:32:13 +0000 | [diff] [blame] | 319 | * @irq_moderation: IRQ moderation value (in hardware ticks) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 320 | * @napi_dev: Net device used with NAPI |
| 321 | * @napi_str: NAPI control structure |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 322 | * @work_pending: Is work pending via NAPI? |
| 323 | * @eventq: Event queue buffer |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 324 | * @eventq_mask: Event queue pointer mask |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 325 | * @eventq_read_ptr: Event queue read pointer |
| 326 | * @last_eventq_read_ptr: Last event queue read pointer value. |
Steve Hodgson | d730dc5 | 2010-06-01 11:19:09 +0000 | [diff] [blame] | 327 | * @magic_count: Event queue test event count |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 328 | * @irq_count: Number of IRQs since last adaptive moderation decision |
| 329 | * @irq_mod_score: IRQ moderation score |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 330 | * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors |
| 331 | * and diagnostic counters |
| 332 | * @rx_alloc_push_pages: RX allocation method currently in use for pushing |
| 333 | * descriptors |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 334 | * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 335 | * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors |
| 336 | * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors |
Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 337 | * @n_rx_mcast_mismatch: Count of unmatched multicast frames |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 338 | * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors |
| 339 | * @n_rx_overlength: Count of RX_OVERLENGTH errors |
| 340 | * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 341 | * @rx_queue: RX queue for this channel |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 342 | * @tx_queue: TX queues for this channel |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 343 | */ |
| 344 | struct efx_channel { |
| 345 | struct efx_nic *efx; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 346 | int channel; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 347 | bool enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 348 | int irq; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 349 | unsigned int irq_moderation; |
| 350 | struct net_device *napi_dev; |
| 351 | struct napi_struct napi_str; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 352 | bool work_pending; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 353 | struct efx_special_buffer eventq; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 354 | unsigned int eventq_mask; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 355 | unsigned int eventq_read_ptr; |
| 356 | unsigned int last_eventq_read_ptr; |
Steve Hodgson | d730dc5 | 2010-06-01 11:19:09 +0000 | [diff] [blame] | 357 | unsigned int magic_count; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 358 | |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 359 | unsigned int irq_count; |
| 360 | unsigned int irq_mod_score; |
| 361 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 362 | int rx_alloc_level; |
| 363 | int rx_alloc_push_pages; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 364 | |
| 365 | unsigned n_rx_tobe_disc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 366 | unsigned n_rx_ip_hdr_chksum_err; |
| 367 | unsigned n_rx_tcp_udp_chksum_err; |
Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 368 | unsigned n_rx_mcast_mismatch; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 369 | unsigned n_rx_frm_trunc; |
| 370 | unsigned n_rx_overlength; |
| 371 | unsigned n_skbuff_leaks; |
| 372 | |
| 373 | /* Used to pipeline received packets in order to optimise memory |
| 374 | * access with prefetches. |
| 375 | */ |
| 376 | struct efx_rx_buffer *rx_pkt; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 377 | bool rx_pkt_csummed; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 378 | |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 379 | struct efx_rx_queue rx_queue; |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 380 | struct efx_tx_queue tx_queue[2]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 381 | }; |
| 382 | |
Ben Hutchings | 398468e | 2009-11-23 16:03:45 +0000 | [diff] [blame] | 383 | enum efx_led_mode { |
| 384 | EFX_LED_OFF = 0, |
| 385 | EFX_LED_ON = 1, |
| 386 | EFX_LED_DEFAULT = 2 |
| 387 | }; |
| 388 | |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 389 | #define STRING_TABLE_LOOKUP(val, member) \ |
| 390 | ((val) < member ## _max) ? member ## _names[val] : "(invalid)" |
| 391 | |
| 392 | extern const char *efx_loopback_mode_names[]; |
| 393 | extern const unsigned int efx_loopback_mode_max; |
| 394 | #define LOOPBACK_MODE(efx) \ |
| 395 | STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode) |
| 396 | |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 397 | extern const char *efx_reset_type_names[]; |
| 398 | extern const unsigned int efx_reset_type_max; |
| 399 | #define RESET_TYPE(type) \ |
| 400 | STRING_TABLE_LOOKUP(type, efx_reset_type) |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 401 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 402 | enum efx_int_mode { |
| 403 | /* Be careful if altering to correct macro below */ |
| 404 | EFX_INT_MODE_MSIX = 0, |
| 405 | EFX_INT_MODE_MSI = 1, |
| 406 | EFX_INT_MODE_LEGACY = 2, |
| 407 | EFX_INT_MODE_MAX /* Insert any new items before this */ |
| 408 | }; |
| 409 | #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI) |
| 410 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 411 | enum nic_state { |
| 412 | STATE_INIT = 0, |
| 413 | STATE_RUNNING = 1, |
| 414 | STATE_FINI = 2, |
Ben Hutchings | 3c78708 | 2008-09-01 12:49:08 +0100 | [diff] [blame] | 415 | STATE_DISABLED = 3, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 416 | STATE_MAX, |
| 417 | }; |
| 418 | |
| 419 | /* |
| 420 | * Alignment of page-allocated RX buffers |
| 421 | * |
| 422 | * Controls the number of bytes inserted at the start of an RX buffer. |
| 423 | * This is the equivalent of NET_IP_ALIGN [which controls the alignment |
| 424 | * of the skb->head for hardware DMA]. |
| 425 | */ |
Ben Hutchings | 13e9ab1 | 2008-09-01 12:50:28 +0100 | [diff] [blame] | 426 | #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 427 | #define EFX_PAGE_IP_ALIGN 0 |
| 428 | #else |
| 429 | #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN |
| 430 | #endif |
| 431 | |
| 432 | /* |
| 433 | * Alignment of the skb->head which wraps a page-allocated RX buffer |
| 434 | * |
| 435 | * The skb allocated to wrap an rx_buffer can have this alignment. Since |
| 436 | * the data is memcpy'd from the rx_buf, it does not need to be equal to |
| 437 | * EFX_PAGE_IP_ALIGN. |
| 438 | */ |
| 439 | #define EFX_PAGE_SKB_ALIGN 2 |
| 440 | |
| 441 | /* Forward declaration */ |
| 442 | struct efx_nic; |
| 443 | |
| 444 | /* Pseudo bit-mask flow control field */ |
| 445 | enum efx_fc_type { |
Ben Hutchings | 3f926da | 2009-04-29 08:20:37 +0000 | [diff] [blame] | 446 | EFX_FC_RX = FLOW_CTRL_RX, |
| 447 | EFX_FC_TX = FLOW_CTRL_TX, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 448 | EFX_FC_AUTO = 4, |
| 449 | }; |
| 450 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 451 | /** |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 452 | * struct efx_link_state - Current state of the link |
| 453 | * @up: Link is up |
| 454 | * @fd: Link is full-duplex |
| 455 | * @fc: Actual flow control flags |
| 456 | * @speed: Link speed (Mbps) |
| 457 | */ |
| 458 | struct efx_link_state { |
| 459 | bool up; |
| 460 | bool fd; |
| 461 | enum efx_fc_type fc; |
| 462 | unsigned int speed; |
| 463 | }; |
| 464 | |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 465 | static inline bool efx_link_state_equal(const struct efx_link_state *left, |
| 466 | const struct efx_link_state *right) |
| 467 | { |
| 468 | return left->up == right->up && left->fd == right->fd && |
| 469 | left->fc == right->fc && left->speed == right->speed; |
| 470 | } |
| 471 | |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 472 | /** |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 473 | * struct efx_mac_operations - Efx MAC operations table |
| 474 | * @reconfigure: Reconfigure MAC. Serialised by the mac_lock |
| 475 | * @update_stats: Update statistics |
Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 476 | * @check_fault: Check fault state. True if fault present. |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 477 | */ |
| 478 | struct efx_mac_operations { |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 479 | int (*reconfigure) (struct efx_nic *efx); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 480 | void (*update_stats) (struct efx_nic *efx); |
Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 481 | bool (*check_fault)(struct efx_nic *efx); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 482 | }; |
| 483 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 484 | /** |
| 485 | * struct efx_phy_operations - Efx PHY operations table |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 486 | * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds, |
| 487 | * efx->loopback_modes. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 488 | * @init: Initialise PHY |
| 489 | * @fini: Shut down PHY |
| 490 | * @reconfigure: Reconfigure PHY (e.g. for new link parameters) |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 491 | * @poll: Update @link_state and report whether it changed. |
| 492 | * Serialised by the mac_lock. |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 493 | * @get_settings: Get ethtool settings. Serialised by the mac_lock. |
| 494 | * @set_settings: Set ethtool settings. Serialised by the mac_lock. |
Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 495 | * @set_npage_adv: Set abilities advertised in (Extended) Next Page |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 496 | * (only needed where AN bit is set in mmds) |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 497 | * @test_alive: Test that PHY is 'alive' (online) |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 498 | * @test_name: Get the name of a PHY-specific test/result |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 499 | * @run_tests: Run tests and record results as appropriate (offline). |
Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 500 | * Flags are the ethtool tests flags. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 501 | */ |
| 502 | struct efx_phy_operations { |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 503 | int (*probe) (struct efx_nic *efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 504 | int (*init) (struct efx_nic *efx); |
| 505 | void (*fini) (struct efx_nic *efx); |
Steve Hodgson | ff3b00a | 2009-12-23 13:46:36 +0000 | [diff] [blame] | 506 | void (*remove) (struct efx_nic *efx); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 507 | int (*reconfigure) (struct efx_nic *efx); |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 508 | bool (*poll) (struct efx_nic *efx); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 509 | void (*get_settings) (struct efx_nic *efx, |
| 510 | struct ethtool_cmd *ecmd); |
| 511 | int (*set_settings) (struct efx_nic *efx, |
| 512 | struct ethtool_cmd *ecmd); |
Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 513 | void (*set_npage_adv) (struct efx_nic *efx, u32); |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 514 | int (*test_alive) (struct efx_nic *efx); |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 515 | const char *(*test_name) (struct efx_nic *efx, unsigned int index); |
Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 516 | int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 517 | }; |
| 518 | |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 519 | /** |
| 520 | * @enum efx_phy_mode - PHY operating mode flags |
| 521 | * @PHY_MODE_NORMAL: on and should pass traffic |
| 522 | * @PHY_MODE_TX_DISABLED: on with TX disabled |
Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 523 | * @PHY_MODE_LOW_POWER: set to low power through MDIO |
| 524 | * @PHY_MODE_OFF: switched off through external control |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 525 | * @PHY_MODE_SPECIAL: on but will not pass traffic |
| 526 | */ |
| 527 | enum efx_phy_mode { |
| 528 | PHY_MODE_NORMAL = 0, |
| 529 | PHY_MODE_TX_DISABLED = 1, |
Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 530 | PHY_MODE_LOW_POWER = 2, |
| 531 | PHY_MODE_OFF = 4, |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 532 | PHY_MODE_SPECIAL = 8, |
| 533 | }; |
| 534 | |
| 535 | static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode) |
| 536 | { |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 537 | return !!(mode & ~PHY_MODE_TX_DISABLED); |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 538 | } |
| 539 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 540 | /* |
| 541 | * Efx extended statistics |
| 542 | * |
| 543 | * Not all statistics are provided by all supported MACs. The purpose |
| 544 | * is this structure is to contain the raw statistics provided by each |
| 545 | * MAC. |
| 546 | */ |
| 547 | struct efx_mac_stats { |
| 548 | u64 tx_bytes; |
| 549 | u64 tx_good_bytes; |
| 550 | u64 tx_bad_bytes; |
| 551 | unsigned long tx_packets; |
| 552 | unsigned long tx_bad; |
| 553 | unsigned long tx_pause; |
| 554 | unsigned long tx_control; |
| 555 | unsigned long tx_unicast; |
| 556 | unsigned long tx_multicast; |
| 557 | unsigned long tx_broadcast; |
| 558 | unsigned long tx_lt64; |
| 559 | unsigned long tx_64; |
| 560 | unsigned long tx_65_to_127; |
| 561 | unsigned long tx_128_to_255; |
| 562 | unsigned long tx_256_to_511; |
| 563 | unsigned long tx_512_to_1023; |
| 564 | unsigned long tx_1024_to_15xx; |
| 565 | unsigned long tx_15xx_to_jumbo; |
| 566 | unsigned long tx_gtjumbo; |
| 567 | unsigned long tx_collision; |
| 568 | unsigned long tx_single_collision; |
| 569 | unsigned long tx_multiple_collision; |
| 570 | unsigned long tx_excessive_collision; |
| 571 | unsigned long tx_deferred; |
| 572 | unsigned long tx_late_collision; |
| 573 | unsigned long tx_excessive_deferred; |
| 574 | unsigned long tx_non_tcpudp; |
| 575 | unsigned long tx_mac_src_error; |
| 576 | unsigned long tx_ip_src_error; |
| 577 | u64 rx_bytes; |
| 578 | u64 rx_good_bytes; |
| 579 | u64 rx_bad_bytes; |
| 580 | unsigned long rx_packets; |
| 581 | unsigned long rx_good; |
| 582 | unsigned long rx_bad; |
| 583 | unsigned long rx_pause; |
| 584 | unsigned long rx_control; |
| 585 | unsigned long rx_unicast; |
| 586 | unsigned long rx_multicast; |
| 587 | unsigned long rx_broadcast; |
| 588 | unsigned long rx_lt64; |
| 589 | unsigned long rx_64; |
| 590 | unsigned long rx_65_to_127; |
| 591 | unsigned long rx_128_to_255; |
| 592 | unsigned long rx_256_to_511; |
| 593 | unsigned long rx_512_to_1023; |
| 594 | unsigned long rx_1024_to_15xx; |
| 595 | unsigned long rx_15xx_to_jumbo; |
| 596 | unsigned long rx_gtjumbo; |
| 597 | unsigned long rx_bad_lt64; |
| 598 | unsigned long rx_bad_64_to_15xx; |
| 599 | unsigned long rx_bad_15xx_to_jumbo; |
| 600 | unsigned long rx_bad_gtjumbo; |
| 601 | unsigned long rx_overflow; |
| 602 | unsigned long rx_missed; |
| 603 | unsigned long rx_false_carrier; |
| 604 | unsigned long rx_symbol_error; |
| 605 | unsigned long rx_align_error; |
| 606 | unsigned long rx_length_error; |
| 607 | unsigned long rx_internal_error; |
| 608 | unsigned long rx_good_lt64; |
| 609 | }; |
| 610 | |
| 611 | /* Number of bits used in a multicast filter hash address */ |
| 612 | #define EFX_MCAST_HASH_BITS 8 |
| 613 | |
| 614 | /* Number of (single-bit) entries in a multicast filter hash */ |
| 615 | #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS) |
| 616 | |
| 617 | /* An Efx multicast filter hash */ |
| 618 | union efx_multicast_hash { |
| 619 | u8 byte[EFX_MCAST_HASH_ENTRIES / 8]; |
| 620 | efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8]; |
| 621 | }; |
| 622 | |
Ben Hutchings | 64eebcf | 2010-09-20 08:43:07 +0000 | [diff] [blame] | 623 | struct efx_filter_state; |
| 624 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 625 | /** |
| 626 | * struct efx_nic - an Efx NIC |
| 627 | * @name: Device name (net device name or bus id before net device registered) |
| 628 | * @pci_dev: The PCI device |
| 629 | * @type: Controller type attributes |
| 630 | * @legacy_irq: IRQ number |
Ben Hutchings | 94dec6a | 2010-12-07 19:24:45 +0000 | [diff] [blame] | 631 | * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)? |
Ben Hutchings | 8d9853d | 2008-07-18 19:01:20 +0100 | [diff] [blame] | 632 | * @workqueue: Workqueue for port reconfigures and the HW monitor. |
| 633 | * Work items do not hold and must not acquire RTNL. |
Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 634 | * @workqueue_name: Name of workqueue |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 635 | * @reset_work: Scheduled reset workitem |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 636 | * @membase_phys: Memory BAR value as physical address |
| 637 | * @membase: Memory BAR value |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 638 | * @interrupt_mode: Interrupt mode |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 639 | * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues |
| 640 | * @irq_rx_moderation: IRQ moderation time for RX event queues |
Ben Hutchings | 62776d0 | 2010-06-23 11:30:07 +0000 | [diff] [blame] | 641 | * @msg_enable: Log message enable flags |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 642 | * @state: Device state flag. Serialised by the rtnl_lock. |
| 643 | * @reset_pending: Pending reset method (normally RESET_TYPE_NONE) |
| 644 | * @tx_queue: TX DMA queues |
| 645 | * @rx_queue: RX DMA queues |
| 646 | * @channel: Channels |
Ben Hutchings | 4642610 | 2010-09-10 06:42:33 +0000 | [diff] [blame] | 647 | * @channel_name: Names for channels and their IRQs |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 648 | * @rxq_entries: Size of receive queues requested by user. |
| 649 | * @txq_entries: Size of transmit queues requested by user. |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 650 | * @next_buffer_table: First available buffer table id |
Neil Turton | 28b581a | 2008-12-12 21:41:06 -0800 | [diff] [blame] | 651 | * @n_channels: Number of channels in use |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 652 | * @n_rx_channels: Number of channels used for RX (= number of RX queues) |
| 653 | * @n_tx_channels: Number of channels used for TX |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 654 | * @rx_buffer_len: RX buffer length |
| 655 | * @rx_buffer_order: Order (log2) of number of pages for each RX buffer |
Ben Hutchings | 78d4189 | 2010-12-02 13:47:56 +0000 | [diff] [blame] | 656 | * @rx_hash_key: Toeplitz hash key for RSS |
Ben Hutchings | 765c9f4 | 2010-06-30 05:06:28 +0000 | [diff] [blame] | 657 | * @rx_indir_table: Indirection table for RSS |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 658 | * @int_error_count: Number of internal errors seen recently |
| 659 | * @int_error_expire: Time at which error count will be expired |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 660 | * @irq_status: Interrupt status buffer |
Ben Hutchings | c28884c | 2010-04-28 09:30:00 +0000 | [diff] [blame] | 661 | * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0 |
Steve Hodgson | 6369545 | 2010-04-28 09:27:36 +0000 | [diff] [blame] | 662 | * @fatal_irq_level: IRQ level (bit number) used for serious errors |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 663 | * @mtd_list: List of MTDs attached to the NIC |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 664 | * @nic_data: Hardware dependant state |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 665 | * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode, |
| 666 | * @port_inhibited, efx_monitor() and efx_reconfigure_port() |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 667 | * @port_enabled: Port enabled indicator. |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 668 | * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and |
| 669 | * efx_mac_work() with kernel interfaces. Safe to read under any |
| 670 | * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must |
| 671 | * be held to modify it. |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 672 | * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 673 | * @port_initialized: Port initialized? |
| 674 | * @net_dev: Operating system network device. Consider holding the rtnl lock |
| 675 | * @rx_checksum_enabled: RX checksumming enabled |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 676 | * @stats_buffer: DMA buffer for statistics |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 677 | * @mac_op: MAC interface |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 678 | * @phy_type: PHY type |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 679 | * @phy_op: PHY interface |
| 680 | * @phy_data: PHY private data (including PHY-specific stats) |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 681 | * @mdio: PHY MDIO interface |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 682 | * @mdio_bus: PHY MDIO bus ID (only used by Siena) |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 683 | * @phy_mode: PHY operating mode. Serialised by @mac_lock. |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 684 | * @link_advertising: Autonegotiation advertising flags |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 685 | * @link_state: Current state of the link |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 686 | * @n_link_state_changes: Number of times the link has changed state |
| 687 | * @promiscuous: Promiscuous flag. Protected by netif_tx_lock. |
| 688 | * @multicast_hash: Multicast hash table |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 689 | * @wanted_fc: Wanted flow control flags |
Ben Hutchings | 8be4f3e | 2009-11-25 16:12:16 +0000 | [diff] [blame] | 690 | * @mac_work: Work item for changing MAC promiscuity and multicast hash |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 691 | * @loopback_mode: Loopback status |
| 692 | * @loopback_modes: Supported loopback mode bitmask |
| 693 | * @loopback_selftest: Offline self-test private state |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 694 | * @monitor_work: Hardware monitor workitem |
| 695 | * @biu_lock: BIU (bus interface unit) lock |
| 696 | * @last_irq_cpu: Last CPU to handle interrupt. |
| 697 | * This register is written with the SMP processor ID whenever an |
| 698 | * interrupt is handled. It is used by efx_nic_test_interrupt() |
| 699 | * to verify that an interrupt has occurred. |
| 700 | * @n_rx_nodesc_drop_cnt: RX no descriptor drop count |
| 701 | * @mac_stats: MAC statistics. These include all statistics the MACs |
| 702 | * can provide. Generic code converts these into a standard |
| 703 | * &struct net_device_stats. |
| 704 | * @stats_lock: Statistics update lock. Serialises statistics fetches |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 705 | * |
Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 706 | * This is stored in the private area of the &struct net_device. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 707 | */ |
| 708 | struct efx_nic { |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 709 | /* The following fields should be written very rarely */ |
| 710 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 711 | char name[IFNAMSIZ]; |
| 712 | struct pci_dev *pci_dev; |
| 713 | const struct efx_nic_type *type; |
| 714 | int legacy_irq; |
Ben Hutchings | 94dec6a | 2010-12-07 19:24:45 +0000 | [diff] [blame] | 715 | bool legacy_irq_enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 716 | struct workqueue_struct *workqueue; |
Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 717 | char workqueue_name[16]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 718 | struct work_struct reset_work; |
Ben Hutchings | 086ea35 | 2008-05-16 21:17:06 +0100 | [diff] [blame] | 719 | resource_size_t membase_phys; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 720 | void __iomem *membase; |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 721 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 722 | enum efx_int_mode interrupt_mode; |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 723 | bool irq_rx_adaptive; |
| 724 | unsigned int irq_rx_moderation; |
Ben Hutchings | 62776d0 | 2010-06-23 11:30:07 +0000 | [diff] [blame] | 725 | u32 msg_enable; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 726 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 727 | enum nic_state state; |
| 728 | enum reset_type reset_pending; |
| 729 | |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 730 | struct efx_channel *channel[EFX_MAX_CHANNELS]; |
Ben Hutchings | efbc2d7 | 2010-09-13 04:14:49 +0000 | [diff] [blame] | 731 | char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 732 | |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 733 | unsigned rxq_entries; |
| 734 | unsigned txq_entries; |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 735 | unsigned next_buffer_table; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 736 | unsigned n_channels; |
| 737 | unsigned n_rx_channels; |
Ben Hutchings | 9765343 | 2011-01-12 18:26:56 +0000 | [diff] [blame] | 738 | unsigned tx_channel_offset; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 739 | unsigned n_tx_channels; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 740 | unsigned int rx_buffer_len; |
| 741 | unsigned int rx_buffer_order; |
Ben Hutchings | 5d3a6fc | 2010-06-25 07:05:43 +0000 | [diff] [blame] | 742 | u8 rx_hash_key[40]; |
Ben Hutchings | 765c9f4 | 2010-06-30 05:06:28 +0000 | [diff] [blame] | 743 | u32 rx_indir_table[128]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 744 | |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 745 | unsigned int_error_count; |
| 746 | unsigned long int_error_expire; |
| 747 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 748 | struct efx_buffer irq_status; |
Ben Hutchings | c28884c | 2010-04-28 09:30:00 +0000 | [diff] [blame] | 749 | unsigned irq_zero_count; |
Steve Hodgson | 6369545 | 2010-04-28 09:27:36 +0000 | [diff] [blame] | 750 | unsigned fatal_irq_level; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 751 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 752 | #ifdef CONFIG_SFC_MTD |
| 753 | struct list_head mtd_list; |
| 754 | #endif |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 755 | |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 756 | void *nic_data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 757 | |
| 758 | struct mutex mac_lock; |
Ben Hutchings | 766ca0f | 2008-12-12 21:59:24 -0800 | [diff] [blame] | 759 | struct work_struct mac_work; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 760 | bool port_enabled; |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 761 | bool port_inhibited; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 762 | |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 763 | bool port_initialized; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 764 | struct net_device *net_dev; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 765 | bool rx_checksum_enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 766 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 767 | struct efx_buffer stats_buffer; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 768 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 769 | struct efx_mac_operations *mac_op; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 770 | |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 771 | unsigned int phy_type; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 772 | struct efx_phy_operations *phy_op; |
| 773 | void *phy_data; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 774 | struct mdio_if_info mdio; |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 775 | unsigned int mdio_bus; |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 776 | enum efx_phy_mode phy_mode; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 777 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 778 | u32 link_advertising; |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 779 | struct efx_link_state link_state; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 780 | unsigned int n_link_state_changes; |
| 781 | |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 782 | bool promiscuous; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 783 | union efx_multicast_hash multicast_hash; |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 784 | enum efx_fc_type wanted_fc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 785 | |
| 786 | atomic_t rx_reset; |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 787 | enum efx_loopback_mode loopback_mode; |
Ben Hutchings | e58f69f | 2009-11-29 15:08:41 +0000 | [diff] [blame] | 788 | u64 loopback_modes; |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 789 | |
| 790 | void *loopback_selftest; |
Ben Hutchings | 64eebcf | 2010-09-20 08:43:07 +0000 | [diff] [blame] | 791 | |
| 792 | struct efx_filter_state *filter_state; |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 793 | |
| 794 | /* The following fields may be written more often */ |
| 795 | |
| 796 | struct delayed_work monitor_work ____cacheline_aligned_in_smp; |
| 797 | spinlock_t biu_lock; |
| 798 | volatile signed int last_irq_cpu; |
| 799 | unsigned n_rx_nodesc_drop_cnt; |
| 800 | struct efx_mac_stats mac_stats; |
| 801 | spinlock_t stats_lock; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 802 | }; |
| 803 | |
Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 804 | static inline int efx_dev_registered(struct efx_nic *efx) |
| 805 | { |
| 806 | return efx->net_dev->reg_state == NETREG_REGISTERED; |
| 807 | } |
| 808 | |
| 809 | /* Net device name, for inclusion in log messages if it has been registered. |
| 810 | * Use efx->name not efx->net_dev->name so that races with (un)registration |
| 811 | * are harmless. |
| 812 | */ |
| 813 | static inline const char *efx_dev_name(struct efx_nic *efx) |
| 814 | { |
| 815 | return efx_dev_registered(efx) ? efx->name : ""; |
| 816 | } |
| 817 | |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 818 | static inline unsigned int efx_port_num(struct efx_nic *efx) |
| 819 | { |
Ben Hutchings | 3df95ce | 2010-06-02 10:39:56 +0000 | [diff] [blame] | 820 | return efx->net_dev->dev_id; |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 821 | } |
| 822 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 823 | /** |
| 824 | * struct efx_nic_type - Efx device type definition |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 825 | * @probe: Probe the controller |
| 826 | * @remove: Free resources allocated by probe() |
| 827 | * @init: Initialise the controller |
| 828 | * @fini: Shut down the controller |
| 829 | * @monitor: Periodic function for polling link state and hardware monitor |
| 830 | * @reset: Reset the controller hardware and possibly the PHY. This will |
| 831 | * be called while the controller is uninitialised. |
| 832 | * @probe_port: Probe the MAC and PHY |
| 833 | * @remove_port: Free resources allocated by probe_port() |
Ben Hutchings | 40641ed | 2010-12-02 13:47:45 +0000 | [diff] [blame] | 834 | * @handle_global_event: Handle a "global" event (may be %NULL) |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 835 | * @prepare_flush: Prepare the hardware for flushing the DMA queues |
| 836 | * @update_stats: Update statistics not provided by event handling |
| 837 | * @start_stats: Start the regular fetching of statistics |
| 838 | * @stop_stats: Stop the regular fetching of statistics |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 839 | * @set_id_led: Set state of identifying LED or revert to automatic function |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 840 | * @push_irq_moderation: Apply interrupt moderation value |
| 841 | * @push_multicast_hash: Apply multicast hash table |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 842 | * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 843 | * @get_wol: Get WoL configuration from driver state |
| 844 | * @set_wol: Push WoL configuration to the NIC |
| 845 | * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume) |
Ben Hutchings | 9bfc4bb | 2009-11-29 03:43:23 +0000 | [diff] [blame] | 846 | * @test_registers: Test read/write functionality of control registers |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 847 | * @test_nvram: Test validity of NVRAM contents |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 848 | * @default_mac_ops: efx_mac_operations to set at startup |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 849 | * @revision: Hardware architecture revision |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 850 | * @mem_map_size: Memory BAR mapped size |
| 851 | * @txd_ptr_tbl_base: TX descriptor ring base address |
| 852 | * @rxd_ptr_tbl_base: RX descriptor ring base address |
| 853 | * @buf_tbl_base: Buffer table base address |
| 854 | * @evq_ptr_tbl_base: Event queue pointer table base address |
| 855 | * @evq_rptr_tbl_base: Event queue read-pointer table base address |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 856 | * @max_dma_mask: Maximum possible DMA mask |
Ben Hutchings | 39c9cf0 | 2010-06-23 11:31:28 +0000 | [diff] [blame] | 857 | * @rx_buffer_hash_size: Size of hash at start of RX buffer |
| 858 | * @rx_buffer_padding: Size of padding at end of RX buffer |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 859 | * @max_interrupt_mode: Highest capability interrupt mode supported |
| 860 | * from &enum efx_init_mode. |
| 861 | * @phys_addr_channels: Number of channels with physically addressed |
| 862 | * descriptors |
Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 863 | * @tx_dc_base: Base address in SRAM of TX queue descriptor caches |
| 864 | * @rx_dc_base: Base address in SRAM of RX queue descriptor caches |
Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 865 | * @offload_features: net_device feature flags for protocol offload |
| 866 | * features implemented in hardware |
Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 867 | * @reset_world_flags: Flags for additional components covered by |
| 868 | * reset method RESET_TYPE_WORLD |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 869 | */ |
| 870 | struct efx_nic_type { |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 871 | int (*probe)(struct efx_nic *efx); |
| 872 | void (*remove)(struct efx_nic *efx); |
| 873 | int (*init)(struct efx_nic *efx); |
| 874 | void (*fini)(struct efx_nic *efx); |
| 875 | void (*monitor)(struct efx_nic *efx); |
| 876 | int (*reset)(struct efx_nic *efx, enum reset_type method); |
| 877 | int (*probe_port)(struct efx_nic *efx); |
| 878 | void (*remove_port)(struct efx_nic *efx); |
Ben Hutchings | 40641ed | 2010-12-02 13:47:45 +0000 | [diff] [blame] | 879 | bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 880 | void (*prepare_flush)(struct efx_nic *efx); |
| 881 | void (*update_stats)(struct efx_nic *efx); |
| 882 | void (*start_stats)(struct efx_nic *efx); |
| 883 | void (*stop_stats)(struct efx_nic *efx); |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 884 | void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 885 | void (*push_irq_moderation)(struct efx_channel *channel); |
| 886 | void (*push_multicast_hash)(struct efx_nic *efx); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 887 | int (*reconfigure_port)(struct efx_nic *efx); |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 888 | void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol); |
| 889 | int (*set_wol)(struct efx_nic *efx, u32 type); |
| 890 | void (*resume_wol)(struct efx_nic *efx); |
Ben Hutchings | 9bfc4bb | 2009-11-29 03:43:23 +0000 | [diff] [blame] | 891 | int (*test_registers)(struct efx_nic *efx); |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 892 | int (*test_nvram)(struct efx_nic *efx); |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 893 | struct efx_mac_operations *default_mac_ops; |
| 894 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 895 | int revision; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 896 | unsigned int mem_map_size; |
| 897 | unsigned int txd_ptr_tbl_base; |
| 898 | unsigned int rxd_ptr_tbl_base; |
| 899 | unsigned int buf_tbl_base; |
| 900 | unsigned int evq_ptr_tbl_base; |
| 901 | unsigned int evq_rptr_tbl_base; |
Ben Hutchings | 9bbd7d9 | 2008-05-16 21:18:48 +0100 | [diff] [blame] | 902 | u64 max_dma_mask; |
Ben Hutchings | 39c9cf0 | 2010-06-23 11:31:28 +0000 | [diff] [blame] | 903 | unsigned int rx_buffer_hash_size; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 904 | unsigned int rx_buffer_padding; |
| 905 | unsigned int max_interrupt_mode; |
| 906 | unsigned int phys_addr_channels; |
Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 907 | unsigned int tx_dc_base; |
| 908 | unsigned int rx_dc_base; |
Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 909 | unsigned long offload_features; |
Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 910 | u32 reset_world_flags; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 911 | }; |
| 912 | |
| 913 | /************************************************************************** |
| 914 | * |
| 915 | * Prototypes and inline functions |
| 916 | * |
| 917 | *************************************************************************/ |
| 918 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 919 | static inline struct efx_channel * |
| 920 | efx_get_channel(struct efx_nic *efx, unsigned index) |
| 921 | { |
| 922 | EFX_BUG_ON_PARANOID(index >= efx->n_channels); |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 923 | return efx->channel[index]; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 926 | /* Iterate over all used channels */ |
| 927 | #define efx_for_each_channel(_channel, _efx) \ |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 928 | for (_channel = (_efx)->channel[0]; \ |
| 929 | _channel; \ |
| 930 | _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \ |
| 931 | (_efx)->channel[_channel->channel + 1] : NULL) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 932 | |
Ben Hutchings | 9765343 | 2011-01-12 18:26:56 +0000 | [diff] [blame] | 933 | static inline struct efx_tx_queue * |
| 934 | efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type) |
| 935 | { |
| 936 | EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels || |
| 937 | type >= EFX_TXQ_TYPES); |
| 938 | return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type]; |
| 939 | } |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 940 | |
| 941 | static inline struct efx_tx_queue * |
| 942 | efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type) |
| 943 | { |
| 944 | struct efx_tx_queue *tx_queue = channel->tx_queue; |
| 945 | EFX_BUG_ON_PARANOID(type >= EFX_TXQ_TYPES); |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 946 | return tx_queue->channel ? tx_queue + type : NULL; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 947 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 948 | |
| 949 | /* Iterate over all TX queues belonging to a channel */ |
| 950 | #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \ |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 951 | for (_tx_queue = efx_channel_get_tx_queue(channel, 0); \ |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 952 | _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \ |
| 953 | _tx_queue++) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 954 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 955 | static inline struct efx_rx_queue * |
| 956 | efx_get_rx_queue(struct efx_nic *efx, unsigned index) |
| 957 | { |
| 958 | EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels); |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 959 | return &efx->channel[index]->rx_queue; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 960 | } |
| 961 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 962 | static inline struct efx_rx_queue * |
| 963 | efx_channel_get_rx_queue(struct efx_channel *channel) |
| 964 | { |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 965 | return channel->channel < channel->efx->n_rx_channels ? |
| 966 | &channel->rx_queue : NULL; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 967 | } |
| 968 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 969 | /* Iterate over all RX queues belonging to a channel */ |
| 970 | #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \ |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 971 | for (_rx_queue = efx_channel_get_rx_queue(channel); \ |
Ben Hutchings | a258902 | 2008-09-01 12:47:57 +0100 | [diff] [blame] | 972 | _rx_queue; \ |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 973 | _rx_queue = NULL) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 974 | |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 975 | static inline struct efx_channel * |
| 976 | efx_rx_queue_channel(struct efx_rx_queue *rx_queue) |
| 977 | { |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 978 | return container_of(rx_queue, struct efx_channel, rx_queue); |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 979 | } |
| 980 | |
| 981 | static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue) |
| 982 | { |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 983 | return efx_rx_queue_channel(rx_queue)->channel; |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 984 | } |
| 985 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 986 | /* Returns a pointer to the specified receive buffer in the RX |
| 987 | * descriptor queue. |
| 988 | */ |
| 989 | static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue, |
| 990 | unsigned int index) |
| 991 | { |
Eric Dumazet | 807540b | 2010-09-23 05:40:09 +0000 | [diff] [blame] | 992 | return &rx_queue->buffer[index]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 993 | } |
| 994 | |
| 995 | /* Set bit in a little-endian bitfield */ |
Ben Hutchings | 18c2fc0 | 2008-09-01 12:43:39 +0100 | [diff] [blame] | 996 | static inline void set_bit_le(unsigned nr, unsigned char *addr) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 997 | { |
| 998 | addr[nr / 8] |= (1 << (nr % 8)); |
| 999 | } |
| 1000 | |
| 1001 | /* Clear bit in a little-endian bitfield */ |
Ben Hutchings | 18c2fc0 | 2008-09-01 12:43:39 +0100 | [diff] [blame] | 1002 | static inline void clear_bit_le(unsigned nr, unsigned char *addr) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1003 | { |
| 1004 | addr[nr / 8] &= ~(1 << (nr % 8)); |
| 1005 | } |
| 1006 | |
| 1007 | |
| 1008 | /** |
| 1009 | * EFX_MAX_FRAME_LEN - calculate maximum frame length |
| 1010 | * |
| 1011 | * This calculates the maximum frame length that will be used for a |
| 1012 | * given MTU. The frame length will be equal to the MTU plus a |
| 1013 | * constant amount of header space and padding. This is the quantity |
| 1014 | * that the net driver will program into the MAC as the maximum frame |
| 1015 | * length. |
| 1016 | * |
Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 1017 | * The 10G MAC requires 8-byte alignment on the frame |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1018 | * length, so we round up to the nearest 8. |
Ben Hutchings | cc11763 | 2009-08-26 08:17:59 +0000 | [diff] [blame] | 1019 | * |
| 1020 | * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an |
| 1021 | * XGMII cycle). If the frame length reaches the maximum value in the |
| 1022 | * same cycle, the XMAC can miss the IPG altogether. We work around |
| 1023 | * this by adding a further 16 bytes. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1024 | */ |
| 1025 | #define EFX_MAX_FRAME_LEN(mtu) \ |
Ben Hutchings | cc11763 | 2009-08-26 08:17:59 +0000 | [diff] [blame] | 1026 | ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1027 | |
| 1028 | |
| 1029 | #endif /* EFX_NET_DRIVER_H */ |