blob: 95c8416405085a92da75e87b846eab17d6088937 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100747bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800748{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
751 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Chris Wilson4ef69c72010-09-09 15:14:28 +0100753 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
754 if (encoder->base.crtc == crtc && encoder->type == type)
755 return true;
756
757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758}
759
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800760#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761/**
762 * Returns whether the given set of divisors are valid for a given refclk with
763 * the given connectors.
764 */
765
766static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
767{
768 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800769 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800770
771 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
772 INTELPllInvalid ("p1 out of range\n");
773 if (clock->p < limit->p.min || limit->p.max < clock->p)
774 INTELPllInvalid ("p out of range\n");
775 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
776 INTELPllInvalid ("m2 out of range\n");
777 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
778 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500779 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 INTELPllInvalid ("m1 <= m2\n");
781 if (clock->m < limit->m.min || limit->m.max < clock->m)
782 INTELPllInvalid ("m out of range\n");
783 if (clock->n < limit->n.min || limit->n.max < clock->n)
784 INTELPllInvalid ("n out of range\n");
785 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
786 INTELPllInvalid ("vco out of range\n");
787 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
788 * connector, etc., rather than just a single range.
789 */
790 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
791 INTELPllInvalid ("dot out of range\n");
792
793 return true;
794}
795
Ma Lingd4906092009-03-18 20:13:27 +0800796static bool
797intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
798 int target, int refclk, intel_clock_t *best_clock)
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800{
801 struct drm_device *dev = crtc->dev;
802 struct drm_i915_private *dev_priv = dev->dev_private;
803 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804 int err = target;
805
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200806 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800807 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 /*
809 * For LVDS, if the panel is on, just rely on its current
810 * settings for dual-channel. We haven't figured out how to
811 * reliably set up different single/dual channel state, if we
812 * even can.
813 */
814 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
815 LVDS_CLKB_POWER_UP)
816 clock.p2 = limit->p2.p2_fast;
817 else
818 clock.p2 = limit->p2.p2_slow;
819 } else {
820 if (target < limit->p2.dot_limit)
821 clock.p2 = limit->p2.p2_slow;
822 else
823 clock.p2 = limit->p2.p2_fast;
824 }
825
826 memset (best_clock, 0, sizeof (*best_clock));
827
Zhao Yakui42158662009-11-20 11:24:18 +0800828 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
829 clock.m1++) {
830 for (clock.m2 = limit->m2.min;
831 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500832 /* m1 is always 0 in Pineview */
833 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800834 break;
835 for (clock.n = limit->n.min;
836 clock.n <= limit->n.max; clock.n++) {
837 for (clock.p1 = limit->p1.min;
838 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 int this_err;
840
Shaohua Li21778322009-02-23 15:19:16 +0800841 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
843 if (!intel_PLL_is_valid(crtc, &clock))
844 continue;
845
846 this_err = abs(clock.dot - target);
847 if (this_err < err) {
848 *best_clock = clock;
849 err = this_err;
850 }
851 }
852 }
853 }
854 }
855
856 return (err != target);
857}
858
Ma Lingd4906092009-03-18 20:13:27 +0800859static bool
860intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
866 int max_n;
867 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870 found = false;
871
872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800873 int lvds_reg;
874
Eric Anholtc619eed2010-01-28 16:45:52 -0800875 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800876 lvds_reg = PCH_LVDS;
877 else
878 lvds_reg = LVDS;
879 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800880 LVDS_CLKB_POWER_UP)
881 clock.p2 = limit->p2.p2_fast;
882 else
883 clock.p2 = limit->p2.p2_slow;
884 } else {
885 if (target < limit->p2.dot_limit)
886 clock.p2 = limit->p2.p2_slow;
887 else
888 clock.p2 = limit->p2.p2_fast;
889 }
890
891 memset(best_clock, 0, sizeof(*best_clock));
892 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.m1 = limit->m1.max;
897 clock.m1 >= limit->m1.min; clock.m1--) {
898 for (clock.m2 = limit->m2.max;
899 clock.m2 >= limit->m2.min; clock.m2--) {
900 for (clock.p1 = limit->p1.max;
901 clock.p1 >= limit->p1.min; clock.p1--) {
902 int this_err;
903
Shaohua Li21778322009-02-23 15:19:16 +0800904 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800905 if (!intel_PLL_is_valid(crtc, &clock))
906 continue;
907 this_err = abs(clock.dot - target) ;
908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500922intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
923 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800924{
925 struct drm_device *dev = crtc->dev;
926 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800927
928 /* return directly when it is eDP */
929 if (HAS_eDP)
930 return true;
931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932 if (target < 200000) {
933 clock.n = 1;
934 clock.p1 = 2;
935 clock.p2 = 10;
936 clock.m1 = 12;
937 clock.m2 = 9;
938 } else {
939 clock.n = 2;
940 clock.p1 = 1;
941 clock.p2 = 10;
942 clock.m1 = 14;
943 clock.m2 = 8;
944 }
945 intel_clock(dev, refclk, &clock);
946 memcpy(best_clock, &clock, sizeof(intel_clock_t));
947 return true;
948}
949
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950/* DisplayPort has only two frequencies, 162MHz and 270MHz */
951static bool
952intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
953 int target, int refclk, intel_clock_t *best_clock)
954{
955 intel_clock_t clock;
956 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 clock.p1 = 2;
958 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700959 clock.n = 2;
960 clock.m1 = 23;
961 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 clock.p1 = 1;
964 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700965 clock.n = 1;
966 clock.m1 = 14;
967 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Keith Packardb3d25492009-06-24 23:09:15 -0700969 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
970 clock.p = (clock.p1 * clock.p2);
971 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900972 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 memcpy(best_clock, &clock, sizeof(intel_clock_t));
974 return true;
975}
976
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977/**
978 * intel_wait_for_vblank - wait for vblank on a given pipe
979 * @dev: drm device
980 * @pipe: pipe to wait for
981 *
982 * Wait for vblank to occur on a given pipe. Needed for various bits of
983 * mode setting code.
984 */
985void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800986{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
989
Chris Wilson300387c2010-09-05 20:25:43 +0100990 /* Clear existing vblank status. Note this will clear any other
991 * sticky status fields as well.
992 *
993 * This races with i915_driver_irq_handler() with the result
994 * that either function could miss a vblank event. Here it is not
995 * fatal, as we will either wait upon the next vblank interrupt or
996 * timeout. Generally speaking intel_wait_for_vblank() is only
997 * called during modeset at which time the GPU should be idle and
998 * should *not* be performing page flips and thus not waiting on
999 * vblanks...
1000 * Currently, the result of us stealing a vblank from the irq
1001 * handler is that a single frame will be skipped during swapbuffers.
1002 */
1003 I915_WRITE(pipestat_reg,
1004 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1005
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001006 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001007 if (wait_for(I915_READ(pipestat_reg) &
1008 PIPE_VBLANK_INTERRUPT_STATUS,
1009 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 DRM_DEBUG_KMS("vblank wait timed out\n");
1011}
1012
1013/**
1014 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1015 * @dev: drm device
1016 * @pipe: pipe to wait for
1017 *
1018 * After disabling a pipe, we can't wait for vblank in the usual way,
1019 * spinning on the vblank interrupt status bit, since we won't actually
1020 * see an interrupt when the pipe is disabled.
1021 *
1022 * So this function waits for the display line value to settle (it
1023 * usually ends up stopping at the start of the next frame).
1024 */
1025void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1029 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1030 u32 last_line;
1031
1032 /* Wait for the display line to settle */
1033 do {
1034 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1035 mdelay(5);
1036 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1037 time_after(timeout, jiffies));
1038
1039 if (time_after(jiffies, timeout))
1040 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001041}
1042
Jesse Barnes80824002009-09-10 15:28:06 -07001043/* Parameters have changed, update FBC info */
1044static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1045{
1046 struct drm_device *dev = crtc->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_framebuffer *fb = crtc->fb;
1049 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001050 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1052 int plane, i;
1053 u32 fbc_ctl, fbc_ctl2;
1054
1055 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1056
1057 if (fb->pitch < dev_priv->cfb_pitch)
1058 dev_priv->cfb_pitch = fb->pitch;
1059
1060 /* FBC_CTL wants 64B units */
1061 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1062 dev_priv->cfb_fence = obj_priv->fence_reg;
1063 dev_priv->cfb_plane = intel_crtc->plane;
1064 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1065
1066 /* Clear old tags */
1067 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1068 I915_WRITE(FBC_TAG + (i * 4), 0);
1069
1070 /* Set it up... */
1071 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1072 if (obj_priv->tiling_mode != I915_TILING_NONE)
1073 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1074 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1075 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1076
1077 /* enable it... */
1078 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001079 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001080 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001081 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1082 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1083 if (obj_priv->tiling_mode != I915_TILING_NONE)
1084 fbc_ctl |= dev_priv->cfb_fence;
1085 I915_WRITE(FBC_CONTROL, fbc_ctl);
1086
Zhao Yakui28c97732009-10-09 11:39:41 +08001087 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001088 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1089}
1090
1091void i8xx_disable_fbc(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 u32 fbc_ctl;
1095
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001096 if (!I915_HAS_FBC(dev))
1097 return;
1098
Jesse Barnes9517a922010-05-21 09:40:45 -07001099 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1100 return; /* Already off, just return */
1101
Jesse Barnes80824002009-09-10 15:28:06 -07001102 /* Disable compression */
1103 fbc_ctl = I915_READ(FBC_CONTROL);
1104 fbc_ctl &= ~FBC_CTL_EN;
1105 I915_WRITE(FBC_CONTROL, fbc_ctl);
1106
1107 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001108 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001109 DRM_DEBUG_KMS("FBC idle timed out\n");
1110 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001111 }
Jesse Barnes80824002009-09-10 15:28:06 -07001112
Zhao Yakui28c97732009-10-09 11:39:41 +08001113 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001114}
1115
Adam Jacksonee5382a2010-04-23 11:17:39 -04001116static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001117{
Jesse Barnes80824002009-09-10 15:28:06 -07001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
1120 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1121}
1122
Jesse Barnes74dff282009-09-14 15:39:40 -07001123static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1124{
1125 struct drm_device *dev = crtc->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 struct drm_framebuffer *fb = crtc->fb;
1128 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001129 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1131 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1132 DPFC_CTL_PLANEB);
1133 unsigned long stall_watermark = 200;
1134 u32 dpfc_ctl;
1135
1136 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1137 dev_priv->cfb_fence = obj_priv->fence_reg;
1138 dev_priv->cfb_plane = intel_crtc->plane;
1139
1140 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1141 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1142 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1143 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1144 } else {
1145 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1146 }
1147
1148 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1149 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1150 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1151 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1152 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1153
1154 /* enable it... */
1155 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1156
Zhao Yakui28c97732009-10-09 11:39:41 +08001157 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001158}
1159
1160void g4x_disable_fbc(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 u32 dpfc_ctl;
1164
1165 /* Disable compression */
1166 dpfc_ctl = I915_READ(DPFC_CONTROL);
1167 dpfc_ctl &= ~DPFC_CTL_EN;
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001171}
1172
Adam Jacksonee5382a2010-04-23 11:17:39 -04001173static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001174{
Jesse Barnes74dff282009-09-14 15:39:40 -07001175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1178}
1179
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001180static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1181{
1182 struct drm_device *dev = crtc->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 struct drm_framebuffer *fb = crtc->fb;
1185 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1186 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1189 DPFC_CTL_PLANEB;
1190 unsigned long stall_watermark = 200;
1191 u32 dpfc_ctl;
1192
1193 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1194 dev_priv->cfb_fence = obj_priv->fence_reg;
1195 dev_priv->cfb_plane = intel_crtc->plane;
1196
1197 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1198 dpfc_ctl &= DPFC_RESERVED;
1199 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1200 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1201 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1202 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1203 } else {
1204 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1205 }
1206
1207 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1208 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1209 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1210 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1211 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1212 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1213 /* enable it... */
1214 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1215 DPFC_CTL_EN);
1216
1217 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1218}
1219
1220void ironlake_disable_fbc(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 dpfc_ctl;
1224
1225 /* Disable compression */
1226 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1227 dpfc_ctl &= ~DPFC_CTL_EN;
1228 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229
1230 DRM_DEBUG_KMS("disabled FBC\n");
1231}
1232
1233static bool ironlake_fbc_enabled(struct drm_device *dev)
1234{
1235 struct drm_i915_private *dev_priv = dev->dev_private;
1236
1237 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1238}
1239
Adam Jacksonee5382a2010-04-23 11:17:39 -04001240bool intel_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 if (!dev_priv->display.fbc_enabled)
1245 return false;
1246
1247 return dev_priv->display.fbc_enabled(dev);
1248}
1249
1250void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1251{
1252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1253
1254 if (!dev_priv->display.enable_fbc)
1255 return;
1256
1257 dev_priv->display.enable_fbc(crtc, interval);
1258}
1259
1260void intel_disable_fbc(struct drm_device *dev)
1261{
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263
1264 if (!dev_priv->display.disable_fbc)
1265 return;
1266
1267 dev_priv->display.disable_fbc(dev);
1268}
1269
Jesse Barnes80824002009-09-10 15:28:06 -07001270/**
1271 * intel_update_fbc - enable/disable FBC as needed
1272 * @crtc: CRTC to point the compressor at
1273 * @mode: mode in use
1274 *
1275 * Set up the framebuffer compression hardware at mode set time. We
1276 * enable it if possible:
1277 * - plane A only (on pre-965)
1278 * - no pixel mulitply/line duplication
1279 * - no alpha buffer discard
1280 * - no dual wide
1281 * - framebuffer <= 2048 in width, 1536 in height
1282 *
1283 * We can't assume that any compression will take place (worst case),
1284 * so the compressed buffer has to be the same size as the uncompressed
1285 * one. It also must reside (along with the line length buffer) in
1286 * stolen memory.
1287 *
1288 * We need to enable/disable FBC on a global basis.
1289 */
1290static void intel_update_fbc(struct drm_crtc *crtc,
1291 struct drm_display_mode *mode)
1292{
1293 struct drm_device *dev = crtc->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 struct drm_framebuffer *fb = crtc->fb;
1296 struct intel_framebuffer *intel_fb;
1297 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001298 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1300 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 int crtcs_enabled = 0;
1302
1303 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001304
1305 if (!i915_powersave)
1306 return;
1307
Adam Jacksonee5382a2010-04-23 11:17:39 -04001308 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001309 return;
1310
Jesse Barnes80824002009-09-10 15:28:06 -07001311 if (!crtc->fb)
1312 return;
1313
1314 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001315 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001316
1317 /*
1318 * If FBC is already on, we just have to verify that we can
1319 * keep it that way...
1320 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001321 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001322 * - changing FBC params (stride, fence, mode)
1323 * - new fb is too large to fit in compressed buffer
1324 * - going to an unsupported config (interlace, pixel multiply, etc.)
1325 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1327 if (tmp_crtc->enabled)
1328 crtcs_enabled++;
1329 }
1330 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1331 if (crtcs_enabled > 1) {
1332 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1333 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1334 goto out_disable;
1335 }
Jesse Barnes80824002009-09-10 15:28:06 -07001336 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001337 DRM_DEBUG_KMS("framebuffer too large, disabling "
1338 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001339 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001340 goto out_disable;
1341 }
1342 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1343 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("mode incompatible with compression, "
1345 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->hdisplay > 2048) ||
1350 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001352 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001353 goto out_disable;
1354 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001355 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001356 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001357 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001358 goto out_disable;
1359 }
1360 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001361 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001362 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001363 goto out_disable;
1364 }
1365
Jason Wesselc924b932010-08-05 09:22:32 -05001366 /* If the kernel debugger is active, always disable compression */
1367 if (in_dbg_master())
1368 goto out_disable;
1369
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001371 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001372 if ((fb->pitch > dev_priv->cfb_pitch) ||
1373 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1374 (plane != dev_priv->cfb_plane))
1375 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001376 }
1377
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378 /* Now try to turn it back on if possible */
1379 if (!intel_fbc_enabled(dev))
1380 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001381
1382 return;
1383
1384out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001385 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001386 if (intel_fbc_enabled(dev)) {
1387 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001388 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001389 }
Jesse Barnes80824002009-09-10 15:28:06 -07001390}
1391
Chris Wilson127bd2a2010-07-23 23:32:05 +01001392int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001393intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1394{
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396 u32 alignment;
1397 int ret;
1398
1399 switch (obj_priv->tiling_mode) {
1400 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001401 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1402 alignment = 128 * 1024;
1403 else if (IS_I965G(dev))
1404 alignment = 4 * 1024;
1405 else
1406 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001407 break;
1408 case I915_TILING_X:
1409 /* pin() will align the object as required by fence */
1410 alignment = 0;
1411 break;
1412 case I915_TILING_Y:
1413 /* FIXME: Is this true? */
1414 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1415 return -EINVAL;
1416 default:
1417 BUG();
1418 }
1419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420 ret = i915_gem_object_pin(obj, alignment);
1421 if (ret != 0)
1422 return ret;
1423
1424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1425 * fence, whereas 965+ only requires a fence if using
1426 * framebuffer compression. For simplicity, we always install
1427 * a fence as the cost is not that onerous.
1428 */
1429 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1430 obj_priv->tiling_mode != I915_TILING_NONE) {
1431 ret = i915_gem_object_get_fence_reg(obj);
1432 if (ret != 0) {
1433 i915_gem_object_unpin(obj);
1434 return ret;
1435 }
1436 }
1437
1438 return 0;
1439}
1440
Jesse Barnes81255562010-08-02 12:07:50 -07001441/* Assume fb object is pinned & idle & fenced and just update base pointers */
1442static int
1443intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1444 int x, int y)
1445{
1446 struct drm_device *dev = crtc->dev;
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1449 struct intel_framebuffer *intel_fb;
1450 struct drm_i915_gem_object *obj_priv;
1451 struct drm_gem_object *obj;
1452 int plane = intel_crtc->plane;
1453 unsigned long Start, Offset;
1454 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1455 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1456 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1457 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1458 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1459 u32 dspcntr;
1460
1461 switch (plane) {
1462 case 0:
1463 case 1:
1464 break;
1465 default:
1466 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1467 return -EINVAL;
1468 }
1469
1470 intel_fb = to_intel_framebuffer(fb);
1471 obj = intel_fb->obj;
1472 obj_priv = to_intel_bo(obj);
1473
1474 dspcntr = I915_READ(dspcntr_reg);
1475 /* Mask out pixel format bits in case we change it */
1476 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1477 switch (fb->bits_per_pixel) {
1478 case 8:
1479 dspcntr |= DISPPLANE_8BPP;
1480 break;
1481 case 16:
1482 if (fb->depth == 15)
1483 dspcntr |= DISPPLANE_15_16BPP;
1484 else
1485 dspcntr |= DISPPLANE_16BPP;
1486 break;
1487 case 24:
1488 case 32:
1489 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1490 break;
1491 default:
1492 DRM_ERROR("Unknown color depth\n");
1493 return -EINVAL;
1494 }
1495 if (IS_I965G(dev)) {
1496 if (obj_priv->tiling_mode != I915_TILING_NONE)
1497 dspcntr |= DISPPLANE_TILED;
1498 else
1499 dspcntr &= ~DISPPLANE_TILED;
1500 }
1501
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001502 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001503 /* must disable */
1504 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1505
1506 I915_WRITE(dspcntr_reg, dspcntr);
1507
1508 Start = obj_priv->gtt_offset;
1509 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1510
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001511 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1512 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001513 I915_WRITE(dspstride, fb->pitch);
1514 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001515 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001517 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001518 } else {
1519 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001521 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001522
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001523 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001524 intel_update_fbc(crtc, &crtc->mode);
1525
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001526 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001527 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001528
1529 return 0;
1530}
1531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001532static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001533intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535{
1536 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 struct drm_i915_master_private *master_priv;
1538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1539 struct intel_framebuffer *intel_fb;
1540 struct drm_i915_gem_object *obj_priv;
1541 struct drm_gem_object *obj;
1542 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001543 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001544 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* no fb bound */
1547 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001548 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001549 return 0;
1550 }
1551
Jesse Barnes80824002009-09-10 15:28:06 -07001552 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001553 case 0:
1554 case 1:
1555 break;
1556 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001557 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001558 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001559 }
1560
1561 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001566 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 if (ret != 0) {
1568 mutex_unlock(&dev->struct_mutex);
1569 return ret;
1570 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001571
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001572 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001574 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001579 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1580 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001583 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001585
1586 if (old_fb) {
1587 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001589 i915_gem_object_unpin(intel_fb->obj);
1590 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001591
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001593
1594 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 master_priv = dev->primary->master->driver_priv;
1598 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001602 master_priv->sarea_priv->pipeB_x = x;
1603 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 } else {
1605 master_priv->sarea_priv->pipeA_x = x;
1606 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608
1609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610}
1611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001612static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001613{
1614 struct drm_device *dev = crtc->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 u32 dpa_ctl;
1617
Zhao Yakui28c97732009-10-09 11:39:41 +08001618 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619 dpa_ctl = I915_READ(DP_A);
1620 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1621
1622 if (clock < 200000) {
1623 u32 temp;
1624 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1625 /* workaround for 160Mhz:
1626 1) program 0x4600c bits 15:0 = 0x8124
1627 2) program 0x46010 bit 0 = 1
1628 3) program 0x46034 bit 24 = 1
1629 4) program 0x64000 bit 14 = 1
1630 */
1631 temp = I915_READ(0x4600c);
1632 temp &= 0xffff0000;
1633 I915_WRITE(0x4600c, temp | 0x8124);
1634
1635 temp = I915_READ(0x46010);
1636 I915_WRITE(0x46010, temp | 1);
1637
1638 temp = I915_READ(0x46034);
1639 I915_WRITE(0x46034, temp | (1 << 24));
1640 } else {
1641 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1642 }
1643 I915_WRITE(DP_A, dpa_ctl);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001644 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001645
1646 udelay(500);
1647}
1648
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001649/* The FDI link training functions for ILK/Ibexpeak. */
1650static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1655 int pipe = intel_crtc->pipe;
1656 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1657 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1658 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1659 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1660 u32 temp, tries = 0;
1661
Adam Jacksone1a44742010-06-25 15:32:14 -04001662 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1663 for train result */
1664 temp = I915_READ(fdi_rx_imr_reg);
1665 temp &= ~FDI_RX_SYMBOL_LOCK;
1666 temp &= ~FDI_RX_BIT_LOCK;
1667 I915_WRITE(fdi_rx_imr_reg, temp);
1668 I915_READ(fdi_rx_imr_reg);
1669 udelay(150);
1670
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001671 /* enable CPU FDI TX and PCH FDI RX */
1672 temp = I915_READ(fdi_tx_reg);
1673 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001674 temp &= ~(7 << 19);
1675 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001676 temp &= ~FDI_LINK_TRAIN_NONE;
1677 temp |= FDI_LINK_TRAIN_PATTERN_1;
1678 I915_WRITE(fdi_tx_reg, temp);
1679 I915_READ(fdi_tx_reg);
1680
1681 temp = I915_READ(fdi_rx_reg);
1682 temp &= ~FDI_LINK_TRAIN_NONE;
1683 temp |= FDI_LINK_TRAIN_PATTERN_1;
1684 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1685 I915_READ(fdi_rx_reg);
1686 udelay(150);
1687
Adam Jacksone1a44742010-06-25 15:32:14 -04001688 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001689 temp = I915_READ(fdi_rx_iir_reg);
1690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1691
1692 if ((temp & FDI_RX_BIT_LOCK)) {
1693 DRM_DEBUG_KMS("FDI train 1 done.\n");
1694 I915_WRITE(fdi_rx_iir_reg,
1695 temp | FDI_RX_BIT_LOCK);
1696 break;
1697 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001698 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001699 if (tries == 5)
1700 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001701
1702 /* Train 2 */
1703 temp = I915_READ(fdi_tx_reg);
1704 temp &= ~FDI_LINK_TRAIN_NONE;
1705 temp |= FDI_LINK_TRAIN_PATTERN_2;
1706 I915_WRITE(fdi_tx_reg, temp);
1707
1708 temp = I915_READ(fdi_rx_reg);
1709 temp &= ~FDI_LINK_TRAIN_NONE;
1710 temp |= FDI_LINK_TRAIN_PATTERN_2;
1711 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001712 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001713 udelay(150);
1714
1715 tries = 0;
1716
Adam Jacksone1a44742010-06-25 15:32:14 -04001717 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001718 temp = I915_READ(fdi_rx_iir_reg);
1719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1720
1721 if (temp & FDI_RX_SYMBOL_LOCK) {
1722 I915_WRITE(fdi_rx_iir_reg,
1723 temp | FDI_RX_SYMBOL_LOCK);
1724 DRM_DEBUG_KMS("FDI train 2 done.\n");
1725 break;
1726 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001727 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001728 if (tries == 5)
1729 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001730
1731 DRM_DEBUG_KMS("FDI train done\n");
1732}
1733
1734static int snb_b_fdi_train_param [] = {
1735 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1736 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1737 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1738 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1739};
1740
1741/* The FDI link training functions for SNB/Cougarpoint. */
1742static void gen6_fdi_link_train(struct drm_crtc *crtc)
1743{
1744 struct drm_device *dev = crtc->dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1747 int pipe = intel_crtc->pipe;
1748 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1749 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1750 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1751 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1752 u32 temp, i;
1753
Adam Jacksone1a44742010-06-25 15:32:14 -04001754 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1755 for train result */
1756 temp = I915_READ(fdi_rx_imr_reg);
1757 temp &= ~FDI_RX_SYMBOL_LOCK;
1758 temp &= ~FDI_RX_BIT_LOCK;
1759 I915_WRITE(fdi_rx_imr_reg, temp);
1760 I915_READ(fdi_rx_imr_reg);
1761 udelay(150);
1762
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001763 /* enable CPU FDI TX and PCH FDI RX */
1764 temp = I915_READ(fdi_tx_reg);
1765 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001766 temp &= ~(7 << 19);
1767 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001768 temp &= ~FDI_LINK_TRAIN_NONE;
1769 temp |= FDI_LINK_TRAIN_PATTERN_1;
1770 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1771 /* SNB-B */
1772 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1773 I915_WRITE(fdi_tx_reg, temp);
1774 I915_READ(fdi_tx_reg);
1775
1776 temp = I915_READ(fdi_rx_reg);
1777 if (HAS_PCH_CPT(dev)) {
1778 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1779 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1780 } else {
1781 temp &= ~FDI_LINK_TRAIN_NONE;
1782 temp |= FDI_LINK_TRAIN_PATTERN_1;
1783 }
1784 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1785 I915_READ(fdi_rx_reg);
1786 udelay(150);
1787
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001788 for (i = 0; i < 4; i++ ) {
1789 temp = I915_READ(fdi_tx_reg);
1790 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1791 temp |= snb_b_fdi_train_param[i];
1792 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001793 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001794 udelay(500);
1795
1796 temp = I915_READ(fdi_rx_iir_reg);
1797 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1798
1799 if (temp & FDI_RX_BIT_LOCK) {
1800 I915_WRITE(fdi_rx_iir_reg,
1801 temp | FDI_RX_BIT_LOCK);
1802 DRM_DEBUG_KMS("FDI train 1 done.\n");
1803 break;
1804 }
1805 }
1806 if (i == 4)
1807 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1808
1809 /* Train 2 */
1810 temp = I915_READ(fdi_tx_reg);
1811 temp &= ~FDI_LINK_TRAIN_NONE;
1812 temp |= FDI_LINK_TRAIN_PATTERN_2;
1813 if (IS_GEN6(dev)) {
1814 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1815 /* SNB-B */
1816 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1817 }
1818 I915_WRITE(fdi_tx_reg, temp);
1819
1820 temp = I915_READ(fdi_rx_reg);
1821 if (HAS_PCH_CPT(dev)) {
1822 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1824 } else {
1825 temp &= ~FDI_LINK_TRAIN_NONE;
1826 temp |= FDI_LINK_TRAIN_PATTERN_2;
1827 }
1828 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001829 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001830 udelay(150);
1831
1832 for (i = 0; i < 4; i++ ) {
1833 temp = I915_READ(fdi_tx_reg);
1834 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1835 temp |= snb_b_fdi_train_param[i];
1836 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001837 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001838 udelay(500);
1839
1840 temp = I915_READ(fdi_rx_iir_reg);
1841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1842
1843 if (temp & FDI_RX_SYMBOL_LOCK) {
1844 I915_WRITE(fdi_rx_iir_reg,
1845 temp | FDI_RX_SYMBOL_LOCK);
1846 DRM_DEBUG_KMS("FDI train 2 done.\n");
1847 break;
1848 }
1849 }
1850 if (i == 4)
1851 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1852
1853 DRM_DEBUG_KMS("FDI train done.\n");
1854}
1855
Jesse Barnes0e23b992010-09-10 11:10:00 -07001856static void ironlake_fdi_enable(struct drm_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1861 int pipe = intel_crtc->pipe;
1862 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1863 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1864 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001865 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001866 u32 temp;
1867 u32 pipe_bpc;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001868 u32 tx_size;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001869
1870 temp = I915_READ(pipeconf_reg);
1871 pipe_bpc = temp & PIPE_BPC_MASK;
1872
Jesse Barnesc64e3112010-09-10 11:27:03 -07001873 /* Write the TU size bits so error detection works */
1874 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1875 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1876
Jesse Barnes0e23b992010-09-10 11:10:00 -07001877 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1878 temp = I915_READ(fdi_rx_reg);
1879 /*
1880 * make the BPC in FDI Rx be consistent with that in
1881 * pipeconf reg.
1882 */
1883 temp &= ~(0x7 << 16);
1884 temp |= (pipe_bpc << 11);
1885 temp &= ~(7 << 19);
1886 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1887 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1888 I915_READ(fdi_rx_reg);
1889 udelay(200);
1890
1891 /* Switch from Rawclk to PCDclk */
1892 temp = I915_READ(fdi_rx_reg);
1893 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1894 I915_READ(fdi_rx_reg);
1895 udelay(200);
1896
1897 /* Enable CPU FDI TX PLL, always on for Ironlake */
1898 temp = I915_READ(fdi_tx_reg);
1899 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1900 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1901 I915_READ(fdi_tx_reg);
1902 udelay(100);
1903 }
1904}
1905
Jesse Barnes6be4a602010-09-10 10:26:01 -07001906static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001907{
1908 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001909 struct drm_i915_private *dev_priv = dev->dev_private;
1910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1911 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001912 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001913 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1914 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1915 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1916 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1917 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1918 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001919 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001920 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1921 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1922 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1923 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1924 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1925 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1926 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1927 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1928 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1929 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1930 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1931 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001932 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001933 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001934 u32 pipe_bpc;
1935
1936 temp = I915_READ(pipeconf_reg);
1937 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001938
Jesse Barnes6be4a602010-09-10 10:26:01 -07001939 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1940 temp = I915_READ(PCH_LVDS);
1941 if ((temp & LVDS_PORT_EN) == 0) {
1942 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1943 POSTING_READ(PCH_LVDS);
1944 }
1945 }
1946
Jesse Barnes0e23b992010-09-10 11:10:00 -07001947 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001948
1949 /* Enable panel fitting for LVDS */
1950 if (dev_priv->pch_pf_size &&
1951 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1952 || HAS_eDP || intel_pch_has_edp(crtc))) {
1953 /* Force use of hard-coded filter coefficients
1954 * as some pre-programmed values are broken,
1955 * e.g. x201.
1956 */
1957 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1958 PF_ENABLE | PF_FILTER_MED_3x3);
1959 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1960 dev_priv->pch_pf_pos);
1961 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1962 dev_priv->pch_pf_size);
1963 }
1964
1965 /* Enable CPU pipe */
1966 temp = I915_READ(pipeconf_reg);
1967 if ((temp & PIPEACONF_ENABLE) == 0) {
1968 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1969 I915_READ(pipeconf_reg);
1970 udelay(100);
1971 }
1972
1973 /* configure and enable CPU plane */
1974 temp = I915_READ(dspcntr_reg);
1975 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1976 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1977 /* Flush the plane changes */
1978 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1979 }
1980
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001981 /* For PCH output, training FDI link */
1982 if (IS_GEN6(dev))
1983 gen6_fdi_link_train(crtc);
1984 else
1985 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001986
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001987 /* enable PCH DPLL */
1988 temp = I915_READ(pch_dpll_reg);
1989 if ((temp & DPLL_VCO_ENABLE) == 0) {
1990 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1991 I915_READ(pch_dpll_reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001992 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001993 udelay(200);
1994
1995 if (HAS_PCH_CPT(dev)) {
1996 /* Be sure PCH DPLL SEL is set */
1997 temp = I915_READ(PCH_DPLL_SEL);
1998 if (trans_dpll_sel == 0 &&
1999 (temp & TRANSA_DPLL_ENABLE) == 0)
2000 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2001 else if (trans_dpll_sel == 1 &&
2002 (temp & TRANSB_DPLL_ENABLE) == 0)
2003 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2004 I915_WRITE(PCH_DPLL_SEL, temp);
2005 I915_READ(PCH_DPLL_SEL);
2006 }
2007 /* set transcoder timing */
2008 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2009 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2010 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2011
2012 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2013 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2014 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2015
2016 /* enable normal train */
2017 temp = I915_READ(fdi_tx_reg);
2018 temp &= ~FDI_LINK_TRAIN_NONE;
2019 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2020 FDI_TX_ENHANCE_FRAME_ENABLE);
2021 I915_READ(fdi_tx_reg);
2022
2023 temp = I915_READ(fdi_rx_reg);
2024 if (HAS_PCH_CPT(dev)) {
2025 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2026 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2027 } else {
2028 temp &= ~FDI_LINK_TRAIN_NONE;
2029 temp |= FDI_LINK_TRAIN_NONE;
2030 }
2031 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2032 I915_READ(fdi_rx_reg);
2033
2034 /* wait one idle pattern time */
2035 udelay(100);
2036
2037 /* For PCH DP, enable TRANS_DP_CTL */
2038 if (HAS_PCH_CPT(dev) &&
2039 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2040 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2041 int reg;
2042
2043 reg = I915_READ(trans_dp_ctl);
2044 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2045 TRANS_DP_SYNC_MASK);
2046 reg |= (TRANS_DP_OUTPUT_ENABLE |
2047 TRANS_DP_ENH_FRAMING);
2048
2049 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2050 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2051 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2052 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2053
2054 switch (intel_trans_dp_port_sel(crtc)) {
2055 case PCH_DP_B:
2056 reg |= TRANS_DP_PORT_SEL_B;
2057 break;
2058 case PCH_DP_C:
2059 reg |= TRANS_DP_PORT_SEL_C;
2060 break;
2061 case PCH_DP_D:
2062 reg |= TRANS_DP_PORT_SEL_D;
2063 break;
2064 default:
2065 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2066 reg |= TRANS_DP_PORT_SEL_B;
2067 break;
2068 }
2069
2070 I915_WRITE(trans_dp_ctl, reg);
2071 POSTING_READ(trans_dp_ctl);
2072 }
2073
2074 /* enable PCH transcoder */
2075 temp = I915_READ(transconf_reg);
2076 /*
2077 * make the BPC in transcoder be consistent with
2078 * that in pipeconf reg.
2079 */
2080 temp &= ~PIPE_BPC_MASK;
2081 temp |= pipe_bpc;
2082 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2083 I915_READ(transconf_reg);
2084
2085 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2086 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002087
2088 intel_crtc_load_lut(crtc);
2089
2090 intel_update_fbc(crtc, &crtc->mode);
2091}
2092
2093static void ironlake_crtc_disable(struct drm_crtc *crtc)
2094{
2095 struct drm_device *dev = crtc->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2098 int pipe = intel_crtc->pipe;
2099 int plane = intel_crtc->plane;
2100 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2101 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2102 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2103 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2104 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2105 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2106 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2107 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2108 u32 temp;
2109 u32 pipe_bpc;
2110
2111 temp = I915_READ(pipeconf_reg);
2112 pipe_bpc = temp & PIPE_BPC_MASK;
2113
2114 drm_vblank_off(dev, pipe);
2115 /* Disable display plane */
2116 temp = I915_READ(dspcntr_reg);
2117 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2118 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2119 /* Flush the plane changes */
2120 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2121 I915_READ(dspbase_reg);
2122 }
2123
2124 if (dev_priv->cfb_plane == plane &&
2125 dev_priv->display.disable_fbc)
2126 dev_priv->display.disable_fbc(dev);
2127
2128 /* disable cpu pipe, disable after all planes disabled */
2129 temp = I915_READ(pipeconf_reg);
2130 if ((temp & PIPEACONF_ENABLE) != 0) {
2131 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2132
2133 /* wait for cpu pipe off, pipe state */
2134 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2135 DRM_ERROR("failed to turn off cpu pipe\n");
2136 } else
2137 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2138
2139 udelay(100);
2140
2141 /* Disable PF */
2142 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2143 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2144
2145 /* disable CPU FDI tx and PCH FDI rx */
2146 temp = I915_READ(fdi_tx_reg);
2147 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2148 I915_READ(fdi_tx_reg);
2149
2150 temp = I915_READ(fdi_rx_reg);
2151 /* BPC in FDI rx is consistent with that in pipeconf */
2152 temp &= ~(0x07 << 16);
2153 temp |= (pipe_bpc << 11);
2154 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2155 I915_READ(fdi_rx_reg);
2156
2157 udelay(100);
2158
2159 /* still set train pattern 1 */
2160 temp = I915_READ(fdi_tx_reg);
2161 temp &= ~FDI_LINK_TRAIN_NONE;
2162 temp |= FDI_LINK_TRAIN_PATTERN_1;
2163 I915_WRITE(fdi_tx_reg, temp);
2164 POSTING_READ(fdi_tx_reg);
2165
2166 temp = I915_READ(fdi_rx_reg);
2167 if (HAS_PCH_CPT(dev)) {
2168 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2169 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2170 } else {
2171 temp &= ~FDI_LINK_TRAIN_NONE;
2172 temp |= FDI_LINK_TRAIN_PATTERN_1;
2173 }
2174 I915_WRITE(fdi_rx_reg, temp);
2175 POSTING_READ(fdi_rx_reg);
2176
2177 udelay(100);
2178
2179 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2180 temp = I915_READ(PCH_LVDS);
2181 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2182 I915_READ(PCH_LVDS);
2183 udelay(100);
2184 }
2185
2186 /* disable PCH transcoder */
2187 temp = I915_READ(transconf_reg);
2188 if ((temp & TRANS_ENABLE) != 0) {
2189 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2190
2191 /* wait for PCH transcoder off, transcoder state */
2192 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2193 DRM_ERROR("failed to disable transcoder\n");
2194 }
2195
2196 temp = I915_READ(transconf_reg);
2197 /* BPC in transcoder is consistent with that in pipeconf */
2198 temp &= ~PIPE_BPC_MASK;
2199 temp |= pipe_bpc;
2200 I915_WRITE(transconf_reg, temp);
2201 I915_READ(transconf_reg);
2202 udelay(100);
2203
2204 if (HAS_PCH_CPT(dev)) {
2205 /* disable TRANS_DP_CTL */
2206 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2207 int reg;
2208
2209 reg = I915_READ(trans_dp_ctl);
2210 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2211 I915_WRITE(trans_dp_ctl, reg);
2212 POSTING_READ(trans_dp_ctl);
2213
2214 /* disable DPLL_SEL */
2215 temp = I915_READ(PCH_DPLL_SEL);
2216 if (trans_dpll_sel == 0)
2217 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2218 else
2219 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2220 I915_WRITE(PCH_DPLL_SEL, temp);
2221 I915_READ(PCH_DPLL_SEL);
2222
2223 }
2224
2225 /* disable PCH DPLL */
2226 temp = I915_READ(pch_dpll_reg);
2227 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2228 I915_READ(pch_dpll_reg);
2229
2230 /* Switch from PCDclk to Rawclk */
2231 temp = I915_READ(fdi_rx_reg);
2232 temp &= ~FDI_SEL_PCDCLK;
2233 I915_WRITE(fdi_rx_reg, temp);
2234 I915_READ(fdi_rx_reg);
2235
2236 /* Disable CPU FDI TX PLL */
2237 temp = I915_READ(fdi_tx_reg);
2238 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2239 I915_READ(fdi_tx_reg);
2240 udelay(100);
2241
2242 temp = I915_READ(fdi_rx_reg);
2243 temp &= ~FDI_RX_PLL_ENABLE;
2244 I915_WRITE(fdi_rx_reg, temp);
2245 I915_READ(fdi_rx_reg);
2246
2247 /* Wait for the clocks to turn off. */
2248 udelay(100);
2249}
2250
2251static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2252{
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2254 int pipe = intel_crtc->pipe;
2255 int plane = intel_crtc->plane;
2256
Zhenyu Wang2c072452009-06-05 15:38:42 +08002257 /* XXX: When our outputs are all unaware of DPMS modes other than off
2258 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2259 */
2260 switch (mode) {
2261 case DRM_MODE_DPMS_ON:
2262 case DRM_MODE_DPMS_STANDBY:
2263 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002264 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002265 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002266 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002267
Zhenyu Wang2c072452009-06-05 15:38:42 +08002268 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002269 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002270 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002271 break;
2272 }
2273}
2274
Daniel Vetter02e792f2009-09-15 22:57:34 +02002275static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2276{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002277 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002278 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002279
Chris Wilson23f09ce2010-08-12 13:53:37 +01002280 mutex_lock(&dev->struct_mutex);
2281 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2282 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002283 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002284
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002285 /* Let userspace switch the overlay on again. In most cases userspace
2286 * has to recompute where to put it anyway.
2287 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002288}
2289
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002290static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002291{
2292 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 struct drm_i915_private *dev_priv = dev->dev_private;
2294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2295 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002296 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002297 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002298 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2299 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2301 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002303 /* Enable the DPLL */
2304 temp = I915_READ(dpll_reg);
2305 if ((temp & DPLL_VCO_ENABLE) == 0) {
2306 I915_WRITE(dpll_reg, temp);
2307 I915_READ(dpll_reg);
2308 /* Wait for the clocks to stabilize. */
2309 udelay(150);
2310 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2311 I915_READ(dpll_reg);
2312 /* Wait for the clocks to stabilize. */
2313 udelay(150);
2314 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2315 I915_READ(dpll_reg);
2316 /* Wait for the clocks to stabilize. */
2317 udelay(150);
2318 }
2319
2320 /* Enable the pipe */
2321 temp = I915_READ(pipeconf_reg);
2322 if ((temp & PIPEACONF_ENABLE) == 0)
2323 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2324
2325 /* Enable the plane */
2326 temp = I915_READ(dspcntr_reg);
2327 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2328 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2329 /* Flush the plane changes */
2330 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2331 }
2332
2333 intel_crtc_load_lut(crtc);
2334
2335 if ((IS_I965G(dev) || plane == 0))
2336 intel_update_fbc(crtc, &crtc->mode);
2337
2338 /* Give the overlay scaler a chance to enable if it's on this pipe */
2339 intel_crtc_dpms_overlay(intel_crtc, true);
2340}
2341
2342static void i9xx_crtc_disable(struct drm_crtc *crtc)
2343{
2344 struct drm_device *dev = crtc->dev;
2345 struct drm_i915_private *dev_priv = dev->dev_private;
2346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2347 int pipe = intel_crtc->pipe;
2348 int plane = intel_crtc->plane;
2349 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2350 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2351 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2352 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2353 u32 temp;
2354
2355 /* Give the overlay scaler a chance to disable if it's on this pipe */
2356 intel_crtc_dpms_overlay(intel_crtc, false);
2357 drm_vblank_off(dev, pipe);
2358
2359 if (dev_priv->cfb_plane == plane &&
2360 dev_priv->display.disable_fbc)
2361 dev_priv->display.disable_fbc(dev);
2362
2363 /* Disable display plane */
2364 temp = I915_READ(dspcntr_reg);
2365 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2366 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2367 /* Flush the plane changes */
2368 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2369 I915_READ(dspbase_reg);
2370 }
2371
2372 if (!IS_I9XX(dev)) {
2373 /* Wait for vblank for the disable to take effect */
2374 intel_wait_for_vblank_off(dev, pipe);
2375 }
2376
2377 /* Don't disable pipe A or pipe A PLLs if needed */
2378 if (pipeconf_reg == PIPEACONF &&
2379 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2380 goto skip_pipe_off;
2381
2382 /* Next, disable display pipes */
2383 temp = I915_READ(pipeconf_reg);
2384 if ((temp & PIPEACONF_ENABLE) != 0) {
2385 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2386 I915_READ(pipeconf_reg);
2387 }
2388
2389 /* Wait for vblank for the disable to take effect. */
2390 intel_wait_for_vblank_off(dev, pipe);
2391
2392 temp = I915_READ(dpll_reg);
2393 if ((temp & DPLL_VCO_ENABLE) != 0) {
2394 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2395 I915_READ(dpll_reg);
2396 }
2397skip_pipe_off:
2398 /* Wait for the clocks to turn off. */
2399 udelay(150);
2400}
2401
2402static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2403{
Jesse Barnes79e53942008-11-07 14:24:08 -08002404 /* XXX: When our outputs are all unaware of DPMS modes other than off
2405 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2406 */
2407 switch (mode) {
2408 case DRM_MODE_DPMS_ON:
2409 case DRM_MODE_DPMS_STANDBY:
2410 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002411 i9xx_crtc_enable(crtc);
2412 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002413 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002414 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002415 break;
2416 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002417}
2418
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002419/*
2420 * When we disable a pipe, we need to clear any pending scanline wait events
2421 * to avoid hanging the ring, which we assume we are waiting on.
2422 */
2423static void intel_clear_scanline_wait(struct drm_device *dev)
2424{
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 u32 tmp;
2427
2428 if (IS_GEN2(dev))
2429 /* Can't break the hang on i8xx */
2430 return;
2431
2432 tmp = I915_READ(PRB0_CTL);
2433 if (tmp & RING_WAIT) {
2434 I915_WRITE(PRB0_CTL, tmp);
2435 POSTING_READ(PRB0_CTL);
2436 }
2437}
2438
Zhenyu Wang2c072452009-06-05 15:38:42 +08002439/**
2440 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002441 */
2442static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2443{
2444 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002445 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002446 struct drm_i915_master_private *master_priv;
2447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2448 int pipe = intel_crtc->pipe;
2449 bool enabled;
2450
Chris Wilson032d2a02010-09-06 16:17:22 +01002451 if (intel_crtc->dpms_mode == mode)
2452 return;
2453
Chris Wilsondebcadd2010-08-07 11:01:33 +01002454 intel_crtc->dpms_mode = mode;
2455 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2456
2457 /* When switching on the display, ensure that SR is disabled
2458 * with multiple pipes prior to enabling to new pipe.
2459 *
2460 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002461 * properly hidden and there are no pending waits prior to
2462 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002463 */
2464 if (mode == DRM_MODE_DPMS_ON)
2465 intel_update_watermarks(dev);
2466 else
2467 intel_crtc_update_cursor(crtc);
2468
Jesse Barnese70236a2009-09-21 10:42:27 -07002469 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002470
Chris Wilsondebcadd2010-08-07 11:01:33 +01002471 if (mode == DRM_MODE_DPMS_ON)
2472 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002473 else {
2474 /* XXX Note that this is not a complete solution, but a hack
2475 * to avoid the most frequently hit hang.
2476 */
2477 intel_clear_scanline_wait(dev);
2478
Chris Wilsondebcadd2010-08-07 11:01:33 +01002479 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002480 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002481
Jesse Barnes79e53942008-11-07 14:24:08 -08002482 if (!dev->primary->master)
2483 return;
2484
2485 master_priv = dev->primary->master->driver_priv;
2486 if (!master_priv->sarea_priv)
2487 return;
2488
2489 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2490
2491 switch (pipe) {
2492 case 0:
2493 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2494 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2495 break;
2496 case 1:
2497 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2498 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2499 break;
2500 default:
2501 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2502 break;
2503 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002504}
2505
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002506/* Prepare for a mode set.
2507 *
2508 * Note we could be a lot smarter here. We need to figure out which outputs
2509 * will be enabled, which disabled (in short, how the config will changes)
2510 * and perform the minimum necessary steps to accomplish that, e.g. updating
2511 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2512 * panel fitting is in the proper state, etc.
2513 */
2514static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002515{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002516 struct drm_device *dev = crtc->dev;
2517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2518
2519 intel_crtc->cursor_on = false;
2520 intel_crtc_update_cursor(crtc);
2521
2522 i9xx_crtc_disable(crtc);
2523 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002524}
2525
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002526static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002527{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002528 struct drm_device *dev = crtc->dev;
2529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2530
2531 intel_update_watermarks(dev);
2532 i9xx_crtc_enable(crtc);
2533
2534 intel_crtc->cursor_on = true;
2535 intel_crtc_update_cursor(crtc);
2536}
2537
2538static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2539{
2540 struct drm_device *dev = crtc->dev;
2541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2542
2543 intel_crtc->cursor_on = false;
2544 intel_crtc_update_cursor(crtc);
2545
2546 ironlake_crtc_disable(crtc);
2547 intel_clear_scanline_wait(dev);
2548}
2549
2550static void ironlake_crtc_commit(struct drm_crtc *crtc)
2551{
2552 struct drm_device *dev = crtc->dev;
2553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2554
2555 intel_update_watermarks(dev);
2556 ironlake_crtc_enable(crtc);
2557
2558 intel_crtc->cursor_on = true;
2559 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002560}
2561
2562void intel_encoder_prepare (struct drm_encoder *encoder)
2563{
2564 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2565 /* lvds has its own version of prepare see intel_lvds_prepare */
2566 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2567}
2568
2569void intel_encoder_commit (struct drm_encoder *encoder)
2570{
2571 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2572 /* lvds has its own version of commit see intel_lvds_commit */
2573 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2574}
2575
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576void intel_encoder_destroy(struct drm_encoder *encoder)
2577{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002578 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002579
2580 if (intel_encoder->ddc_bus)
2581 intel_i2c_destroy(intel_encoder->ddc_bus);
2582
2583 if (intel_encoder->i2c_bus)
2584 intel_i2c_destroy(intel_encoder->i2c_bus);
2585
2586 drm_encoder_cleanup(encoder);
2587 kfree(intel_encoder);
2588}
2589
Jesse Barnes79e53942008-11-07 14:24:08 -08002590static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2591 struct drm_display_mode *mode,
2592 struct drm_display_mode *adjusted_mode)
2593{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002594 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002595 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002596 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002597 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2598 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002599 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002600 return true;
2601}
2602
Jesse Barnese70236a2009-09-21 10:42:27 -07002603static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002604{
Jesse Barnese70236a2009-09-21 10:42:27 -07002605 return 400000;
2606}
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i915_get_display_clock_speed(struct drm_device *dev)
2609{
2610 return 333000;
2611}
Jesse Barnes79e53942008-11-07 14:24:08 -08002612
Jesse Barnese70236a2009-09-21 10:42:27 -07002613static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2614{
2615 return 200000;
2616}
Jesse Barnes79e53942008-11-07 14:24:08 -08002617
Jesse Barnese70236a2009-09-21 10:42:27 -07002618static int i915gm_get_display_clock_speed(struct drm_device *dev)
2619{
2620 u16 gcfgc = 0;
2621
2622 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2623
2624 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002625 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002626 else {
2627 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2628 case GC_DISPLAY_CLOCK_333_MHZ:
2629 return 333000;
2630 default:
2631 case GC_DISPLAY_CLOCK_190_200_MHZ:
2632 return 190000;
2633 }
2634 }
2635}
Jesse Barnes79e53942008-11-07 14:24:08 -08002636
Jesse Barnese70236a2009-09-21 10:42:27 -07002637static int i865_get_display_clock_speed(struct drm_device *dev)
2638{
2639 return 266000;
2640}
2641
2642static int i855_get_display_clock_speed(struct drm_device *dev)
2643{
2644 u16 hpllcc = 0;
2645 /* Assume that the hardware is in the high speed state. This
2646 * should be the default.
2647 */
2648 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2649 case GC_CLOCK_133_200:
2650 case GC_CLOCK_100_200:
2651 return 200000;
2652 case GC_CLOCK_166_250:
2653 return 250000;
2654 case GC_CLOCK_100_133:
2655 return 133000;
2656 }
2657
2658 /* Shouldn't happen */
2659 return 0;
2660}
2661
2662static int i830_get_display_clock_speed(struct drm_device *dev)
2663{
2664 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002665}
2666
Jesse Barnes79e53942008-11-07 14:24:08 -08002667/**
2668 * Return the pipe currently connected to the panel fitter,
2669 * or -1 if the panel fitter is not present or not in use
2670 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002671int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002672{
2673 struct drm_i915_private *dev_priv = dev->dev_private;
2674 u32 pfit_control;
2675
2676 /* i830 doesn't have a panel fitter */
2677 if (IS_I830(dev))
2678 return -1;
2679
2680 pfit_control = I915_READ(PFIT_CONTROL);
2681
2682 /* See if the panel fitter is in use */
2683 if ((pfit_control & PFIT_ENABLE) == 0)
2684 return -1;
2685
2686 /* 965 can place panel fitter on either pipe */
2687 if (IS_I965G(dev))
2688 return (pfit_control >> 29) & 0x3;
2689
2690 /* older chips can only use pipe 1 */
2691 return 1;
2692}
2693
Zhenyu Wang2c072452009-06-05 15:38:42 +08002694struct fdi_m_n {
2695 u32 tu;
2696 u32 gmch_m;
2697 u32 gmch_n;
2698 u32 link_m;
2699 u32 link_n;
2700};
2701
2702static void
2703fdi_reduce_ratio(u32 *num, u32 *den)
2704{
2705 while (*num > 0xffffff || *den > 0xffffff) {
2706 *num >>= 1;
2707 *den >>= 1;
2708 }
2709}
2710
2711#define DATA_N 0x800000
2712#define LINK_N 0x80000
2713
2714static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002715ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2716 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002717{
2718 u64 temp;
2719
2720 m_n->tu = 64; /* default size */
2721
2722 temp = (u64) DATA_N * pixel_clock;
2723 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002724 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2725 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002726 m_n->gmch_n = DATA_N;
2727 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2728
2729 temp = (u64) LINK_N * pixel_clock;
2730 m_n->link_m = div_u64(temp, link_clock);
2731 m_n->link_n = LINK_N;
2732 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2733}
2734
2735
Shaohua Li7662c8b2009-06-26 11:23:55 +08002736struct intel_watermark_params {
2737 unsigned long fifo_size;
2738 unsigned long max_wm;
2739 unsigned long default_wm;
2740 unsigned long guard_size;
2741 unsigned long cacheline_size;
2742};
2743
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002744/* Pineview has different values for various configs */
2745static struct intel_watermark_params pineview_display_wm = {
2746 PINEVIEW_DISPLAY_FIFO,
2747 PINEVIEW_MAX_WM,
2748 PINEVIEW_DFT_WM,
2749 PINEVIEW_GUARD_WM,
2750 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002751};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002752static struct intel_watermark_params pineview_display_hplloff_wm = {
2753 PINEVIEW_DISPLAY_FIFO,
2754 PINEVIEW_MAX_WM,
2755 PINEVIEW_DFT_HPLLOFF_WM,
2756 PINEVIEW_GUARD_WM,
2757 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002758};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002759static struct intel_watermark_params pineview_cursor_wm = {
2760 PINEVIEW_CURSOR_FIFO,
2761 PINEVIEW_CURSOR_MAX_WM,
2762 PINEVIEW_CURSOR_DFT_WM,
2763 PINEVIEW_CURSOR_GUARD_WM,
2764 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002766static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2767 PINEVIEW_CURSOR_FIFO,
2768 PINEVIEW_CURSOR_MAX_WM,
2769 PINEVIEW_CURSOR_DFT_WM,
2770 PINEVIEW_CURSOR_GUARD_WM,
2771 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002772};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002773static struct intel_watermark_params g4x_wm_info = {
2774 G4X_FIFO_SIZE,
2775 G4X_MAX_WM,
2776 G4X_MAX_WM,
2777 2,
2778 G4X_FIFO_LINE_SIZE,
2779};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002780static struct intel_watermark_params g4x_cursor_wm_info = {
2781 I965_CURSOR_FIFO,
2782 I965_CURSOR_MAX_WM,
2783 I965_CURSOR_DFT_WM,
2784 2,
2785 G4X_FIFO_LINE_SIZE,
2786};
2787static struct intel_watermark_params i965_cursor_wm_info = {
2788 I965_CURSOR_FIFO,
2789 I965_CURSOR_MAX_WM,
2790 I965_CURSOR_DFT_WM,
2791 2,
2792 I915_FIFO_LINE_SIZE,
2793};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002794static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002795 I945_FIFO_SIZE,
2796 I915_MAX_WM,
2797 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002798 2,
2799 I915_FIFO_LINE_SIZE
2800};
2801static struct intel_watermark_params i915_wm_info = {
2802 I915_FIFO_SIZE,
2803 I915_MAX_WM,
2804 1,
2805 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002806 I915_FIFO_LINE_SIZE
2807};
2808static struct intel_watermark_params i855_wm_info = {
2809 I855GM_FIFO_SIZE,
2810 I915_MAX_WM,
2811 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002812 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002813 I830_FIFO_LINE_SIZE
2814};
2815static struct intel_watermark_params i830_wm_info = {
2816 I830_FIFO_SIZE,
2817 I915_MAX_WM,
2818 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002819 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002820 I830_FIFO_LINE_SIZE
2821};
2822
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002823static struct intel_watermark_params ironlake_display_wm_info = {
2824 ILK_DISPLAY_FIFO,
2825 ILK_DISPLAY_MAXWM,
2826 ILK_DISPLAY_DFTWM,
2827 2,
2828 ILK_FIFO_LINE_SIZE
2829};
2830
Zhao Yakuic936f442010-06-12 14:32:26 +08002831static struct intel_watermark_params ironlake_cursor_wm_info = {
2832 ILK_CURSOR_FIFO,
2833 ILK_CURSOR_MAXWM,
2834 ILK_CURSOR_DFTWM,
2835 2,
2836 ILK_FIFO_LINE_SIZE
2837};
2838
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002839static struct intel_watermark_params ironlake_display_srwm_info = {
2840 ILK_DISPLAY_SR_FIFO,
2841 ILK_DISPLAY_MAX_SRWM,
2842 ILK_DISPLAY_DFT_SRWM,
2843 2,
2844 ILK_FIFO_LINE_SIZE
2845};
2846
2847static struct intel_watermark_params ironlake_cursor_srwm_info = {
2848 ILK_CURSOR_SR_FIFO,
2849 ILK_CURSOR_MAX_SRWM,
2850 ILK_CURSOR_DFT_SRWM,
2851 2,
2852 ILK_FIFO_LINE_SIZE
2853};
2854
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002855/**
2856 * intel_calculate_wm - calculate watermark level
2857 * @clock_in_khz: pixel clock
2858 * @wm: chip FIFO params
2859 * @pixel_size: display pixel size
2860 * @latency_ns: memory latency for the platform
2861 *
2862 * Calculate the watermark level (the level at which the display plane will
2863 * start fetching from memory again). Each chip has a different display
2864 * FIFO size and allocation, so the caller needs to figure that out and pass
2865 * in the correct intel_watermark_params structure.
2866 *
2867 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2868 * on the pixel size. When it reaches the watermark level, it'll start
2869 * fetching FIFO line sized based chunks from memory until the FIFO fills
2870 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2871 * will occur, and a display engine hang could result.
2872 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002873static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2874 struct intel_watermark_params *wm,
2875 int pixel_size,
2876 unsigned long latency_ns)
2877{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002878 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002879
Jesse Barnesd6604672009-09-11 12:25:56 -07002880 /*
2881 * Note: we need to make sure we don't overflow for various clock &
2882 * latency values.
2883 * clocks go from a few thousand to several hundred thousand.
2884 * latency is usually a few thousand
2885 */
2886 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2887 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002888 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002889
Zhao Yakui28c97732009-10-09 11:39:41 +08002890 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002891
2892 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2893
Zhao Yakui28c97732009-10-09 11:39:41 +08002894 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002895
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002896 /* Don't promote wm_size to unsigned... */
2897 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002898 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002899 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002900 wm_size = wm->default_wm;
2901 return wm_size;
2902}
2903
2904struct cxsr_latency {
2905 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002906 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002907 unsigned long fsb_freq;
2908 unsigned long mem_freq;
2909 unsigned long display_sr;
2910 unsigned long display_hpll_disable;
2911 unsigned long cursor_sr;
2912 unsigned long cursor_hpll_disable;
2913};
2914
Chris Wilson403c89f2010-08-04 15:25:31 +01002915static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002916 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2917 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2918 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2919 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2920 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002921
Li Peng95534262010-05-18 18:58:44 +08002922 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2923 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2924 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2925 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2926 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002927
Li Peng95534262010-05-18 18:58:44 +08002928 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2929 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2930 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2931 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2932 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933
Li Peng95534262010-05-18 18:58:44 +08002934 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2935 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2936 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2937 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2938 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002939
Li Peng95534262010-05-18 18:58:44 +08002940 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2941 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2942 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2943 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2944 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002945
Li Peng95534262010-05-18 18:58:44 +08002946 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2947 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2948 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2949 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2950 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951};
2952
Chris Wilson403c89f2010-08-04 15:25:31 +01002953static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2954 int is_ddr3,
2955 int fsb,
2956 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002957{
Chris Wilson403c89f2010-08-04 15:25:31 +01002958 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002959 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002960
2961 if (fsb == 0 || mem == 0)
2962 return NULL;
2963
2964 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2965 latency = &cxsr_latency_table[i];
2966 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002967 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302968 fsb == latency->fsb_freq && mem == latency->mem_freq)
2969 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002970 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302971
Zhao Yakui28c97732009-10-09 11:39:41 +08002972 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302973
2974 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002975}
2976
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002977static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002978{
2979 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002980
2981 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002982 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002983}
2984
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002985/*
2986 * Latency for FIFO fetches is dependent on several factors:
2987 * - memory configuration (speed, channels)
2988 * - chipset
2989 * - current MCH state
2990 * It can be fairly high in some situations, so here we assume a fairly
2991 * pessimal value. It's a tradeoff between extra memory fetches (if we
2992 * set this value too high, the FIFO will fetch frequently to stay full)
2993 * and power consumption (set it too low to save power and we might see
2994 * FIFO underruns and display "flicker").
2995 *
2996 * A value of 5us seems to be a good balance; safe for very low end
2997 * platforms but not overly aggressive on lower latency configs.
2998 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002999static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003000
Jesse Barnese70236a2009-09-21 10:42:27 -07003001static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003002{
3003 struct drm_i915_private *dev_priv = dev->dev_private;
3004 uint32_t dsparb = I915_READ(DSPARB);
3005 int size;
3006
Chris Wilson8de9b312010-07-19 19:59:52 +01003007 size = dsparb & 0x7f;
3008 if (plane)
3009 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003010
Zhao Yakui28c97732009-10-09 11:39:41 +08003011 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3012 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003013
3014 return size;
3015}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003016
Jesse Barnese70236a2009-09-21 10:42:27 -07003017static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3018{
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 uint32_t dsparb = I915_READ(DSPARB);
3021 int size;
3022
Chris Wilson8de9b312010-07-19 19:59:52 +01003023 size = dsparb & 0x1ff;
3024 if (plane)
3025 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003026 size >>= 1; /* Convert to cachelines */
3027
Zhao Yakui28c97732009-10-09 11:39:41 +08003028 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3029 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003030
3031 return size;
3032}
3033
3034static int i845_get_fifo_size(struct drm_device *dev, int plane)
3035{
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 uint32_t dsparb = I915_READ(DSPARB);
3038 int size;
3039
3040 size = dsparb & 0x7f;
3041 size >>= 2; /* Convert to cachelines */
3042
Zhao Yakui28c97732009-10-09 11:39:41 +08003043 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3044 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003045 size);
3046
3047 return size;
3048}
3049
3050static int i830_get_fifo_size(struct drm_device *dev, int plane)
3051{
3052 struct drm_i915_private *dev_priv = dev->dev_private;
3053 uint32_t dsparb = I915_READ(DSPARB);
3054 int size;
3055
3056 size = dsparb & 0x7f;
3057 size >>= 1; /* Convert to cachelines */
3058
Zhao Yakui28c97732009-10-09 11:39:41 +08003059 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3060 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003061
3062 return size;
3063}
3064
Zhao Yakuid4294342010-03-22 22:45:36 +08003065static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003066 int planeb_clock, int sr_hdisplay, int unused,
3067 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003068{
3069 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003070 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003071 u32 reg;
3072 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003073 int sr_clock;
3074
Chris Wilson403c89f2010-08-04 15:25:31 +01003075 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003076 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003077 if (!latency) {
3078 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3079 pineview_disable_cxsr(dev);
3080 return;
3081 }
3082
3083 if (!planea_clock || !planeb_clock) {
3084 sr_clock = planea_clock ? planea_clock : planeb_clock;
3085
3086 /* Display SR */
3087 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3088 pixel_size, latency->display_sr);
3089 reg = I915_READ(DSPFW1);
3090 reg &= ~DSPFW_SR_MASK;
3091 reg |= wm << DSPFW_SR_SHIFT;
3092 I915_WRITE(DSPFW1, reg);
3093 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3094
3095 /* cursor SR */
3096 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3097 pixel_size, latency->cursor_sr);
3098 reg = I915_READ(DSPFW3);
3099 reg &= ~DSPFW_CURSOR_SR_MASK;
3100 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3101 I915_WRITE(DSPFW3, reg);
3102
3103 /* Display HPLL off SR */
3104 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3105 pixel_size, latency->display_hpll_disable);
3106 reg = I915_READ(DSPFW3);
3107 reg &= ~DSPFW_HPLL_SR_MASK;
3108 reg |= wm & DSPFW_HPLL_SR_MASK;
3109 I915_WRITE(DSPFW3, reg);
3110
3111 /* cursor HPLL off SR */
3112 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3113 pixel_size, latency->cursor_hpll_disable);
3114 reg = I915_READ(DSPFW3);
3115 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3116 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3117 I915_WRITE(DSPFW3, reg);
3118 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3119
3120 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003121 I915_WRITE(DSPFW3,
3122 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003123 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3124 } else {
3125 pineview_disable_cxsr(dev);
3126 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3127 }
3128}
3129
Jesse Barnes0e442c62009-10-19 10:09:33 +09003130static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003131 int planeb_clock, int sr_hdisplay, int sr_htotal,
3132 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003133{
3134 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003135 int total_size, cacheline_size;
3136 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3137 struct intel_watermark_params planea_params, planeb_params;
3138 unsigned long line_time_us;
3139 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003140
Jesse Barnes0e442c62009-10-19 10:09:33 +09003141 /* Create copies of the base settings for each pipe */
3142 planea_params = planeb_params = g4x_wm_info;
3143
3144 /* Grab a couple of global values before we overwrite them */
3145 total_size = planea_params.fifo_size;
3146 cacheline_size = planea_params.cacheline_size;
3147
3148 /*
3149 * Note: we need to make sure we don't overflow for various clock &
3150 * latency values.
3151 * clocks go from a few thousand to several hundred thousand.
3152 * latency is usually a few thousand
3153 */
3154 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3155 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003156 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003157 planea_wm = entries_required + planea_params.guard_size;
3158
3159 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3160 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003161 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003162 planeb_wm = entries_required + planeb_params.guard_size;
3163
3164 cursora_wm = cursorb_wm = 16;
3165 cursor_sr = 32;
3166
3167 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3168
3169 /* Calc sr entries for one plane configs */
3170 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3171 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003172 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003173
3174 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003175 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003176
3177 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003178 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3179 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003180 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003181
3182 entries_required = (((sr_latency_ns / line_time_us) +
3183 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003184 entries_required = DIV_ROUND_UP(entries_required,
3185 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003186 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3187
3188 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3189 cursor_sr = g4x_cursor_wm_info.max_wm;
3190 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3191 "cursor %d\n", sr_entries, cursor_sr);
3192
Jesse Barnes0e442c62009-10-19 10:09:33 +09003193 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303194 } else {
3195 /* Turn off self refresh if both pipes are enabled */
3196 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3197 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003198 }
3199
3200 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3201 planea_wm, planeb_wm, sr_entries);
3202
3203 planea_wm &= 0x3f;
3204 planeb_wm &= 0x3f;
3205
3206 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3207 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3208 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3209 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3210 (cursora_wm << DSPFW_CURSORA_SHIFT));
3211 /* HPLL off in SR has some issues on G4x... disable it */
3212 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3213 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003214}
3215
Jesse Barnes1dc75462009-10-19 10:08:17 +09003216static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003217 int planeb_clock, int sr_hdisplay, int sr_htotal,
3218 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003219{
3220 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003221 unsigned long line_time_us;
3222 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003223 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224
Jesse Barnes1dc75462009-10-19 10:08:17 +09003225 /* Calc sr entries for one plane configs */
3226 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3227 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003228 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003229
3230 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003231 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003232
3233 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003234 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3235 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003236 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003237 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003238 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003239 if (srwm < 0)
3240 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003241 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003242
3243 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3244 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003245 sr_entries = DIV_ROUND_UP(sr_entries,
3246 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003247 cursor_sr = i965_cursor_wm_info.fifo_size -
3248 (sr_entries + i965_cursor_wm_info.guard_size);
3249
3250 if (cursor_sr > i965_cursor_wm_info.max_wm)
3251 cursor_sr = i965_cursor_wm_info.max_wm;
3252
3253 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3254 "cursor %d\n", srwm, cursor_sr);
3255
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003256 if (IS_I965GM(dev))
3257 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303258 } else {
3259 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003260 if (IS_I965GM(dev))
3261 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3262 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003263 }
3264
3265 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3266 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267
3268 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003269 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3270 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003271 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003272 /* update cursor SR watermark */
3273 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003274}
3275
3276static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003277 int planeb_clock, int sr_hdisplay, int sr_htotal,
3278 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003279{
3280 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003281 uint32_t fwater_lo;
3282 uint32_t fwater_hi;
3283 int total_size, cacheline_size, cwm, srwm = 1;
3284 int planea_wm, planeb_wm;
3285 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003286 unsigned long line_time_us;
3287 int sr_clock, sr_entries = 0;
3288
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003289 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003290 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003291 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003292 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003293 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003294 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003296
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003297 /* Grab a couple of global values before we overwrite them */
3298 total_size = planea_params.fifo_size;
3299 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003300
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003302 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3303 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003304
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003305 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3306 pixel_size, latency_ns);
3307 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3308 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003309 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003310
3311 /*
3312 * Overlay gets an aggressive default since video jitter is bad.
3313 */
3314 cwm = 2;
3315
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003316 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003317 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3318 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003319 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003320 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003321
Shaohua Li7662c8b2009-06-26 11:23:55 +08003322 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003323 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003324
3325 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003326 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3327 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003328 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003329 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003330 srwm = total_size - sr_entries;
3331 if (srwm < 0)
3332 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003333
3334 if (IS_I945G(dev) || IS_I945GM(dev))
3335 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3336 else if (IS_I915GM(dev)) {
3337 /* 915M has a smaller SRWM field */
3338 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3339 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3340 }
David John33c5fd12010-01-27 15:19:08 +05303341 } else {
3342 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003343 if (IS_I945G(dev) || IS_I945GM(dev)) {
3344 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3345 & ~FW_BLC_SELF_EN);
3346 } else if (IS_I915GM(dev)) {
3347 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3348 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003349 }
3350
Zhao Yakui28c97732009-10-09 11:39:41 +08003351 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003352 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003353
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003354 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3355 fwater_hi = (cwm & 0x1f);
3356
3357 /* Set request length to 8 cachelines per fetch */
3358 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3359 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003360
3361 I915_WRITE(FW_BLC, fwater_lo);
3362 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003363}
3364
Jesse Barnese70236a2009-09-21 10:42:27 -07003365static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003366 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003367{
3368 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003369 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003370 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003371
Jesse Barnese70236a2009-09-21 10:42:27 -07003372 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003373
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003374 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3375 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003376 fwater_lo |= (3<<8) | planea_wm;
3377
Zhao Yakui28c97732009-10-09 11:39:41 +08003378 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003379
3380 I915_WRITE(FW_BLC, fwater_lo);
3381}
3382
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003383#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003384#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003385
3386static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003387 int planeb_clock, int sr_hdisplay, int sr_htotal,
3388 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003389{
3390 struct drm_i915_private *dev_priv = dev->dev_private;
3391 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3392 int sr_wm, cursor_wm;
3393 unsigned long line_time_us;
3394 int sr_clock, entries_required;
3395 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003396 int line_count;
3397 int planea_htotal = 0, planeb_htotal = 0;
3398 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003399
3400 /* Need htotal for all active display plane */
3401 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3403 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003404 if (intel_crtc->plane == 0)
3405 planea_htotal = crtc->mode.htotal;
3406 else
3407 planeb_htotal = crtc->mode.htotal;
3408 }
3409 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410
3411 /* Calculate and update the watermark for plane A */
3412 if (planea_clock) {
3413 entries_required = ((planea_clock / 1000) * pixel_size *
3414 ILK_LP0_PLANE_LATENCY) / 1000;
3415 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003416 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003417 planea_wm = entries_required +
3418 ironlake_display_wm_info.guard_size;
3419
3420 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3421 planea_wm = ironlake_display_wm_info.max_wm;
3422
Zhao Yakuic936f442010-06-12 14:32:26 +08003423 /* Use the large buffer method to calculate cursor watermark */
3424 line_time_us = (planea_htotal * 1000) / planea_clock;
3425
3426 /* Use ns/us then divide to preserve precision */
3427 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3428
3429 /* calculate the cursor watermark for cursor A */
3430 entries_required = line_count * 64 * pixel_size;
3431 entries_required = DIV_ROUND_UP(entries_required,
3432 ironlake_cursor_wm_info.cacheline_size);
3433 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3434 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3435 cursora_wm = ironlake_cursor_wm_info.max_wm;
3436
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003437 reg_value = I915_READ(WM0_PIPEA_ILK);
3438 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3439 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3440 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3441 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3442 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3443 "cursor: %d\n", planea_wm, cursora_wm);
3444 }
3445 /* Calculate and update the watermark for plane B */
3446 if (planeb_clock) {
3447 entries_required = ((planeb_clock / 1000) * pixel_size *
3448 ILK_LP0_PLANE_LATENCY) / 1000;
3449 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003450 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003451 planeb_wm = entries_required +
3452 ironlake_display_wm_info.guard_size;
3453
3454 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3455 planeb_wm = ironlake_display_wm_info.max_wm;
3456
Zhao Yakuic936f442010-06-12 14:32:26 +08003457 /* Use the large buffer method to calculate cursor watermark */
3458 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3459
3460 /* Use ns/us then divide to preserve precision */
3461 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3462
3463 /* calculate the cursor watermark for cursor B */
3464 entries_required = line_count * 64 * pixel_size;
3465 entries_required = DIV_ROUND_UP(entries_required,
3466 ironlake_cursor_wm_info.cacheline_size);
3467 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3468 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3469 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3470
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003471 reg_value = I915_READ(WM0_PIPEB_ILK);
3472 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3473 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3474 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3475 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3476 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3477 "cursor: %d\n", planeb_wm, cursorb_wm);
3478 }
3479
3480 /*
3481 * Calculate and update the self-refresh watermark only when one
3482 * display plane is used.
3483 */
3484 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003485
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003486 /* Read the self-refresh latency. The unit is 0.5us */
3487 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3488
3489 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003490 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003491
3492 /* Use ns/us then divide to preserve precision */
3493 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3494 / 1000;
3495
3496 /* calculate the self-refresh watermark for display plane */
3497 entries_required = line_count * sr_hdisplay * pixel_size;
3498 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003499 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003500 sr_wm = entries_required +
3501 ironlake_display_srwm_info.guard_size;
3502
3503 /* calculate the self-refresh watermark for display cursor */
3504 entries_required = line_count * pixel_size * 64;
3505 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003506 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003507 cursor_wm = entries_required +
3508 ironlake_cursor_srwm_info.guard_size;
3509
3510 /* configure watermark and enable self-refresh */
3511 reg_value = I915_READ(WM1_LP_ILK);
3512 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3513 WM1_LP_CURSOR_MASK);
3514 reg_value |= WM1_LP_SR_EN |
3515 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3516 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3517
3518 I915_WRITE(WM1_LP_ILK, reg_value);
3519 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3520 "cursor %d\n", sr_wm, cursor_wm);
3521
3522 } else {
3523 /* Turn off self refresh if both pipes are enabled */
3524 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3525 }
3526}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003527/**
3528 * intel_update_watermarks - update FIFO watermark values based on current modes
3529 *
3530 * Calculate watermark values for the various WM regs based on current mode
3531 * and plane configuration.
3532 *
3533 * There are several cases to deal with here:
3534 * - normal (i.e. non-self-refresh)
3535 * - self-refresh (SR) mode
3536 * - lines are large relative to FIFO size (buffer can hold up to 2)
3537 * - lines are small relative to FIFO size (buffer can hold more than 2
3538 * lines), so need to account for TLB latency
3539 *
3540 * The normal calculation is:
3541 * watermark = dotclock * bytes per pixel * latency
3542 * where latency is platform & configuration dependent (we assume pessimal
3543 * values here).
3544 *
3545 * The SR calculation is:
3546 * watermark = (trunc(latency/line time)+1) * surface width *
3547 * bytes per pixel
3548 * where
3549 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003550 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003551 * and latency is assumed to be high, as above.
3552 *
3553 * The final value programmed to the register should always be rounded up,
3554 * and include an extra 2 entries to account for clock crossings.
3555 *
3556 * We don't use the sprite, so we can ignore that. And on Crestline we have
3557 * to set the non-SR watermarks to 8.
3558 */
3559static void intel_update_watermarks(struct drm_device *dev)
3560{
Jesse Barnese70236a2009-09-21 10:42:27 -07003561 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003562 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003563 int sr_hdisplay = 0;
3564 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3565 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003566 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003567
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003568 if (!dev_priv->display.update_wm)
3569 return;
3570
Shaohua Li7662c8b2009-06-26 11:23:55 +08003571 /* Get the clock config from both planes */
3572 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3574 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003575 enabled++;
3576 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003577 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003578 intel_crtc->pipe, crtc->mode.clock);
3579 planea_clock = crtc->mode.clock;
3580 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003581 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003582 intel_crtc->pipe, crtc->mode.clock);
3583 planeb_clock = crtc->mode.clock;
3584 }
3585 sr_hdisplay = crtc->mode.hdisplay;
3586 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003587 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003588 if (crtc->fb)
3589 pixel_size = crtc->fb->bits_per_pixel / 8;
3590 else
3591 pixel_size = 4; /* by default */
3592 }
3593 }
3594
3595 if (enabled <= 0)
3596 return;
3597
Jesse Barnese70236a2009-09-21 10:42:27 -07003598 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003599 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003600}
3601
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003602static int intel_crtc_mode_set(struct drm_crtc *crtc,
3603 struct drm_display_mode *mode,
3604 struct drm_display_mode *adjusted_mode,
3605 int x, int y,
3606 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003612 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003613 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3614 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3615 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003616 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003617 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3618 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3619 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3620 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3621 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3622 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3623 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003624 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3625 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003626 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003627 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003628 intel_clock_t clock, reduced_clock;
3629 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3630 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003632 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003634 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003635 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003636 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003637 struct fdi_m_n m_n = {0};
3638 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3639 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3640 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3641 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3642 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3643 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3644 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003645 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3646 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003647 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003648 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003649 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003650
3651 drm_vblank_pre_modeset(dev, pipe);
3652
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003653 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003654 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003655
Chris Wilson8e647a22010-08-22 10:54:23 +01003656 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003657 continue;
3658
Chris Wilson4ef69c72010-09-09 15:14:28 +01003659 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003660 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003661 case INTEL_OUTPUT_LVDS:
3662 is_lvds = true;
3663 break;
3664 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003665 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003666 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003667 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003668 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003669 break;
3670 case INTEL_OUTPUT_DVO:
3671 is_dvo = true;
3672 break;
3673 case INTEL_OUTPUT_TVOUT:
3674 is_tv = true;
3675 break;
3676 case INTEL_OUTPUT_ANALOG:
3677 is_crt = true;
3678 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003679 case INTEL_OUTPUT_DISPLAYPORT:
3680 is_dp = true;
3681 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003682 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003683 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003684 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003685 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003686
Eric Anholtc751ce42010-03-25 11:48:48 -07003687 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003688 }
3689
Eric Anholtc751ce42010-03-25 11:48:48 -07003690 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003691 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003692 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3693 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003694 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003695 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003696 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003697 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003698 } else {
3699 refclk = 48000;
3700 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701
Jesse Barnes79e53942008-11-07 14:24:08 -08003702
Ma Lingd4906092009-03-18 20:13:27 +08003703 /*
3704 * Returns a set of divisors for the desired target clock with the given
3705 * refclk, or FALSE. The returned values represent the clock equation:
3706 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3707 */
3708 limit = intel_limit(crtc);
3709 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003710 if (!ok) {
3711 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003712 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003713 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003714 }
3715
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003716 /* Ensure that the cursor is valid for the new mode before changing... */
3717 intel_crtc_update_cursor(crtc);
3718
Zhao Yakuiddc90032010-01-06 22:05:56 +08003719 if (is_lvds && dev_priv->lvds_downclock_avail) {
3720 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003721 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003722 refclk,
3723 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003724 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3725 /*
3726 * If the different P is found, it means that we can't
3727 * switch the display clock by using the FP0/FP1.
3728 * In such case we will disable the LVDS downclock
3729 * feature.
3730 */
3731 DRM_DEBUG_KMS("Different P is found for "
3732 "LVDS clock/downclock\n");
3733 has_reduced_clock = 0;
3734 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003735 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003736 /* SDVO TV has fixed PLL values depend on its clock range,
3737 this mirrors vbios setting. */
3738 if (is_sdvo && is_tv) {
3739 if (adjusted_mode->clock >= 100000
3740 && adjusted_mode->clock < 140500) {
3741 clock.p1 = 2;
3742 clock.p2 = 10;
3743 clock.n = 3;
3744 clock.m1 = 16;
3745 clock.m2 = 8;
3746 } else if (adjusted_mode->clock >= 140500
3747 && adjusted_mode->clock <= 200000) {
3748 clock.p1 = 1;
3749 clock.p2 = 10;
3750 clock.n = 6;
3751 clock.m1 = 12;
3752 clock.m2 = 8;
3753 }
3754 }
3755
Zhenyu Wang2c072452009-06-05 15:38:42 +08003756 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003757 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003758 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003759 /* eDP doesn't require FDI link, so just set DP M/N
3760 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003761 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003762 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003763 intel_edp_link_config(has_edp_encoder,
3764 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003765 } else {
3766 /* DP over FDI requires target mode clock
3767 instead of link clock */
3768 if (is_dp)
3769 target_clock = mode->clock;
3770 else
3771 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003772 link_bw = 270000;
3773 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003774
3775 /* determine panel color depth */
3776 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003777 temp &= ~PIPE_BPC_MASK;
3778 if (is_lvds) {
3779 int lvds_reg = I915_READ(PCH_LVDS);
3780 /* the BPC will be 6 if it is 18-bit LVDS panel */
3781 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3782 temp |= PIPE_8BPC;
3783 else
3784 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003785 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003786 switch (dev_priv->edp_bpp/3) {
3787 case 8:
3788 temp |= PIPE_8BPC;
3789 break;
3790 case 10:
3791 temp |= PIPE_10BPC;
3792 break;
3793 case 6:
3794 temp |= PIPE_6BPC;
3795 break;
3796 case 12:
3797 temp |= PIPE_12BPC;
3798 break;
3799 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003800 } else
3801 temp |= PIPE_8BPC;
3802 I915_WRITE(pipeconf_reg, temp);
3803 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003804
3805 switch (temp & PIPE_BPC_MASK) {
3806 case PIPE_8BPC:
3807 bpp = 24;
3808 break;
3809 case PIPE_10BPC:
3810 bpp = 30;
3811 break;
3812 case PIPE_6BPC:
3813 bpp = 18;
3814 break;
3815 case PIPE_12BPC:
3816 bpp = 36;
3817 break;
3818 default:
3819 DRM_ERROR("unknown pipe bpc value\n");
3820 bpp = 24;
3821 }
3822
Adam Jackson77ffb592010-04-12 11:38:44 -04003823 if (!lane) {
3824 /*
3825 * Account for spread spectrum to avoid
3826 * oversubscribing the link. Max center spread
3827 * is 2.5%; use 5% for safety's sake.
3828 */
3829 u32 bps = target_clock * bpp * 21 / 20;
3830 lane = bps / (link_bw * 8) + 1;
3831 }
3832
3833 intel_crtc->fdi_lanes = lane;
3834
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003835 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003836 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003837
Zhenyu Wangc038e512009-10-19 15:43:48 +08003838 /* Ironlake: try to setup display ref clock before DPLL
3839 * enabling. This is only under driver's control after
3840 * PCH B stepping, previous chipset stepping should be
3841 * ignoring this setting.
3842 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003843 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003844 temp = I915_READ(PCH_DREF_CONTROL);
3845 /* Always enable nonspread source */
3846 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3847 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3848 I915_WRITE(PCH_DREF_CONTROL, temp);
3849 POSTING_READ(PCH_DREF_CONTROL);
3850
3851 temp &= ~DREF_SSC_SOURCE_MASK;
3852 temp |= DREF_SSC_SOURCE_ENABLE;
3853 I915_WRITE(PCH_DREF_CONTROL, temp);
3854 POSTING_READ(PCH_DREF_CONTROL);
3855
3856 udelay(200);
3857
Chris Wilson8e647a22010-08-22 10:54:23 +01003858 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003859 if (dev_priv->lvds_use_ssc) {
3860 temp |= DREF_SSC1_ENABLE;
3861 I915_WRITE(PCH_DREF_CONTROL, temp);
3862 POSTING_READ(PCH_DREF_CONTROL);
3863
3864 udelay(200);
3865
3866 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3867 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3868 I915_WRITE(PCH_DREF_CONTROL, temp);
3869 POSTING_READ(PCH_DREF_CONTROL);
3870 } else {
3871 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3872 I915_WRITE(PCH_DREF_CONTROL, temp);
3873 POSTING_READ(PCH_DREF_CONTROL);
3874 }
3875 }
3876 }
3877
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003878 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003879 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003880 if (has_reduced_clock)
3881 fp2 = (1 << reduced_clock.n) << 16 |
3882 reduced_clock.m1 << 8 | reduced_clock.m2;
3883 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003884 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003885 if (has_reduced_clock)
3886 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3887 reduced_clock.m2;
3888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003889
Eric Anholtbad720f2009-10-22 16:11:14 -07003890 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003891 dpll = DPLL_VGA_MODE_DIS;
3892
Jesse Barnes79e53942008-11-07 14:24:08 -08003893 if (IS_I9XX(dev)) {
3894 if (is_lvds)
3895 dpll |= DPLLB_MODE_LVDS;
3896 else
3897 dpll |= DPLLB_MODE_DAC_SERIAL;
3898 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003899 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3900 if (pixel_multiplier > 1) {
3901 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3902 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3903 else if (HAS_PCH_SPLIT(dev))
3904 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3905 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003907 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003908 if (is_dp)
3909 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003910
3911 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003912 if (IS_PINEVIEW(dev))
3913 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003914 else {
Shaohua Li21778322009-02-23 15:19:16 +08003915 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003916 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003917 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003918 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003919 if (IS_G4X(dev) && has_reduced_clock)
3920 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003921 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003922 switch (clock.p2) {
3923 case 5:
3924 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3925 break;
3926 case 7:
3927 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3928 break;
3929 case 10:
3930 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3931 break;
3932 case 14:
3933 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3934 break;
3935 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003936 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003937 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3938 } else {
3939 if (is_lvds) {
3940 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3941 } else {
3942 if (clock.p1 == 2)
3943 dpll |= PLL_P1_DIVIDE_BY_TWO;
3944 else
3945 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3946 if (clock.p2 == 4)
3947 dpll |= PLL_P2_DIVIDE_BY_4;
3948 }
3949 }
3950
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003951 if (is_sdvo && is_tv)
3952 dpll |= PLL_REF_INPUT_TVCLKINBC;
3953 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003955 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003956 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003957 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003958 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 else
3960 dpll |= PLL_REF_INPUT_DREFCLK;
3961
3962 /* setup pipeconf */
3963 pipeconf = I915_READ(pipeconf_reg);
3964
3965 /* Set up the display plane register */
3966 dspcntr = DISPPLANE_GAMMA_ENABLE;
3967
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003968 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003969 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003970 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003971 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003972 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003973 else
3974 dspcntr |= DISPPLANE_SEL_PIPE_B;
3975 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003976
3977 if (pipe == 0 && !IS_I965G(dev)) {
3978 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3979 * core speed.
3980 *
3981 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3982 * pipe == 0 check?
3983 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003984 if (mode->clock >
3985 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003986 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3987 else
3988 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3989 }
3990
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003991 dspcntr |= DISPLAY_PLANE_ENABLE;
3992 pipeconf |= PIPEACONF_ENABLE;
3993 dpll |= DPLL_VCO_ENABLE;
3994
3995
Jesse Barnes79e53942008-11-07 14:24:08 -08003996 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003997 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003998 I915_WRITE(PFIT_CONTROL, 0);
3999
Zhao Yakui28c97732009-10-09 11:39:41 +08004000 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004001 drm_mode_debug_printmodeline(mode);
4002
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004003 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004004 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004005 fp_reg = pch_fp_reg;
4006 dpll_reg = pch_dpll_reg;
4007 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004008
Chris Wilson8e647a22010-08-22 10:54:23 +01004009 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004010 I915_WRITE(fp_reg, fp);
4011 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4012 I915_READ(dpll_reg);
4013 udelay(150);
4014 }
4015
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004016 /* enable transcoder DPLL */
4017 if (HAS_PCH_CPT(dev)) {
4018 temp = I915_READ(PCH_DPLL_SEL);
4019 if (trans_dpll_sel == 0)
4020 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4021 else
4022 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4023 I915_WRITE(PCH_DPLL_SEL, temp);
4024 I915_READ(PCH_DPLL_SEL);
4025 udelay(150);
4026 }
4027
Jesse Barnes79e53942008-11-07 14:24:08 -08004028 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4029 * This is an exception to the general rule that mode_set doesn't turn
4030 * things on.
4031 */
4032 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004033 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004034
Eric Anholtbad720f2009-10-22 16:11:14 -07004035 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004036 lvds_reg = PCH_LVDS;
4037
4038 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004039 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004040 if (pipe == 1) {
4041 if (HAS_PCH_CPT(dev))
4042 lvds |= PORT_TRANS_B_SEL_CPT;
4043 else
4044 lvds |= LVDS_PIPEB_SELECT;
4045 } else {
4046 if (HAS_PCH_CPT(dev))
4047 lvds &= ~PORT_TRANS_SEL_MASK;
4048 else
4049 lvds &= ~LVDS_PIPEB_SELECT;
4050 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004051 /* set the corresponsding LVDS_BORDER bit */
4052 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004053 /* Set the B0-B3 data pairs corresponding to whether we're going to
4054 * set the DPLLs for dual-channel mode or not.
4055 */
4056 if (clock.p2 == 7)
4057 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4058 else
4059 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4060
4061 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4062 * appropriately here, but we need to look more thoroughly into how
4063 * panels behave in the two modes.
4064 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004065 /* set the dithering flag on non-PCH LVDS as needed */
4066 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4067 if (dev_priv->lvds_dither)
4068 lvds |= LVDS_ENABLE_DITHER;
4069 else
4070 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004071 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004072 I915_WRITE(lvds_reg, lvds);
4073 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004074 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004075
4076 /* set the dithering flag and clear for anything other than a panel. */
4077 if (HAS_PCH_SPLIT(dev)) {
4078 pipeconf &= ~PIPECONF_DITHER_EN;
4079 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4080 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4081 pipeconf |= PIPECONF_DITHER_EN;
4082 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4083 }
4084 }
4085
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004086 if (is_dp)
4087 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004088 else if (HAS_PCH_SPLIT(dev)) {
4089 /* For non-DP output, clear any trans DP clock recovery setting.*/
4090 if (pipe == 0) {
4091 I915_WRITE(TRANSA_DATA_M1, 0);
4092 I915_WRITE(TRANSA_DATA_N1, 0);
4093 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4094 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4095 } else {
4096 I915_WRITE(TRANSB_DATA_M1, 0);
4097 I915_WRITE(TRANSB_DATA_N1, 0);
4098 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4099 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4100 }
4101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004102
Chris Wilson8e647a22010-08-22 10:54:23 +01004103 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004104 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004105 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004106 I915_READ(dpll_reg);
4107 /* Wait for the clocks to stabilize. */
4108 udelay(150);
4109
Eric Anholtbad720f2009-10-22 16:11:14 -07004110 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004111 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004112 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4113 if (pixel_multiplier > 1)
4114 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4115 else
4116 pixel_multiplier = 0;
4117
4118 I915_WRITE(dpll_md_reg,
4119 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4120 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004121 } else
4122 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004123 } else {
4124 /* write it again -- the BIOS does, after all */
4125 I915_WRITE(dpll_reg, dpll);
4126 }
4127 I915_READ(dpll_reg);
4128 /* Wait for the clocks to stabilize. */
4129 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004130 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004131
Jesse Barnes652c3932009-08-17 13:31:43 -07004132 if (is_lvds && has_reduced_clock && i915_powersave) {
4133 I915_WRITE(fp_reg + 4, fp2);
4134 intel_crtc->lowfreq_avail = true;
4135 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004136 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004137 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4138 }
4139 } else {
4140 I915_WRITE(fp_reg + 4, fp);
4141 intel_crtc->lowfreq_avail = false;
4142 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004143 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004144 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4145 }
4146 }
4147
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004148 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4149 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4150 /* the chip adds 2 halflines automatically */
4151 adjusted_mode->crtc_vdisplay -= 1;
4152 adjusted_mode->crtc_vtotal -= 1;
4153 adjusted_mode->crtc_vblank_start -= 1;
4154 adjusted_mode->crtc_vblank_end -= 1;
4155 adjusted_mode->crtc_vsync_end -= 1;
4156 adjusted_mode->crtc_vsync_start -= 1;
4157 } else
4158 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4159
Jesse Barnes79e53942008-11-07 14:24:08 -08004160 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4161 ((adjusted_mode->crtc_htotal - 1) << 16));
4162 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4163 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4164 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4165 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4166 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4167 ((adjusted_mode->crtc_vtotal - 1) << 16));
4168 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4169 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4170 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4171 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4172 /* pipesrc and dspsize control the size that is scaled from, which should
4173 * always be the user's requested size.
4174 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004175 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004176 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4177 (mode->hdisplay - 1));
4178 I915_WRITE(dsppos_reg, 0);
4179 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004180 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004181
Eric Anholtbad720f2009-10-22 16:11:14 -07004182 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004183 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnesde9c27b2010-09-10 11:22:02 -07004184 I915_WRITE(data_n1_reg, m_n.gmch_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004185 I915_WRITE(link_m1_reg, m_n.link_m);
4186 I915_WRITE(link_n1_reg, m_n.link_n);
4187
Chris Wilson8e647a22010-08-22 10:54:23 +01004188 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004189 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004190 } else {
4191 /* enable FDI RX PLL too */
4192 temp = I915_READ(fdi_rx_reg);
4193 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004194 I915_READ(fdi_rx_reg);
4195 udelay(200);
4196
4197 /* enable FDI TX PLL too */
4198 temp = I915_READ(fdi_tx_reg);
4199 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4200 I915_READ(fdi_tx_reg);
4201
4202 /* enable FDI RX PCDCLK */
4203 temp = I915_READ(fdi_rx_reg);
4204 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4205 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004206 udelay(200);
4207 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004208 }
4209
Jesse Barnes79e53942008-11-07 14:24:08 -08004210 I915_WRITE(pipeconf_reg, pipeconf);
4211 I915_READ(pipeconf_reg);
4212
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004213 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004214
Eric Anholtc2416fc2009-11-05 15:30:35 -08004215 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004216 /* enable address swizzle for tiling buffer */
4217 temp = I915_READ(DISP_ARB_CTL);
4218 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4219 }
4220
Jesse Barnes79e53942008-11-07 14:24:08 -08004221 I915_WRITE(dspcntr_reg, dspcntr);
4222
4223 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004224 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004225
4226 intel_update_watermarks(dev);
4227
Jesse Barnes79e53942008-11-07 14:24:08 -08004228 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004229
Chris Wilson1f803ee2009-06-06 09:45:59 +01004230 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004231}
4232
4233/** Loads the palette/gamma unit for the CRTC with the prepared values */
4234void intel_crtc_load_lut(struct drm_crtc *crtc)
4235{
4236 struct drm_device *dev = crtc->dev;
4237 struct drm_i915_private *dev_priv = dev->dev_private;
4238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4239 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4240 int i;
4241
4242 /* The clocks have to be on to load the palette. */
4243 if (!crtc->enabled)
4244 return;
4245
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004246 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004247 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004248 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4249 LGC_PALETTE_B;
4250
Jesse Barnes79e53942008-11-07 14:24:08 -08004251 for (i = 0; i < 256; i++) {
4252 I915_WRITE(palreg + 4 * i,
4253 (intel_crtc->lut_r[i] << 16) |
4254 (intel_crtc->lut_g[i] << 8) |
4255 intel_crtc->lut_b[i]);
4256 }
4257}
4258
Chris Wilson560b85b2010-08-07 11:01:38 +01004259static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4260{
4261 struct drm_device *dev = crtc->dev;
4262 struct drm_i915_private *dev_priv = dev->dev_private;
4263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4264 bool visible = base != 0;
4265 u32 cntl;
4266
4267 if (intel_crtc->cursor_visible == visible)
4268 return;
4269
4270 cntl = I915_READ(CURACNTR);
4271 if (visible) {
4272 /* On these chipsets we can only modify the base whilst
4273 * the cursor is disabled.
4274 */
4275 I915_WRITE(CURABASE, base);
4276
4277 cntl &= ~(CURSOR_FORMAT_MASK);
4278 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4279 cntl |= CURSOR_ENABLE |
4280 CURSOR_GAMMA_ENABLE |
4281 CURSOR_FORMAT_ARGB;
4282 } else
4283 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4284 I915_WRITE(CURACNTR, cntl);
4285
4286 intel_crtc->cursor_visible = visible;
4287}
4288
4289static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4290{
4291 struct drm_device *dev = crtc->dev;
4292 struct drm_i915_private *dev_priv = dev->dev_private;
4293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4294 int pipe = intel_crtc->pipe;
4295 bool visible = base != 0;
4296
4297 if (intel_crtc->cursor_visible != visible) {
4298 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4299 if (base) {
4300 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4301 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4302 cntl |= pipe << 28; /* Connect to correct pipe */
4303 } else {
4304 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4305 cntl |= CURSOR_MODE_DISABLE;
4306 }
4307 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4308
4309 intel_crtc->cursor_visible = visible;
4310 }
4311 /* and commit changes on next vblank */
4312 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4313}
4314
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004315/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4316static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4317{
4318 struct drm_device *dev = crtc->dev;
4319 struct drm_i915_private *dev_priv = dev->dev_private;
4320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4321 int pipe = intel_crtc->pipe;
4322 int x = intel_crtc->cursor_x;
4323 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004324 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004325 bool visible;
4326
4327 pos = 0;
4328
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004329 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004330 base = intel_crtc->cursor_addr;
4331 if (x > (int) crtc->fb->width)
4332 base = 0;
4333
4334 if (y > (int) crtc->fb->height)
4335 base = 0;
4336 } else
4337 base = 0;
4338
4339 if (x < 0) {
4340 if (x + intel_crtc->cursor_width < 0)
4341 base = 0;
4342
4343 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4344 x = -x;
4345 }
4346 pos |= x << CURSOR_X_SHIFT;
4347
4348 if (y < 0) {
4349 if (y + intel_crtc->cursor_height < 0)
4350 base = 0;
4351
4352 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4353 y = -y;
4354 }
4355 pos |= y << CURSOR_Y_SHIFT;
4356
4357 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004358 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004359 return;
4360
4361 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004362 if (IS_845G(dev) || IS_I865G(dev))
4363 i845_update_cursor(crtc, base);
4364 else
4365 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004366
4367 if (visible)
4368 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4369}
4370
Jesse Barnes79e53942008-11-07 14:24:08 -08004371static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4372 struct drm_file *file_priv,
4373 uint32_t handle,
4374 uint32_t width, uint32_t height)
4375{
4376 struct drm_device *dev = crtc->dev;
4377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4379 struct drm_gem_object *bo;
4380 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004381 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004382 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004383
Zhao Yakui28c97732009-10-09 11:39:41 +08004384 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004385
4386 /* if we want to turn off the cursor ignore width and height */
4387 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004388 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004389 addr = 0;
4390 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004391 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004392 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004393 }
4394
4395 /* Currently we only support 64x64 cursors */
4396 if (width != 64 || height != 64) {
4397 DRM_ERROR("we currently only support 64x64 cursors\n");
4398 return -EINVAL;
4399 }
4400
4401 bo = drm_gem_object_lookup(dev, file_priv, handle);
4402 if (!bo)
4403 return -ENOENT;
4404
Daniel Vetter23010e42010-03-08 13:35:02 +01004405 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004406
4407 if (bo->size < width * height * 4) {
4408 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004409 ret = -ENOMEM;
4410 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004411 }
4412
Dave Airlie71acb5e2008-12-30 20:31:46 +10004413 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004414 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004415 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004416 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4417 if (ret) {
4418 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004419 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004420 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004421
4422 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4423 if (ret) {
4424 DRM_ERROR("failed to move cursor bo into the GTT\n");
4425 goto fail_unpin;
4426 }
4427
Jesse Barnes79e53942008-11-07 14:24:08 -08004428 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004429 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004430 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004431 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004432 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4433 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004434 if (ret) {
4435 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004436 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004437 }
4438 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004439 }
4440
Jesse Barnes14b60392009-05-20 16:47:08 -04004441 if (!IS_I9XX(dev))
4442 I915_WRITE(CURSIZE, (height << 12) | width);
4443
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004444 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004445 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004446 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004447 if (intel_crtc->cursor_bo != bo)
4448 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4449 } else
4450 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004451 drm_gem_object_unreference(intel_crtc->cursor_bo);
4452 }
Jesse Barnes80824002009-09-10 15:28:06 -07004453
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004454 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004455
4456 intel_crtc->cursor_addr = addr;
4457 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004458 intel_crtc->cursor_width = width;
4459 intel_crtc->cursor_height = height;
4460
4461 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004462
Jesse Barnes79e53942008-11-07 14:24:08 -08004463 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004464fail_unpin:
4465 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004466fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004467 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004468fail:
4469 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004470 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004471}
4472
4473static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4474{
Jesse Barnes79e53942008-11-07 14:24:08 -08004475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004476
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004477 intel_crtc->cursor_x = x;
4478 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004479
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004480 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004481
4482 return 0;
4483}
4484
4485/** Sets the color ramps on behalf of RandR */
4486void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4487 u16 blue, int regno)
4488{
4489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4490
4491 intel_crtc->lut_r[regno] = red >> 8;
4492 intel_crtc->lut_g[regno] = green >> 8;
4493 intel_crtc->lut_b[regno] = blue >> 8;
4494}
4495
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004496void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4497 u16 *blue, int regno)
4498{
4499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4500
4501 *red = intel_crtc->lut_r[regno] << 8;
4502 *green = intel_crtc->lut_g[regno] << 8;
4503 *blue = intel_crtc->lut_b[regno] << 8;
4504}
4505
Jesse Barnes79e53942008-11-07 14:24:08 -08004506static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004507 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004508{
James Simmons72034252010-08-03 01:33:19 +01004509 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004511
James Simmons72034252010-08-03 01:33:19 +01004512 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004513 intel_crtc->lut_r[i] = red[i] >> 8;
4514 intel_crtc->lut_g[i] = green[i] >> 8;
4515 intel_crtc->lut_b[i] = blue[i] >> 8;
4516 }
4517
4518 intel_crtc_load_lut(crtc);
4519}
4520
4521/**
4522 * Get a pipe with a simple mode set on it for doing load-based monitor
4523 * detection.
4524 *
4525 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004526 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004527 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004528 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004529 * configured for it. In the future, it could choose to temporarily disable
4530 * some outputs to free up a pipe for its use.
4531 *
4532 * \return crtc, or NULL if no pipes are available.
4533 */
4534
4535/* VESA 640x480x72Hz mode to set on the pipe */
4536static struct drm_display_mode load_detect_mode = {
4537 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4538 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4539};
4540
Eric Anholt21d40d32010-03-25 11:11:14 -07004541struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004542 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004543 struct drm_display_mode *mode,
4544 int *dpms_mode)
4545{
4546 struct intel_crtc *intel_crtc;
4547 struct drm_crtc *possible_crtc;
4548 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004549 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 struct drm_crtc *crtc = NULL;
4551 struct drm_device *dev = encoder->dev;
4552 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4553 struct drm_crtc_helper_funcs *crtc_funcs;
4554 int i = -1;
4555
4556 /*
4557 * Algorithm gets a little messy:
4558 * - if the connector already has an assigned crtc, use it (but make
4559 * sure it's on first)
4560 * - try to find the first unused crtc that can drive this connector,
4561 * and use that if we find one
4562 * - if there are no unused crtcs available, try to use the first
4563 * one we found that supports the connector
4564 */
4565
4566 /* See if we already have a CRTC for this connector */
4567 if (encoder->crtc) {
4568 crtc = encoder->crtc;
4569 /* Make sure the crtc and connector are running */
4570 intel_crtc = to_intel_crtc(crtc);
4571 *dpms_mode = intel_crtc->dpms_mode;
4572 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4573 crtc_funcs = crtc->helper_private;
4574 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4575 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4576 }
4577 return crtc;
4578 }
4579
4580 /* Find an unused one (if possible) */
4581 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4582 i++;
4583 if (!(encoder->possible_crtcs & (1 << i)))
4584 continue;
4585 if (!possible_crtc->enabled) {
4586 crtc = possible_crtc;
4587 break;
4588 }
4589 if (!supported_crtc)
4590 supported_crtc = possible_crtc;
4591 }
4592
4593 /*
4594 * If we didn't find an unused CRTC, don't use any.
4595 */
4596 if (!crtc) {
4597 return NULL;
4598 }
4599
4600 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004601 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004602 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004603
4604 intel_crtc = to_intel_crtc(crtc);
4605 *dpms_mode = intel_crtc->dpms_mode;
4606
4607 if (!crtc->enabled) {
4608 if (!mode)
4609 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004610 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004611 } else {
4612 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4613 crtc_funcs = crtc->helper_private;
4614 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4615 }
4616
4617 /* Add this connector to the crtc */
4618 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4619 encoder_funcs->commit(encoder);
4620 }
4621 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004622 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004623
4624 return crtc;
4625}
4626
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004627void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4628 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004629{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004630 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004631 struct drm_device *dev = encoder->dev;
4632 struct drm_crtc *crtc = encoder->crtc;
4633 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4634 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4635
Eric Anholt21d40d32010-03-25 11:11:14 -07004636 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004637 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004638 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004639 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004640 crtc->enabled = drm_helper_crtc_in_use(crtc);
4641 drm_helper_disable_unused_functions(dev);
4642 }
4643
Eric Anholtc751ce42010-03-25 11:48:48 -07004644 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004645 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4646 if (encoder->crtc == crtc)
4647 encoder_funcs->dpms(encoder, dpms_mode);
4648 crtc_funcs->dpms(crtc, dpms_mode);
4649 }
4650}
4651
4652/* Returns the clock of the currently programmed mode of the given pipe. */
4653static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4654{
4655 struct drm_i915_private *dev_priv = dev->dev_private;
4656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4657 int pipe = intel_crtc->pipe;
4658 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4659 u32 fp;
4660 intel_clock_t clock;
4661
4662 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4663 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4664 else
4665 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4666
4667 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004668 if (IS_PINEVIEW(dev)) {
4669 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4670 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004671 } else {
4672 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4673 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4674 }
4675
Jesse Barnes79e53942008-11-07 14:24:08 -08004676 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004677 if (IS_PINEVIEW(dev))
4678 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4679 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004680 else
4681 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004682 DPLL_FPA01_P1_POST_DIV_SHIFT);
4683
4684 switch (dpll & DPLL_MODE_MASK) {
4685 case DPLLB_MODE_DAC_SERIAL:
4686 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4687 5 : 10;
4688 break;
4689 case DPLLB_MODE_LVDS:
4690 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4691 7 : 14;
4692 break;
4693 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004694 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004695 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4696 return 0;
4697 }
4698
4699 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004700 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004701 } else {
4702 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4703
4704 if (is_lvds) {
4705 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4706 DPLL_FPA01_P1_POST_DIV_SHIFT);
4707 clock.p2 = 14;
4708
4709 if ((dpll & PLL_REF_INPUT_MASK) ==
4710 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4711 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004712 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004713 } else
Shaohua Li21778322009-02-23 15:19:16 +08004714 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004715 } else {
4716 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4717 clock.p1 = 2;
4718 else {
4719 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4720 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4721 }
4722 if (dpll & PLL_P2_DIVIDE_BY_4)
4723 clock.p2 = 4;
4724 else
4725 clock.p2 = 2;
4726
Shaohua Li21778322009-02-23 15:19:16 +08004727 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 }
4729 }
4730
4731 /* XXX: It would be nice to validate the clocks, but we can't reuse
4732 * i830PllIsValid() because it relies on the xf86_config connector
4733 * configuration being accurate, which it isn't necessarily.
4734 */
4735
4736 return clock.dot;
4737}
4738
4739/** Returns the currently programmed mode of the given pipe. */
4740struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4741 struct drm_crtc *crtc)
4742{
4743 struct drm_i915_private *dev_priv = dev->dev_private;
4744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4745 int pipe = intel_crtc->pipe;
4746 struct drm_display_mode *mode;
4747 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4748 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4749 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4750 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4751
4752 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4753 if (!mode)
4754 return NULL;
4755
4756 mode->clock = intel_crtc_clock_get(dev, crtc);
4757 mode->hdisplay = (htot & 0xffff) + 1;
4758 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4759 mode->hsync_start = (hsync & 0xffff) + 1;
4760 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4761 mode->vdisplay = (vtot & 0xffff) + 1;
4762 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4763 mode->vsync_start = (vsync & 0xffff) + 1;
4764 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4765
4766 drm_mode_set_name(mode);
4767 drm_mode_set_crtcinfo(mode, 0);
4768
4769 return mode;
4770}
4771
Jesse Barnes652c3932009-08-17 13:31:43 -07004772#define GPU_IDLE_TIMEOUT 500 /* ms */
4773
4774/* When this timer fires, we've been idle for awhile */
4775static void intel_gpu_idle_timer(unsigned long arg)
4776{
4777 struct drm_device *dev = (struct drm_device *)arg;
4778 drm_i915_private_t *dev_priv = dev->dev_private;
4779
Zhao Yakui44d98a62009-10-09 11:39:40 +08004780 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004781
4782 dev_priv->busy = false;
4783
Eric Anholt01dfba92009-09-06 15:18:53 -07004784 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004785}
4786
Jesse Barnes652c3932009-08-17 13:31:43 -07004787#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4788
4789static void intel_crtc_idle_timer(unsigned long arg)
4790{
4791 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4792 struct drm_crtc *crtc = &intel_crtc->base;
4793 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4794
Zhao Yakui44d98a62009-10-09 11:39:40 +08004795 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004796
4797 intel_crtc->busy = false;
4798
Eric Anholt01dfba92009-09-06 15:18:53 -07004799 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004800}
4801
Daniel Vetter3dec0092010-08-20 21:40:52 +02004802static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004803{
4804 struct drm_device *dev = crtc->dev;
4805 drm_i915_private_t *dev_priv = dev->dev_private;
4806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4807 int pipe = intel_crtc->pipe;
4808 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4809 int dpll = I915_READ(dpll_reg);
4810
Eric Anholtbad720f2009-10-22 16:11:14 -07004811 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004812 return;
4813
4814 if (!dev_priv->lvds_downclock_avail)
4815 return;
4816
4817 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004818 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004819
4820 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004821 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4822 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004823
4824 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4825 I915_WRITE(dpll_reg, dpll);
4826 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004827 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004828 dpll = I915_READ(dpll_reg);
4829 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004830 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004831
4832 /* ...and lock them again */
4833 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4834 }
4835
4836 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004837 mod_timer(&intel_crtc->idle_timer, jiffies +
4838 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004839}
4840
4841static void intel_decrease_pllclock(struct drm_crtc *crtc)
4842{
4843 struct drm_device *dev = crtc->dev;
4844 drm_i915_private_t *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4846 int pipe = intel_crtc->pipe;
4847 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4848 int dpll = I915_READ(dpll_reg);
4849
Eric Anholtbad720f2009-10-22 16:11:14 -07004850 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004851 return;
4852
4853 if (!dev_priv->lvds_downclock_avail)
4854 return;
4855
4856 /*
4857 * Since this is called by a timer, we should never get here in
4858 * the manual case.
4859 */
4860 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004861 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004862
4863 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004864 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4865 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004866
4867 dpll |= DISPLAY_RATE_SELECT_FPA1;
4868 I915_WRITE(dpll_reg, dpll);
4869 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004870 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004871 dpll = I915_READ(dpll_reg);
4872 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004873 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004874
4875 /* ...and lock them again */
4876 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4877 }
4878
4879}
4880
4881/**
4882 * intel_idle_update - adjust clocks for idleness
4883 * @work: work struct
4884 *
4885 * Either the GPU or display (or both) went idle. Check the busy status
4886 * here and adjust the CRTC and GPU clocks as necessary.
4887 */
4888static void intel_idle_update(struct work_struct *work)
4889{
4890 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4891 idle_work);
4892 struct drm_device *dev = dev_priv->dev;
4893 struct drm_crtc *crtc;
4894 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004895 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004896
4897 if (!i915_powersave)
4898 return;
4899
4900 mutex_lock(&dev->struct_mutex);
4901
Jesse Barnes7648fa92010-05-20 14:28:11 -07004902 i915_update_gfx_val(dev_priv);
4903
Jesse Barnes652c3932009-08-17 13:31:43 -07004904 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4905 /* Skip inactive CRTCs */
4906 if (!crtc->fb)
4907 continue;
4908
Li Peng45ac22c2010-06-12 23:38:35 +08004909 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004910 intel_crtc = to_intel_crtc(crtc);
4911 if (!intel_crtc->busy)
4912 intel_decrease_pllclock(crtc);
4913 }
4914
Li Peng45ac22c2010-06-12 23:38:35 +08004915 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4916 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4917 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4918 }
4919
Jesse Barnes652c3932009-08-17 13:31:43 -07004920 mutex_unlock(&dev->struct_mutex);
4921}
4922
4923/**
4924 * intel_mark_busy - mark the GPU and possibly the display busy
4925 * @dev: drm device
4926 * @obj: object we're operating on
4927 *
4928 * Callers can use this function to indicate that the GPU is busy processing
4929 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4930 * buffer), we'll also mark the display as busy, so we know to increase its
4931 * clock frequency.
4932 */
4933void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4934{
4935 drm_i915_private_t *dev_priv = dev->dev_private;
4936 struct drm_crtc *crtc = NULL;
4937 struct intel_framebuffer *intel_fb;
4938 struct intel_crtc *intel_crtc;
4939
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004940 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4941 return;
4942
Li Peng060e6452010-02-10 01:54:24 +08004943 if (!dev_priv->busy) {
4944 if (IS_I945G(dev) || IS_I945GM(dev)) {
4945 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004946
Li Peng060e6452010-02-10 01:54:24 +08004947 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4948 fw_blc_self = I915_READ(FW_BLC_SELF);
4949 fw_blc_self &= ~FW_BLC_SELF_EN;
4950 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4951 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004952 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004953 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004954 mod_timer(&dev_priv->idle_timer, jiffies +
4955 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004956
4957 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4958 if (!crtc->fb)
4959 continue;
4960
4961 intel_crtc = to_intel_crtc(crtc);
4962 intel_fb = to_intel_framebuffer(crtc->fb);
4963 if (intel_fb->obj == obj) {
4964 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004965 if (IS_I945G(dev) || IS_I945GM(dev)) {
4966 u32 fw_blc_self;
4967
4968 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4969 fw_blc_self = I915_READ(FW_BLC_SELF);
4970 fw_blc_self &= ~FW_BLC_SELF_EN;
4971 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4972 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004973 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004974 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004975 intel_crtc->busy = true;
4976 } else {
4977 /* Busy -> busy, put off timer */
4978 mod_timer(&intel_crtc->idle_timer, jiffies +
4979 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4980 }
4981 }
4982 }
4983}
4984
Jesse Barnes79e53942008-11-07 14:24:08 -08004985static void intel_crtc_destroy(struct drm_crtc *crtc)
4986{
4987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004988 struct drm_device *dev = crtc->dev;
4989 struct intel_unpin_work *work;
4990 unsigned long flags;
4991
4992 spin_lock_irqsave(&dev->event_lock, flags);
4993 work = intel_crtc->unpin_work;
4994 intel_crtc->unpin_work = NULL;
4995 spin_unlock_irqrestore(&dev->event_lock, flags);
4996
4997 if (work) {
4998 cancel_work_sync(&work->work);
4999 kfree(work);
5000 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005001
5002 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005003
Jesse Barnes79e53942008-11-07 14:24:08 -08005004 kfree(intel_crtc);
5005}
5006
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005007static void intel_unpin_work_fn(struct work_struct *__work)
5008{
5009 struct intel_unpin_work *work =
5010 container_of(__work, struct intel_unpin_work, work);
5011
5012 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005013 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005014 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005015 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005016 mutex_unlock(&work->dev->struct_mutex);
5017 kfree(work);
5018}
5019
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005020static void do_intel_finish_page_flip(struct drm_device *dev,
5021 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005022{
5023 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 struct intel_unpin_work *work;
5026 struct drm_i915_gem_object *obj_priv;
5027 struct drm_pending_vblank_event *e;
5028 struct timeval now;
5029 unsigned long flags;
5030
5031 /* Ignore early vblank irqs */
5032 if (intel_crtc == NULL)
5033 return;
5034
5035 spin_lock_irqsave(&dev->event_lock, flags);
5036 work = intel_crtc->unpin_work;
5037 if (work == NULL || !work->pending) {
5038 spin_unlock_irqrestore(&dev->event_lock, flags);
5039 return;
5040 }
5041
5042 intel_crtc->unpin_work = NULL;
5043 drm_vblank_put(dev, intel_crtc->pipe);
5044
5045 if (work->event) {
5046 e = work->event;
5047 do_gettimeofday(&now);
5048 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5049 e->event.tv_sec = now.tv_sec;
5050 e->event.tv_usec = now.tv_usec;
5051 list_add_tail(&e->base.link,
5052 &e->base.file_priv->event_list);
5053 wake_up_interruptible(&e->base.file_priv->event_wait);
5054 }
5055
5056 spin_unlock_irqrestore(&dev->event_lock, flags);
5057
Daniel Vetter23010e42010-03-08 13:35:02 +01005058 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005059
5060 /* Initial scanout buffer will have a 0 pending flip count */
5061 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5062 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005063 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5064 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005065
5066 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005067}
5068
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005069void intel_finish_page_flip(struct drm_device *dev, int pipe)
5070{
5071 drm_i915_private_t *dev_priv = dev->dev_private;
5072 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5073
5074 do_intel_finish_page_flip(dev, crtc);
5075}
5076
5077void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5078{
5079 drm_i915_private_t *dev_priv = dev->dev_private;
5080 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5081
5082 do_intel_finish_page_flip(dev, crtc);
5083}
5084
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005085void intel_prepare_page_flip(struct drm_device *dev, int plane)
5086{
5087 drm_i915_private_t *dev_priv = dev->dev_private;
5088 struct intel_crtc *intel_crtc =
5089 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5090 unsigned long flags;
5091
5092 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005093 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005094 if ((++intel_crtc->unpin_work->pending) > 1)
5095 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005096 } else {
5097 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5098 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005099 spin_unlock_irqrestore(&dev->event_lock, flags);
5100}
5101
5102static int intel_crtc_page_flip(struct drm_crtc *crtc,
5103 struct drm_framebuffer *fb,
5104 struct drm_pending_vblank_event *event)
5105{
5106 struct drm_device *dev = crtc->dev;
5107 struct drm_i915_private *dev_priv = dev->dev_private;
5108 struct intel_framebuffer *intel_fb;
5109 struct drm_i915_gem_object *obj_priv;
5110 struct drm_gem_object *obj;
5111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5112 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005113 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005114 int pipe = intel_crtc->pipe;
5115 u32 pf, pipesrc;
5116 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005117
5118 work = kzalloc(sizeof *work, GFP_KERNEL);
5119 if (work == NULL)
5120 return -ENOMEM;
5121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005122 work->event = event;
5123 work->dev = crtc->dev;
5124 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005125 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005126 INIT_WORK(&work->work, intel_unpin_work_fn);
5127
5128 /* We borrow the event spin lock for protecting unpin_work */
5129 spin_lock_irqsave(&dev->event_lock, flags);
5130 if (intel_crtc->unpin_work) {
5131 spin_unlock_irqrestore(&dev->event_lock, flags);
5132 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005133
5134 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005135 return -EBUSY;
5136 }
5137 intel_crtc->unpin_work = work;
5138 spin_unlock_irqrestore(&dev->event_lock, flags);
5139
5140 intel_fb = to_intel_framebuffer(fb);
5141 obj = intel_fb->obj;
5142
Chris Wilson468f0b42010-05-27 13:18:13 +01005143 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005144 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005145 if (ret)
5146 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005147
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005148 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005149 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005150 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005151
5152 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005153 ret = i915_gem_object_flush_write_domain(obj);
5154 if (ret)
5155 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005156
5157 ret = drm_vblank_get(dev, intel_crtc->pipe);
5158 if (ret)
5159 goto cleanup_objs;
5160
Daniel Vetter23010e42010-03-08 13:35:02 +01005161 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005162 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005163 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005164
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005165 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005166 u32 flip_mask;
5167
5168 if (intel_crtc->plane)
5169 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5170 else
5171 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5172
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005173 BEGIN_LP_RING(2);
5174 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5175 OUT_RING(0);
5176 ADVANCE_LP_RING();
5177 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005178
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005179 work->enable_stall_check = true;
5180
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005181 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005182 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005183
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005184 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005185 switch(INTEL_INFO(dev)->gen) {
5186 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005187 OUT_RING(MI_DISPLAY_FLIP |
5188 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5189 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005190 OUT_RING(obj_priv->gtt_offset + offset);
5191 OUT_RING(MI_NOOP);
5192 break;
5193
5194 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005195 OUT_RING(MI_DISPLAY_FLIP_I915 |
5196 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5197 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005198 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005199 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005200 break;
5201
5202 case 4:
5203 case 5:
5204 /* i965+ uses the linear or tiled offsets from the
5205 * Display Registers (which do not change across a page-flip)
5206 * so we need only reprogram the base address.
5207 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005208 OUT_RING(MI_DISPLAY_FLIP |
5209 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5210 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005211 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5212
5213 /* XXX Enabling the panel-fitter across page-flip is so far
5214 * untested on non-native modes, so ignore it for now.
5215 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5216 */
5217 pf = 0;
5218 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5219 OUT_RING(pf | pipesrc);
5220 break;
5221
5222 case 6:
5223 OUT_RING(MI_DISPLAY_FLIP |
5224 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5225 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5226 OUT_RING(obj_priv->gtt_offset);
5227
5228 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5229 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5230 OUT_RING(pf | pipesrc);
5231 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005232 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005233 ADVANCE_LP_RING();
5234
5235 mutex_unlock(&dev->struct_mutex);
5236
Jesse Barnese5510fa2010-07-01 16:48:37 -07005237 trace_i915_flip_request(intel_crtc->plane, obj);
5238
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005239 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005240
5241cleanup_objs:
5242 drm_gem_object_unreference(work->old_fb_obj);
5243 drm_gem_object_unreference(obj);
5244cleanup_work:
5245 mutex_unlock(&dev->struct_mutex);
5246
5247 spin_lock_irqsave(&dev->event_lock, flags);
5248 intel_crtc->unpin_work = NULL;
5249 spin_unlock_irqrestore(&dev->event_lock, flags);
5250
5251 kfree(work);
5252
5253 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005254}
5255
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005256static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005257 .dpms = intel_crtc_dpms,
5258 .mode_fixup = intel_crtc_mode_fixup,
5259 .mode_set = intel_crtc_mode_set,
5260 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005261 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005262 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005263};
5264
5265static const struct drm_crtc_funcs intel_crtc_funcs = {
5266 .cursor_set = intel_crtc_cursor_set,
5267 .cursor_move = intel_crtc_cursor_move,
5268 .gamma_set = intel_crtc_gamma_set,
5269 .set_config = drm_crtc_helper_set_config,
5270 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005271 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005272};
5273
5274
Hannes Ederb358d0a2008-12-18 21:18:47 +01005275static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005276{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005277 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005278 struct intel_crtc *intel_crtc;
5279 int i;
5280
5281 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5282 if (intel_crtc == NULL)
5283 return;
5284
5285 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5286
5287 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5288 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005289 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005290 for (i = 0; i < 256; i++) {
5291 intel_crtc->lut_r[i] = i;
5292 intel_crtc->lut_g[i] = i;
5293 intel_crtc->lut_b[i] = i;
5294 }
5295
Jesse Barnes80824002009-09-10 15:28:06 -07005296 /* Swap pipes & planes for FBC on pre-965 */
5297 intel_crtc->pipe = pipe;
5298 intel_crtc->plane = pipe;
5299 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005300 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005301 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5302 }
5303
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005304 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5305 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5306 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5307 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5308
Jesse Barnes79e53942008-11-07 14:24:08 -08005309 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005310 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005311
5312 if (HAS_PCH_SPLIT(dev)) {
5313 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5314 intel_helper_funcs.commit = ironlake_crtc_commit;
5315 } else {
5316 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5317 intel_helper_funcs.commit = i9xx_crtc_commit;
5318 }
5319
Jesse Barnes79e53942008-11-07 14:24:08 -08005320 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5321
Jesse Barnes652c3932009-08-17 13:31:43 -07005322 intel_crtc->busy = false;
5323
5324 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5325 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005326}
5327
Carl Worth08d7b3d2009-04-29 14:43:54 -07005328int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5329 struct drm_file *file_priv)
5330{
5331 drm_i915_private_t *dev_priv = dev->dev_private;
5332 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005333 struct drm_mode_object *drmmode_obj;
5334 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005335
5336 if (!dev_priv) {
5337 DRM_ERROR("called with no initialization\n");
5338 return -EINVAL;
5339 }
5340
Daniel Vetterc05422d2009-08-11 16:05:30 +02005341 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5342 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005343
Daniel Vetterc05422d2009-08-11 16:05:30 +02005344 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005345 DRM_ERROR("no such CRTC id\n");
5346 return -EINVAL;
5347 }
5348
Daniel Vetterc05422d2009-08-11 16:05:30 +02005349 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5350 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005351
Daniel Vetterc05422d2009-08-11 16:05:30 +02005352 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005353}
5354
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005355static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005356{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005357 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005359 int entry = 0;
5360
Chris Wilson4ef69c72010-09-09 15:14:28 +01005361 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5362 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005363 index_mask |= (1 << entry);
5364 entry++;
5365 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005366
Jesse Barnes79e53942008-11-07 14:24:08 -08005367 return index_mask;
5368}
5369
Jesse Barnes79e53942008-11-07 14:24:08 -08005370static void intel_setup_outputs(struct drm_device *dev)
5371{
Eric Anholt725e30a2009-01-22 13:01:02 -08005372 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005373 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005374 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005375
Zhenyu Wang541998a2009-06-05 15:38:44 +08005376 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005377 intel_lvds_init(dev);
5378
Eric Anholtbad720f2009-10-22 16:11:14 -07005379 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005380 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005381
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005382 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5383 intel_dp_init(dev, DP_A);
5384
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005385 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5386 intel_dp_init(dev, PCH_DP_D);
5387 }
5388
5389 intel_crt_init(dev);
5390
5391 if (HAS_PCH_SPLIT(dev)) {
5392 int found;
5393
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005394 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005395 /* PCH SDVOB multiplex with HDMIB */
5396 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005397 if (!found)
5398 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005399 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5400 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005401 }
5402
5403 if (I915_READ(HDMIC) & PORT_DETECTED)
5404 intel_hdmi_init(dev, HDMIC);
5405
5406 if (I915_READ(HDMID) & PORT_DETECTED)
5407 intel_hdmi_init(dev, HDMID);
5408
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005409 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5410 intel_dp_init(dev, PCH_DP_C);
5411
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005412 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005413 intel_dp_init(dev, PCH_DP_D);
5414
Zhenyu Wang103a1962009-11-27 11:44:36 +08005415 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005416 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005417
Eric Anholt725e30a2009-01-22 13:01:02 -08005418 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005419 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005420 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005421 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5422 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005423 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005424 }
Ma Ling27185ae2009-08-24 13:50:23 +08005425
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005426 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5427 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005428 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005429 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005430 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005431
5432 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005433
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005434 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5435 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005436 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005437 }
Ma Ling27185ae2009-08-24 13:50:23 +08005438
5439 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5440
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005441 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5442 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005443 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005444 }
5445 if (SUPPORTS_INTEGRATED_DP(dev)) {
5446 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005447 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005448 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005449 }
Ma Ling27185ae2009-08-24 13:50:23 +08005450
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005451 if (SUPPORTS_INTEGRATED_DP(dev) &&
5452 (I915_READ(DP_D) & DP_DETECTED)) {
5453 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005454 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005455 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005456 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005457 intel_dvo_init(dev);
5458
Zhenyu Wang103a1962009-11-27 11:44:36 +08005459 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005460 intel_tv_init(dev);
5461
Chris Wilson4ef69c72010-09-09 15:14:28 +01005462 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5463 encoder->base.possible_crtcs = encoder->crtc_mask;
5464 encoder->base.possible_clones =
5465 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005466 }
5467}
5468
5469static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5470{
5471 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005472
5473 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005474 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005475
5476 kfree(intel_fb);
5477}
5478
5479static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5480 struct drm_file *file_priv,
5481 unsigned int *handle)
5482{
5483 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5484 struct drm_gem_object *object = intel_fb->obj;
5485
5486 return drm_gem_handle_create(file_priv, object, handle);
5487}
5488
5489static const struct drm_framebuffer_funcs intel_fb_funcs = {
5490 .destroy = intel_user_framebuffer_destroy,
5491 .create_handle = intel_user_framebuffer_create_handle,
5492};
5493
Dave Airlie38651672010-03-30 05:34:13 +00005494int intel_framebuffer_init(struct drm_device *dev,
5495 struct intel_framebuffer *intel_fb,
5496 struct drm_mode_fb_cmd *mode_cmd,
5497 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005498{
Chris Wilson57cd6502010-08-08 12:34:44 +01005499 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005500 int ret;
5501
Chris Wilson57cd6502010-08-08 12:34:44 +01005502 if (obj_priv->tiling_mode == I915_TILING_Y)
5503 return -EINVAL;
5504
5505 if (mode_cmd->pitch & 63)
5506 return -EINVAL;
5507
5508 switch (mode_cmd->bpp) {
5509 case 8:
5510 case 16:
5511 case 24:
5512 case 32:
5513 break;
5514 default:
5515 return -EINVAL;
5516 }
5517
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5519 if (ret) {
5520 DRM_ERROR("framebuffer init failed %d\n", ret);
5521 return ret;
5522 }
5523
5524 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005525 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005526 return 0;
5527}
5528
Jesse Barnes79e53942008-11-07 14:24:08 -08005529static struct drm_framebuffer *
5530intel_user_framebuffer_create(struct drm_device *dev,
5531 struct drm_file *filp,
5532 struct drm_mode_fb_cmd *mode_cmd)
5533{
5534 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005535 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005536 int ret;
5537
5538 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5539 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005540 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005541
Dave Airlie38651672010-03-30 05:34:13 +00005542 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5543 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005544 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005545
5546 ret = intel_framebuffer_init(dev, intel_fb,
5547 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005548 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005549 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005550 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005551 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005552 }
5553
Dave Airlie38651672010-03-30 05:34:13 +00005554 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005555}
5556
Jesse Barnes79e53942008-11-07 14:24:08 -08005557static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005558 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005559 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005560};
5561
Chris Wilson9ea8d052010-01-04 18:57:56 +00005562static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005563intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005564{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005565 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005566 int ret;
5567
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005568 ctx = i915_gem_alloc_object(dev, 4096);
5569 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005570 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5571 return NULL;
5572 }
5573
5574 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005575 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005576 if (ret) {
5577 DRM_ERROR("failed to pin power context: %d\n", ret);
5578 goto err_unref;
5579 }
5580
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005581 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005582 if (ret) {
5583 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5584 goto err_unpin;
5585 }
5586 mutex_unlock(&dev->struct_mutex);
5587
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005588 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005589
5590err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005591 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005592err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005593 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005594 mutex_unlock(&dev->struct_mutex);
5595 return NULL;
5596}
5597
Jesse Barnes7648fa92010-05-20 14:28:11 -07005598bool ironlake_set_drps(struct drm_device *dev, u8 val)
5599{
5600 struct drm_i915_private *dev_priv = dev->dev_private;
5601 u16 rgvswctl;
5602
5603 rgvswctl = I915_READ16(MEMSWCTL);
5604 if (rgvswctl & MEMCTL_CMD_STS) {
5605 DRM_DEBUG("gpu busy, RCS change rejected\n");
5606 return false; /* still busy with another command */
5607 }
5608
5609 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5610 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5611 I915_WRITE16(MEMSWCTL, rgvswctl);
5612 POSTING_READ16(MEMSWCTL);
5613
5614 rgvswctl |= MEMCTL_CMD_STS;
5615 I915_WRITE16(MEMSWCTL, rgvswctl);
5616
5617 return true;
5618}
5619
Jesse Barnesf97108d2010-01-29 11:27:07 -08005620void ironlake_enable_drps(struct drm_device *dev)
5621{
5622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005623 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005624 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005625
5626 /* 100ms RC evaluation intervals */
5627 I915_WRITE(RCUPEI, 100000);
5628 I915_WRITE(RCDNEI, 100000);
5629
5630 /* Set max/min thresholds to 90ms and 80ms respectively */
5631 I915_WRITE(RCBMAXAVG, 90000);
5632 I915_WRITE(RCBMINAVG, 80000);
5633
5634 I915_WRITE(MEMIHYST, 1);
5635
5636 /* Set up min, max, and cur for interrupt handling */
5637 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5638 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5639 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5640 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005641 fstart = fmax;
5642
Jesse Barnesf97108d2010-01-29 11:27:07 -08005643 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5644 PXVFREQ_PX_SHIFT;
5645
Jesse Barnes7648fa92010-05-20 14:28:11 -07005646 dev_priv->fmax = fstart; /* IPS callback will increase this */
5647 dev_priv->fstart = fstart;
5648
5649 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005650 dev_priv->min_delay = fmin;
5651 dev_priv->cur_delay = fstart;
5652
Jesse Barnes7648fa92010-05-20 14:28:11 -07005653 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5654 fstart);
5655
Jesse Barnesf97108d2010-01-29 11:27:07 -08005656 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5657
5658 /*
5659 * Interrupts will be enabled in ironlake_irq_postinstall
5660 */
5661
5662 I915_WRITE(VIDSTART, vstart);
5663 POSTING_READ(VIDSTART);
5664
5665 rgvmodectl |= MEMMODE_SWMODE_EN;
5666 I915_WRITE(MEMMODECTL, rgvmodectl);
5667
Chris Wilson481b6af2010-08-23 17:43:35 +01005668 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005669 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005670 msleep(1);
5671
Jesse Barnes7648fa92010-05-20 14:28:11 -07005672 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005673
Jesse Barnes7648fa92010-05-20 14:28:11 -07005674 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5675 I915_READ(0x112e0);
5676 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5677 dev_priv->last_count2 = I915_READ(0x112f4);
5678 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005679}
5680
5681void ironlake_disable_drps(struct drm_device *dev)
5682{
5683 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005684 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005685
5686 /* Ack interrupts, disable EFC interrupt */
5687 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5688 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5689 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5690 I915_WRITE(DEIIR, DE_PCU_EVENT);
5691 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5692
5693 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005694 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005695 msleep(1);
5696 rgvswctl |= MEMCTL_CMD_STS;
5697 I915_WRITE(MEMSWCTL, rgvswctl);
5698 msleep(1);
5699
5700}
5701
Jesse Barnes7648fa92010-05-20 14:28:11 -07005702static unsigned long intel_pxfreq(u32 vidfreq)
5703{
5704 unsigned long freq;
5705 int div = (vidfreq & 0x3f0000) >> 16;
5706 int post = (vidfreq & 0x3000) >> 12;
5707 int pre = (vidfreq & 0x7);
5708
5709 if (!pre)
5710 return 0;
5711
5712 freq = ((div * 133333) / ((1<<post) * pre));
5713
5714 return freq;
5715}
5716
5717void intel_init_emon(struct drm_device *dev)
5718{
5719 struct drm_i915_private *dev_priv = dev->dev_private;
5720 u32 lcfuse;
5721 u8 pxw[16];
5722 int i;
5723
5724 /* Disable to program */
5725 I915_WRITE(ECR, 0);
5726 POSTING_READ(ECR);
5727
5728 /* Program energy weights for various events */
5729 I915_WRITE(SDEW, 0x15040d00);
5730 I915_WRITE(CSIEW0, 0x007f0000);
5731 I915_WRITE(CSIEW1, 0x1e220004);
5732 I915_WRITE(CSIEW2, 0x04000004);
5733
5734 for (i = 0; i < 5; i++)
5735 I915_WRITE(PEW + (i * 4), 0);
5736 for (i = 0; i < 3; i++)
5737 I915_WRITE(DEW + (i * 4), 0);
5738
5739 /* Program P-state weights to account for frequency power adjustment */
5740 for (i = 0; i < 16; i++) {
5741 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5742 unsigned long freq = intel_pxfreq(pxvidfreq);
5743 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5744 PXVFREQ_PX_SHIFT;
5745 unsigned long val;
5746
5747 val = vid * vid;
5748 val *= (freq / 1000);
5749 val *= 255;
5750 val /= (127*127*900);
5751 if (val > 0xff)
5752 DRM_ERROR("bad pxval: %ld\n", val);
5753 pxw[i] = val;
5754 }
5755 /* Render standby states get 0 weight */
5756 pxw[14] = 0;
5757 pxw[15] = 0;
5758
5759 for (i = 0; i < 4; i++) {
5760 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5761 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5762 I915_WRITE(PXW + (i * 4), val);
5763 }
5764
5765 /* Adjust magic regs to magic values (more experimental results) */
5766 I915_WRITE(OGW0, 0);
5767 I915_WRITE(OGW1, 0);
5768 I915_WRITE(EG0, 0x00007f00);
5769 I915_WRITE(EG1, 0x0000000e);
5770 I915_WRITE(EG2, 0x000e0000);
5771 I915_WRITE(EG3, 0x68000300);
5772 I915_WRITE(EG4, 0x42000000);
5773 I915_WRITE(EG5, 0x00140031);
5774 I915_WRITE(EG6, 0);
5775 I915_WRITE(EG7, 0);
5776
5777 for (i = 0; i < 8; i++)
5778 I915_WRITE(PXWL + (i * 4), 0);
5779
5780 /* Enable PMON + select events */
5781 I915_WRITE(ECR, 0x80000019);
5782
5783 lcfuse = I915_READ(LCFUSE02);
5784
5785 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5786}
5787
Jesse Barnes652c3932009-08-17 13:31:43 -07005788void intel_init_clock_gating(struct drm_device *dev)
5789{
5790 struct drm_i915_private *dev_priv = dev->dev_private;
5791
5792 /*
5793 * Disable clock gating reported to work incorrectly according to the
5794 * specs, but enable as much else as we can.
5795 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005796 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005797 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5798
5799 if (IS_IRONLAKE(dev)) {
5800 /* Required for FBC */
5801 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5802 /* Required for CxSR */
5803 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5804
5805 I915_WRITE(PCH_3DCGDIS0,
5806 MARIUNIT_CLOCK_GATE_DISABLE |
5807 SVSMUNIT_CLOCK_GATE_DISABLE);
5808 }
5809
5810 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005811
5812 /*
5813 * According to the spec the following bits should be set in
5814 * order to enable memory self-refresh
5815 * The bit 22/21 of 0x42004
5816 * The bit 5 of 0x42020
5817 * The bit 15 of 0x45000
5818 */
5819 if (IS_IRONLAKE(dev)) {
5820 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5821 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5822 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5823 I915_WRITE(ILK_DSPCLK_GATE,
5824 (I915_READ(ILK_DSPCLK_GATE) |
5825 ILK_DPARB_CLK_GATE));
5826 I915_WRITE(DISP_ARB_CTL,
5827 (I915_READ(DISP_ARB_CTL) |
5828 DISP_FBC_WM_DIS));
5829 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005830 /*
5831 * Based on the document from hardware guys the following bits
5832 * should be set unconditionally in order to enable FBC.
5833 * The bit 22 of 0x42000
5834 * The bit 22 of 0x42004
5835 * The bit 7,8,9 of 0x42020.
5836 */
5837 if (IS_IRONLAKE_M(dev)) {
5838 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5839 I915_READ(ILK_DISPLAY_CHICKEN1) |
5840 ILK_FBCQ_DIS);
5841 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5842 I915_READ(ILK_DISPLAY_CHICKEN2) |
5843 ILK_DPARB_GATE);
5844 I915_WRITE(ILK_DSPCLK_GATE,
5845 I915_READ(ILK_DSPCLK_GATE) |
5846 ILK_DPFC_DIS1 |
5847 ILK_DPFC_DIS2 |
5848 ILK_CLK_FBC);
5849 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005850 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005851 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005852 uint32_t dspclk_gate;
5853 I915_WRITE(RENCLK_GATE_D1, 0);
5854 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5855 GS_UNIT_CLOCK_GATE_DISABLE |
5856 CL_UNIT_CLOCK_GATE_DISABLE);
5857 I915_WRITE(RAMCLK_GATE_D, 0);
5858 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5859 OVRUNIT_CLOCK_GATE_DISABLE |
5860 OVCUNIT_CLOCK_GATE_DISABLE;
5861 if (IS_GM45(dev))
5862 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5863 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5864 } else if (IS_I965GM(dev)) {
5865 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5866 I915_WRITE(RENCLK_GATE_D2, 0);
5867 I915_WRITE(DSPCLK_GATE_D, 0);
5868 I915_WRITE(RAMCLK_GATE_D, 0);
5869 I915_WRITE16(DEUC, 0);
5870 } else if (IS_I965G(dev)) {
5871 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5872 I965_RCC_CLOCK_GATE_DISABLE |
5873 I965_RCPB_CLOCK_GATE_DISABLE |
5874 I965_ISC_CLOCK_GATE_DISABLE |
5875 I965_FBC_CLOCK_GATE_DISABLE);
5876 I915_WRITE(RENCLK_GATE_D2, 0);
5877 } else if (IS_I9XX(dev)) {
5878 u32 dstate = I915_READ(D_STATE);
5879
5880 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5881 DSTATE_DOT_CLOCK_GATING;
5882 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005883 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005884 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5885 } else if (IS_I830(dev)) {
5886 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5887 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005888
5889 /*
5890 * GPU can automatically power down the render unit if given a page
5891 * to save state.
5892 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005893 if (IS_IRONLAKE_M(dev)) {
5894 if (dev_priv->renderctx == NULL)
5895 dev_priv->renderctx = intel_alloc_context_page(dev);
5896 if (dev_priv->renderctx) {
5897 struct drm_i915_gem_object *obj_priv;
5898 obj_priv = to_intel_bo(dev_priv->renderctx);
5899 if (obj_priv) {
5900 BEGIN_LP_RING(4);
5901 OUT_RING(MI_SET_CONTEXT);
5902 OUT_RING(obj_priv->gtt_offset |
5903 MI_MM_SPACE_GTT |
5904 MI_SAVE_EXT_STATE_EN |
5905 MI_RESTORE_EXT_STATE_EN |
5906 MI_RESTORE_INHIBIT);
5907 OUT_RING(MI_NOOP);
5908 OUT_RING(MI_FLUSH);
5909 ADVANCE_LP_RING();
5910 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005911 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005912 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005913 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005914 }
5915
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005916 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005917 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005918
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005919 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005920 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005921 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005922 struct drm_gem_object *pwrctx;
5923
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005924 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005925 if (pwrctx) {
5926 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005927 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005928 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005929 }
5930
Chris Wilson9ea8d052010-01-04 18:57:56 +00005931 if (obj_priv) {
5932 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5933 I915_WRITE(MCHBAR_RENDER_STANDBY,
5934 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5935 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005936 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005937}
5938
Jesse Barnese70236a2009-09-21 10:42:27 -07005939/* Set up chip specific display functions */
5940static void intel_init_display(struct drm_device *dev)
5941{
5942 struct drm_i915_private *dev_priv = dev->dev_private;
5943
5944 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005945 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005946 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005947 else
5948 dev_priv->display.dpms = i9xx_crtc_dpms;
5949
Adam Jacksonee5382a2010-04-23 11:17:39 -04005950 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005951 if (IS_IRONLAKE_M(dev)) {
5952 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5953 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5954 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5955 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005956 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5957 dev_priv->display.enable_fbc = g4x_enable_fbc;
5958 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005959 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005960 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5961 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5962 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5963 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005964 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005965 }
5966
5967 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005968 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005969 dev_priv->display.get_display_clock_speed =
5970 i945_get_display_clock_speed;
5971 else if (IS_I915G(dev))
5972 dev_priv->display.get_display_clock_speed =
5973 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005974 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005975 dev_priv->display.get_display_clock_speed =
5976 i9xx_misc_get_display_clock_speed;
5977 else if (IS_I915GM(dev))
5978 dev_priv->display.get_display_clock_speed =
5979 i915gm_get_display_clock_speed;
5980 else if (IS_I865G(dev))
5981 dev_priv->display.get_display_clock_speed =
5982 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005983 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005984 dev_priv->display.get_display_clock_speed =
5985 i855_get_display_clock_speed;
5986 else /* 852, 830 */
5987 dev_priv->display.get_display_clock_speed =
5988 i830_get_display_clock_speed;
5989
5990 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005991 if (HAS_PCH_SPLIT(dev)) {
5992 if (IS_IRONLAKE(dev)) {
5993 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5994 dev_priv->display.update_wm = ironlake_update_wm;
5995 else {
5996 DRM_DEBUG_KMS("Failed to get proper latency. "
5997 "Disable CxSR\n");
5998 dev_priv->display.update_wm = NULL;
5999 }
6000 } else
6001 dev_priv->display.update_wm = NULL;
6002 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08006003 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08006004 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006005 dev_priv->fsb_freq,
6006 dev_priv->mem_freq)) {
6007 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006008 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08006009 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08006010 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08006011 dev_priv->fsb_freq, dev_priv->mem_freq);
6012 /* Disable CxSR and never update its watermark again */
6013 pineview_disable_cxsr(dev);
6014 dev_priv->display.update_wm = NULL;
6015 } else
6016 dev_priv->display.update_wm = pineview_update_wm;
6017 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006018 dev_priv->display.update_wm = g4x_update_wm;
6019 else if (IS_I965G(dev))
6020 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006021 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006022 dev_priv->display.update_wm = i9xx_update_wm;
6023 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006024 } else if (IS_I85X(dev)) {
6025 dev_priv->display.update_wm = i9xx_update_wm;
6026 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006027 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006028 dev_priv->display.update_wm = i830_update_wm;
6029 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006030 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6031 else
6032 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006033 }
6034}
6035
Jesse Barnesb690e962010-07-19 13:53:12 -07006036/*
6037 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6038 * resume, or other times. This quirk makes sure that's the case for
6039 * affected systems.
6040 */
6041static void quirk_pipea_force (struct drm_device *dev)
6042{
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044
6045 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6046 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6047}
6048
6049struct intel_quirk {
6050 int device;
6051 int subsystem_vendor;
6052 int subsystem_device;
6053 void (*hook)(struct drm_device *dev);
6054};
6055
6056struct intel_quirk intel_quirks[] = {
6057 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6058 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6059 /* HP Mini needs pipe A force quirk (LP: #322104) */
6060 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6061
6062 /* Thinkpad R31 needs pipe A force quirk */
6063 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6064 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6065 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6066
6067 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6068 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6069 /* ThinkPad X40 needs pipe A force quirk */
6070
6071 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6072 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6073
6074 /* 855 & before need to leave pipe A & dpll A up */
6075 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6076 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6077};
6078
6079static void intel_init_quirks(struct drm_device *dev)
6080{
6081 struct pci_dev *d = dev->pdev;
6082 int i;
6083
6084 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6085 struct intel_quirk *q = &intel_quirks[i];
6086
6087 if (d->device == q->device &&
6088 (d->subsystem_vendor == q->subsystem_vendor ||
6089 q->subsystem_vendor == PCI_ANY_ID) &&
6090 (d->subsystem_device == q->subsystem_device ||
6091 q->subsystem_device == PCI_ANY_ID))
6092 q->hook(dev);
6093 }
6094}
6095
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006096/* Disable the VGA plane that we never use */
6097static void i915_disable_vga(struct drm_device *dev)
6098{
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100 u8 sr1;
6101 u32 vga_reg;
6102
6103 if (HAS_PCH_SPLIT(dev))
6104 vga_reg = CPU_VGACNTRL;
6105 else
6106 vga_reg = VGACNTRL;
6107
6108 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6109 outb(1, VGA_SR_INDEX);
6110 sr1 = inb(VGA_SR_DATA);
6111 outb(sr1 | 1<<5, VGA_SR_DATA);
6112 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6113 udelay(300);
6114
6115 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6116 POSTING_READ(vga_reg);
6117}
6118
Jesse Barnes79e53942008-11-07 14:24:08 -08006119void intel_modeset_init(struct drm_device *dev)
6120{
Jesse Barnes652c3932009-08-17 13:31:43 -07006121 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006122 int i;
6123
6124 drm_mode_config_init(dev);
6125
6126 dev->mode_config.min_width = 0;
6127 dev->mode_config.min_height = 0;
6128
6129 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6130
Jesse Barnesb690e962010-07-19 13:53:12 -07006131 intel_init_quirks(dev);
6132
Jesse Barnese70236a2009-09-21 10:42:27 -07006133 intel_init_display(dev);
6134
Jesse Barnes79e53942008-11-07 14:24:08 -08006135 if (IS_I965G(dev)) {
6136 dev->mode_config.max_width = 8192;
6137 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006138 } else if (IS_I9XX(dev)) {
6139 dev->mode_config.max_width = 4096;
6140 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006141 } else {
6142 dev->mode_config.max_width = 2048;
6143 dev->mode_config.max_height = 2048;
6144 }
6145
6146 /* set memory base */
6147 if (IS_I9XX(dev))
6148 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6149 else
6150 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6151
6152 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006153 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006154 else
Dave Airliea3524f12010-06-06 18:59:41 +10006155 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006156 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006157 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006158
Dave Airliea3524f12010-06-06 18:59:41 +10006159 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006160 intel_crtc_init(dev, i);
6161 }
6162
6163 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006164
6165 intel_init_clock_gating(dev);
6166
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006167 /* Just disable it once at startup */
6168 i915_disable_vga(dev);
6169
Jesse Barnes7648fa92010-05-20 14:28:11 -07006170 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006171 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006172 intel_init_emon(dev);
6173 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006174
Jesse Barnes652c3932009-08-17 13:31:43 -07006175 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6176 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6177 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006178
6179 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006180}
6181
6182void intel_modeset_cleanup(struct drm_device *dev)
6183{
Jesse Barnes652c3932009-08-17 13:31:43 -07006184 struct drm_i915_private *dev_priv = dev->dev_private;
6185 struct drm_crtc *crtc;
6186 struct intel_crtc *intel_crtc;
6187
6188 mutex_lock(&dev->struct_mutex);
6189
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006190 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006191 intel_fbdev_fini(dev);
6192
Jesse Barnes652c3932009-08-17 13:31:43 -07006193 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6194 /* Skip inactive CRTCs */
6195 if (!crtc->fb)
6196 continue;
6197
6198 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006199 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006200 }
6201
Jesse Barnese70236a2009-09-21 10:42:27 -07006202 if (dev_priv->display.disable_fbc)
6203 dev_priv->display.disable_fbc(dev);
6204
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006205 if (dev_priv->renderctx) {
6206 struct drm_i915_gem_object *obj_priv;
6207
6208 obj_priv = to_intel_bo(dev_priv->renderctx);
6209 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6210 I915_READ(CCID);
6211 i915_gem_object_unpin(dev_priv->renderctx);
6212 drm_gem_object_unreference(dev_priv->renderctx);
6213 }
6214
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006215 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006216 struct drm_i915_gem_object *obj_priv;
6217
Daniel Vetter23010e42010-03-08 13:35:02 +01006218 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006219 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6220 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006221 i915_gem_object_unpin(dev_priv->pwrctx);
6222 drm_gem_object_unreference(dev_priv->pwrctx);
6223 }
6224
Jesse Barnesf97108d2010-01-29 11:27:07 -08006225 if (IS_IRONLAKE_M(dev))
6226 ironlake_disable_drps(dev);
6227
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006228 mutex_unlock(&dev->struct_mutex);
6229
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006230 /* Disable the irq before mode object teardown, for the irq might
6231 * enqueue unpin/hotplug work. */
6232 drm_irq_uninstall(dev);
6233 cancel_work_sync(&dev_priv->hotplug_work);
6234
Daniel Vetter3dec0092010-08-20 21:40:52 +02006235 /* Shut off idle work before the crtcs get freed. */
6236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6237 intel_crtc = to_intel_crtc(crtc);
6238 del_timer_sync(&intel_crtc->idle_timer);
6239 }
6240 del_timer_sync(&dev_priv->idle_timer);
6241 cancel_work_sync(&dev_priv->idle_work);
6242
Jesse Barnes79e53942008-11-07 14:24:08 -08006243 drm_mode_config_cleanup(dev);
6244}
6245
Dave Airlie28d52042009-09-21 14:33:58 +10006246/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006247 * Return which encoder is currently attached for connector.
6248 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006249struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006250{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006251 return &intel_attached_encoder(connector)->base;
6252}
Jesse Barnes79e53942008-11-07 14:24:08 -08006253
Chris Wilsondf0e9242010-09-09 16:20:55 +01006254void intel_connector_attach_encoder(struct intel_connector *connector,
6255 struct intel_encoder *encoder)
6256{
6257 connector->encoder = encoder;
6258 drm_mode_connector_attach_encoder(&connector->base,
6259 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006260}
Dave Airlie28d52042009-09-21 14:33:58 +10006261
6262/*
6263 * set vga decode state - true == enable VGA decode
6264 */
6265int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6266{
6267 struct drm_i915_private *dev_priv = dev->dev_private;
6268 u16 gmch_ctrl;
6269
6270 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6271 if (state)
6272 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6273 else
6274 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6275 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6276 return 0;
6277}