blob: fbe42f0a315dc1a044e69475aa8e8a357055c356 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070046static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
747bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
748{
749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800751 struct drm_encoder *l_entry;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800753 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
754 if (l_entry && l_entry->crtc == crtc) {
755 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
Eric Anholt21d40d32010-03-25 11:11:14 -0700756 if (intel_encoder->type == type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 return true;
758 }
759 }
760 return false;
761}
762
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800763#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800764/**
765 * Returns whether the given set of divisors are valid for a given refclk with
766 * the given connectors.
767 */
768
769static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
770{
771 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800772 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
774 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
775 INTELPllInvalid ("p1 out of range\n");
776 if (clock->p < limit->p.min || limit->p.max < clock->p)
777 INTELPllInvalid ("p out of range\n");
778 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
779 INTELPllInvalid ("m2 out of range\n");
780 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
781 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500782 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800783 INTELPllInvalid ("m1 <= m2\n");
784 if (clock->m < limit->m.min || limit->m.max < clock->m)
785 INTELPllInvalid ("m out of range\n");
786 if (clock->n < limit->n.min || limit->n.max < clock->n)
787 INTELPllInvalid ("n out of range\n");
788 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
789 INTELPllInvalid ("vco out of range\n");
790 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
791 * connector, etc., rather than just a single range.
792 */
793 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
794 INTELPllInvalid ("dot out of range\n");
795
796 return true;
797}
798
Ma Lingd4906092009-03-18 20:13:27 +0800799static bool
800intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
801 int target, int refclk, intel_clock_t *best_clock)
802
Jesse Barnes79e53942008-11-07 14:24:08 -0800803{
804 struct drm_device *dev = crtc->dev;
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800807 int err = target;
808
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800810 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 /*
812 * For LVDS, if the panel is on, just rely on its current
813 * settings for dual-channel. We haven't figured out how to
814 * reliably set up different single/dual channel state, if we
815 * even can.
816 */
817 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
818 LVDS_CLKB_POWER_UP)
819 clock.p2 = limit->p2.p2_fast;
820 else
821 clock.p2 = limit->p2.p2_slow;
822 } else {
823 if (target < limit->p2.dot_limit)
824 clock.p2 = limit->p2.p2_slow;
825 else
826 clock.p2 = limit->p2.p2_fast;
827 }
828
829 memset (best_clock, 0, sizeof (*best_clock));
830
Zhao Yakui42158662009-11-20 11:24:18 +0800831 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
832 clock.m1++) {
833 for (clock.m2 = limit->m2.min;
834 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500835 /* m1 is always 0 in Pineview */
836 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800837 break;
838 for (clock.n = limit->n.min;
839 clock.n <= limit->n.max; clock.n++) {
840 for (clock.p1 = limit->p1.min;
841 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 int this_err;
843
Shaohua Li21778322009-02-23 15:19:16 +0800844 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800845
846 if (!intel_PLL_is_valid(crtc, &clock))
847 continue;
848
849 this_err = abs(clock.dot - target);
850 if (this_err < err) {
851 *best_clock = clock;
852 err = this_err;
853 }
854 }
855 }
856 }
857 }
858
859 return (err != target);
860}
861
Ma Lingd4906092009-03-18 20:13:27 +0800862static bool
863intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
864 int target, int refclk, intel_clock_t *best_clock)
865{
866 struct drm_device *dev = crtc->dev;
867 struct drm_i915_private *dev_priv = dev->dev_private;
868 intel_clock_t clock;
869 int max_n;
870 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400871 /* approximately equals target * 0.00585 */
872 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800873 found = false;
874
875 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800876 int lvds_reg;
877
Eric Anholtc619eed2010-01-28 16:45:52 -0800878 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800879 lvds_reg = PCH_LVDS;
880 else
881 lvds_reg = LVDS;
882 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800883 LVDS_CLKB_POWER_UP)
884 clock.p2 = limit->p2.p2_fast;
885 else
886 clock.p2 = limit->p2.p2_slow;
887 } else {
888 if (target < limit->p2.dot_limit)
889 clock.p2 = limit->p2.p2_slow;
890 else
891 clock.p2 = limit->p2.p2_fast;
892 }
893
894 memset(best_clock, 0, sizeof(*best_clock));
895 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200896 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800897 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200898 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800899 for (clock.m1 = limit->m1.max;
900 clock.m1 >= limit->m1.min; clock.m1--) {
901 for (clock.m2 = limit->m2.max;
902 clock.m2 >= limit->m2.min; clock.m2--) {
903 for (clock.p1 = limit->p1.max;
904 clock.p1 >= limit->p1.min; clock.p1--) {
905 int this_err;
906
Shaohua Li21778322009-02-23 15:19:16 +0800907 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800908 if (!intel_PLL_is_valid(crtc, &clock))
909 continue;
910 this_err = abs(clock.dot - target) ;
911 if (this_err < err_most) {
912 *best_clock = clock;
913 err_most = this_err;
914 max_n = clock.n;
915 found = true;
916 }
917 }
918 }
919 }
920 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921 return found;
922}
Ma Lingd4906092009-03-18 20:13:27 +0800923
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500925intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
926 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800927{
928 struct drm_device *dev = crtc->dev;
929 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800930
931 /* return directly when it is eDP */
932 if (HAS_eDP)
933 return true;
934
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800935 if (target < 200000) {
936 clock.n = 1;
937 clock.p1 = 2;
938 clock.p2 = 10;
939 clock.m1 = 12;
940 clock.m2 = 9;
941 } else {
942 clock.n = 2;
943 clock.p1 = 1;
944 clock.p2 = 10;
945 clock.m1 = 14;
946 clock.m2 = 8;
947 }
948 intel_clock(dev, refclk, &clock);
949 memcpy(best_clock, &clock, sizeof(intel_clock_t));
950 return true;
951}
952
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953/* DisplayPort has only two frequencies, 162MHz and 270MHz */
954static bool
955intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
956 int target, int refclk, intel_clock_t *best_clock)
957{
958 intel_clock_t clock;
959 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 clock.p1 = 2;
961 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700962 clock.n = 2;
963 clock.m1 = 23;
964 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 clock.p1 = 1;
967 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700968 clock.n = 1;
969 clock.m1 = 14;
970 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971 }
Keith Packardb3d25492009-06-24 23:09:15 -0700972 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
973 clock.p = (clock.p1 * clock.p2);
974 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900975 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976 memcpy(best_clock, &clock, sizeof(intel_clock_t));
977 return true;
978}
979
Jesse Barnes79e53942008-11-07 14:24:08 -0800980void
981intel_wait_for_vblank(struct drm_device *dev)
982{
983 /* Wait for 20ms, i.e. one cycle at 50hz. */
Jesse Barnes81255562010-08-02 12:07:50 -0700984 if (in_dbg_master())
985 mdelay(20); /* The kernel debugger cannot call msleep() */
986 else
987 msleep(20);
Jesse Barnes79e53942008-11-07 14:24:08 -0800988}
989
Jesse Barnes80824002009-09-10 15:28:06 -0700990/* Parameters have changed, update FBC info */
991static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
992{
993 struct drm_device *dev = crtc->dev;
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 struct drm_framebuffer *fb = crtc->fb;
996 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +0100997 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -0700998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
999 int plane, i;
1000 u32 fbc_ctl, fbc_ctl2;
1001
1002 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1003
1004 if (fb->pitch < dev_priv->cfb_pitch)
1005 dev_priv->cfb_pitch = fb->pitch;
1006
1007 /* FBC_CTL wants 64B units */
1008 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1009 dev_priv->cfb_fence = obj_priv->fence_reg;
1010 dev_priv->cfb_plane = intel_crtc->plane;
1011 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1012
1013 /* Clear old tags */
1014 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1015 I915_WRITE(FBC_TAG + (i * 4), 0);
1016
1017 /* Set it up... */
1018 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1019 if (obj_priv->tiling_mode != I915_TILING_NONE)
1020 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1021 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1022 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1023
1024 /* enable it... */
1025 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001026 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001027 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001028 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1029 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1030 if (obj_priv->tiling_mode != I915_TILING_NONE)
1031 fbc_ctl |= dev_priv->cfb_fence;
1032 I915_WRITE(FBC_CONTROL, fbc_ctl);
1033
Zhao Yakui28c97732009-10-09 11:39:41 +08001034 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001035 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1036}
1037
1038void i8xx_disable_fbc(struct drm_device *dev)
1039{
1040 struct drm_i915_private *dev_priv = dev->dev_private;
1041 u32 fbc_ctl;
1042
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001043 if (!I915_HAS_FBC(dev))
1044 return;
1045
Jesse Barnes9517a922010-05-21 09:40:45 -07001046 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1047 return; /* Already off, just return */
1048
Jesse Barnes80824002009-09-10 15:28:06 -07001049 /* Disable compression */
1050 fbc_ctl = I915_READ(FBC_CONTROL);
1051 fbc_ctl &= ~FBC_CTL_EN;
1052 I915_WRITE(FBC_CONTROL, fbc_ctl);
1053
1054 /* Wait for compressing bit to clear */
Chris Wilson913d8d12010-08-07 11:01:35 +01001055 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
1056 DRM_DEBUG_KMS("FBC idle timed out\n");
1057 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001058 }
Jesse Barnes80824002009-09-10 15:28:06 -07001059
1060 intel_wait_for_vblank(dev);
1061
Zhao Yakui28c97732009-10-09 11:39:41 +08001062 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001063}
1064
Adam Jacksonee5382a2010-04-23 11:17:39 -04001065static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001066{
Jesse Barnes80824002009-09-10 15:28:06 -07001067 struct drm_i915_private *dev_priv = dev->dev_private;
1068
1069 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1070}
1071
Jesse Barnes74dff282009-09-14 15:39:40 -07001072static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1073{
1074 struct drm_device *dev = crtc->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076 struct drm_framebuffer *fb = crtc->fb;
1077 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001078 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1080 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1081 DPFC_CTL_PLANEB);
1082 unsigned long stall_watermark = 200;
1083 u32 dpfc_ctl;
1084
1085 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1086 dev_priv->cfb_fence = obj_priv->fence_reg;
1087 dev_priv->cfb_plane = intel_crtc->plane;
1088
1089 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1090 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1091 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1092 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1093 } else {
1094 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1095 }
1096
1097 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1098 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1099 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1100 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1101 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1102
1103 /* enable it... */
1104 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1105
Zhao Yakui28c97732009-10-09 11:39:41 +08001106 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001107}
1108
1109void g4x_disable_fbc(struct drm_device *dev)
1110{
1111 struct drm_i915_private *dev_priv = dev->dev_private;
1112 u32 dpfc_ctl;
1113
1114 /* Disable compression */
1115 dpfc_ctl = I915_READ(DPFC_CONTROL);
1116 dpfc_ctl &= ~DPFC_CTL_EN;
1117 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1118 intel_wait_for_vblank(dev);
1119
Zhao Yakui28c97732009-10-09 11:39:41 +08001120 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001121}
1122
Adam Jacksonee5382a2010-04-23 11:17:39 -04001123static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001124{
Jesse Barnes74dff282009-09-14 15:39:40 -07001125 struct drm_i915_private *dev_priv = dev->dev_private;
1126
1127 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1128}
1129
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001130static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1131{
1132 struct drm_device *dev = crtc->dev;
1133 struct drm_i915_private *dev_priv = dev->dev_private;
1134 struct drm_framebuffer *fb = crtc->fb;
1135 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1136 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1138 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1139 DPFC_CTL_PLANEB;
1140 unsigned long stall_watermark = 200;
1141 u32 dpfc_ctl;
1142
1143 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1144 dev_priv->cfb_fence = obj_priv->fence_reg;
1145 dev_priv->cfb_plane = intel_crtc->plane;
1146
1147 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1148 dpfc_ctl &= DPFC_RESERVED;
1149 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1150 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1151 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1152 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1153 } else {
1154 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1155 }
1156
1157 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1158 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1159 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1160 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1161 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1162 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1163 /* enable it... */
1164 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1165 DPFC_CTL_EN);
1166
1167 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1168}
1169
1170void ironlake_disable_fbc(struct drm_device *dev)
1171{
1172 struct drm_i915_private *dev_priv = dev->dev_private;
1173 u32 dpfc_ctl;
1174
1175 /* Disable compression */
1176 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1177 dpfc_ctl &= ~DPFC_CTL_EN;
1178 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1179 intel_wait_for_vblank(dev);
1180
1181 DRM_DEBUG_KMS("disabled FBC\n");
1182}
1183
1184static bool ironlake_fbc_enabled(struct drm_device *dev)
1185{
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187
1188 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1189}
1190
Adam Jacksonee5382a2010-04-23 11:17:39 -04001191bool intel_fbc_enabled(struct drm_device *dev)
1192{
1193 struct drm_i915_private *dev_priv = dev->dev_private;
1194
1195 if (!dev_priv->display.fbc_enabled)
1196 return false;
1197
1198 return dev_priv->display.fbc_enabled(dev);
1199}
1200
1201void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1202{
1203 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1204
1205 if (!dev_priv->display.enable_fbc)
1206 return;
1207
1208 dev_priv->display.enable_fbc(crtc, interval);
1209}
1210
1211void intel_disable_fbc(struct drm_device *dev)
1212{
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214
1215 if (!dev_priv->display.disable_fbc)
1216 return;
1217
1218 dev_priv->display.disable_fbc(dev);
1219}
1220
Jesse Barnes80824002009-09-10 15:28:06 -07001221/**
1222 * intel_update_fbc - enable/disable FBC as needed
1223 * @crtc: CRTC to point the compressor at
1224 * @mode: mode in use
1225 *
1226 * Set up the framebuffer compression hardware at mode set time. We
1227 * enable it if possible:
1228 * - plane A only (on pre-965)
1229 * - no pixel mulitply/line duplication
1230 * - no alpha buffer discard
1231 * - no dual wide
1232 * - framebuffer <= 2048 in width, 1536 in height
1233 *
1234 * We can't assume that any compression will take place (worst case),
1235 * so the compressed buffer has to be the same size as the uncompressed
1236 * one. It also must reside (along with the line length buffer) in
1237 * stolen memory.
1238 *
1239 * We need to enable/disable FBC on a global basis.
1240 */
1241static void intel_update_fbc(struct drm_crtc *crtc,
1242 struct drm_display_mode *mode)
1243{
1244 struct drm_device *dev = crtc->dev;
1245 struct drm_i915_private *dev_priv = dev->dev_private;
1246 struct drm_framebuffer *fb = crtc->fb;
1247 struct intel_framebuffer *intel_fb;
1248 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001249 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1251 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001252 int crtcs_enabled = 0;
1253
1254 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001255
1256 if (!i915_powersave)
1257 return;
1258
Adam Jacksonee5382a2010-04-23 11:17:39 -04001259 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001260 return;
1261
Jesse Barnes80824002009-09-10 15:28:06 -07001262 if (!crtc->fb)
1263 return;
1264
1265 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001266 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001267
1268 /*
1269 * If FBC is already on, we just have to verify that we can
1270 * keep it that way...
1271 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001272 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001273 * - changing FBC params (stride, fence, mode)
1274 * - new fb is too large to fit in compressed buffer
1275 * - going to an unsupported config (interlace, pixel multiply, etc.)
1276 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001277 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1278 if (tmp_crtc->enabled)
1279 crtcs_enabled++;
1280 }
1281 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1282 if (crtcs_enabled > 1) {
1283 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1284 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1285 goto out_disable;
1286 }
Jesse Barnes80824002009-09-10 15:28:06 -07001287 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001288 DRM_DEBUG_KMS("framebuffer too large, disabling "
1289 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001290 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001291 goto out_disable;
1292 }
1293 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1294 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001295 DRM_DEBUG_KMS("mode incompatible with compression, "
1296 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001297 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001298 goto out_disable;
1299 }
1300 if ((mode->hdisplay > 2048) ||
1301 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001302 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001303 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001304 goto out_disable;
1305 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001306 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001307 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001308 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001309 goto out_disable;
1310 }
1311 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001312 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001313 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001314 goto out_disable;
1315 }
1316
Jason Wesselc924b932010-08-05 09:22:32 -05001317 /* If the kernel debugger is active, always disable compression */
1318 if (in_dbg_master())
1319 goto out_disable;
1320
Adam Jacksonee5382a2010-04-23 11:17:39 -04001321 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001322 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001323 if ((fb->pitch > dev_priv->cfb_pitch) ||
1324 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1325 (plane != dev_priv->cfb_plane))
1326 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001327 }
1328
Adam Jacksonee5382a2010-04-23 11:17:39 -04001329 /* Now try to turn it back on if possible */
1330 if (!intel_fbc_enabled(dev))
1331 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001332
1333 return;
1334
1335out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001336 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001337 if (intel_fbc_enabled(dev)) {
1338 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001339 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001340 }
Jesse Barnes80824002009-09-10 15:28:06 -07001341}
1342
Chris Wilson127bd2a2010-07-23 23:32:05 +01001343int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001344intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1345{
Daniel Vetter23010e42010-03-08 13:35:02 +01001346 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001347 u32 alignment;
1348 int ret;
1349
1350 switch (obj_priv->tiling_mode) {
1351 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001352 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1353 alignment = 128 * 1024;
1354 else if (IS_I965G(dev))
1355 alignment = 4 * 1024;
1356 else
1357 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001358 break;
1359 case I915_TILING_X:
1360 /* pin() will align the object as required by fence */
1361 alignment = 0;
1362 break;
1363 case I915_TILING_Y:
1364 /* FIXME: Is this true? */
1365 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1366 return -EINVAL;
1367 default:
1368 BUG();
1369 }
1370
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001371 ret = i915_gem_object_pin(obj, alignment);
1372 if (ret != 0)
1373 return ret;
1374
1375 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1376 * fence, whereas 965+ only requires a fence if using
1377 * framebuffer compression. For simplicity, we always install
1378 * a fence as the cost is not that onerous.
1379 */
1380 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1381 obj_priv->tiling_mode != I915_TILING_NONE) {
1382 ret = i915_gem_object_get_fence_reg(obj);
1383 if (ret != 0) {
1384 i915_gem_object_unpin(obj);
1385 return ret;
1386 }
1387 }
1388
1389 return 0;
1390}
1391
Jesse Barnes81255562010-08-02 12:07:50 -07001392/* Assume fb object is pinned & idle & fenced and just update base pointers */
1393static int
1394intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1395 int x, int y)
1396{
1397 struct drm_device *dev = crtc->dev;
1398 struct drm_i915_private *dev_priv = dev->dev_private;
1399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1400 struct intel_framebuffer *intel_fb;
1401 struct drm_i915_gem_object *obj_priv;
1402 struct drm_gem_object *obj;
1403 int plane = intel_crtc->plane;
1404 unsigned long Start, Offset;
1405 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1406 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1407 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1408 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1409 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1410 u32 dspcntr;
1411
1412 switch (plane) {
1413 case 0:
1414 case 1:
1415 break;
1416 default:
1417 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1418 return -EINVAL;
1419 }
1420
1421 intel_fb = to_intel_framebuffer(fb);
1422 obj = intel_fb->obj;
1423 obj_priv = to_intel_bo(obj);
1424
1425 dspcntr = I915_READ(dspcntr_reg);
1426 /* Mask out pixel format bits in case we change it */
1427 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1428 switch (fb->bits_per_pixel) {
1429 case 8:
1430 dspcntr |= DISPPLANE_8BPP;
1431 break;
1432 case 16:
1433 if (fb->depth == 15)
1434 dspcntr |= DISPPLANE_15_16BPP;
1435 else
1436 dspcntr |= DISPPLANE_16BPP;
1437 break;
1438 case 24:
1439 case 32:
1440 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1441 break;
1442 default:
1443 DRM_ERROR("Unknown color depth\n");
1444 return -EINVAL;
1445 }
1446 if (IS_I965G(dev)) {
1447 if (obj_priv->tiling_mode != I915_TILING_NONE)
1448 dspcntr |= DISPPLANE_TILED;
1449 else
1450 dspcntr &= ~DISPPLANE_TILED;
1451 }
1452
1453 if (IS_IRONLAKE(dev))
1454 /* must disable */
1455 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1456
1457 I915_WRITE(dspcntr_reg, dspcntr);
1458
1459 Start = obj_priv->gtt_offset;
1460 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1461
1462 DRM_DEBUG("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
1463 I915_WRITE(dspstride, fb->pitch);
1464 if (IS_I965G(dev)) {
1465 I915_WRITE(dspbase, Offset);
1466 I915_READ(dspbase);
1467 I915_WRITE(dspsurf, Start);
1468 I915_READ(dspsurf);
1469 I915_WRITE(dsptileoff, (y << 16) | x);
1470 } else {
1471 I915_WRITE(dspbase, Start + Offset);
1472 I915_READ(dspbase);
1473 }
1474
1475 if ((IS_I965G(dev) || plane == 0))
1476 intel_update_fbc(crtc, &crtc->mode);
1477
1478 intel_wait_for_vblank(dev);
1479 intel_increase_pllclock(crtc, true);
1480
1481 return 0;
1482}
1483
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001484static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001485intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1486 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001487{
1488 struct drm_device *dev = crtc->dev;
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490 struct drm_i915_master_private *master_priv;
1491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1492 struct intel_framebuffer *intel_fb;
1493 struct drm_i915_gem_object *obj_priv;
1494 struct drm_gem_object *obj;
1495 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001496 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08001497 unsigned long Start, Offset;
Jesse Barnes80824002009-09-10 15:28:06 -07001498 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1499 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1500 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1501 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1502 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001503 u32 dspcntr;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001504 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001505
1506 /* no fb bound */
1507 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001508 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001509 return 0;
1510 }
1511
Jesse Barnes80824002009-09-10 15:28:06 -07001512 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001513 case 0:
1514 case 1:
1515 break;
1516 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001517 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001518 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001519 }
1520
1521 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001522 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001523 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001524
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001525 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001526 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001527 if (ret != 0) {
1528 mutex_unlock(&dev->struct_mutex);
1529 return ret;
1530 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001531
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001532 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001533 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001534 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001535 mutex_unlock(&dev->struct_mutex);
1536 return ret;
1537 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001538
1539 dspcntr = I915_READ(dspcntr_reg);
Jesse Barnes712531b2009-01-09 13:56:14 -08001540 /* Mask out pixel format bits in case we change it */
1541 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Jesse Barnes79e53942008-11-07 14:24:08 -08001542 switch (crtc->fb->bits_per_pixel) {
1543 case 8:
1544 dspcntr |= DISPPLANE_8BPP;
1545 break;
1546 case 16:
1547 if (crtc->fb->depth == 15)
1548 dspcntr |= DISPPLANE_15_16BPP;
1549 else
1550 dspcntr |= DISPPLANE_16BPP;
1551 break;
1552 case 24:
1553 case 32:
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04001554 if (crtc->fb->depth == 30)
1555 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1556 else
1557 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
Jesse Barnes79e53942008-11-07 14:24:08 -08001558 break;
1559 default:
1560 DRM_ERROR("Unknown color depth\n");
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001561 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001562 mutex_unlock(&dev->struct_mutex);
1563 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001564 }
Jesse Barnesf5448472009-04-14 14:17:47 -07001565 if (IS_I965G(dev)) {
1566 if (obj_priv->tiling_mode != I915_TILING_NONE)
1567 dspcntr |= DISPPLANE_TILED;
1568 else
1569 dspcntr &= ~DISPPLANE_TILED;
1570 }
1571
Eric Anholtbad720f2009-10-22 16:11:14 -07001572 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang553bd142009-09-02 10:57:52 +08001573 /* must disable */
1574 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1575
Jesse Barnes79e53942008-11-07 14:24:08 -08001576 I915_WRITE(dspcntr_reg, dspcntr);
1577
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001578 Start = obj_priv->gtt_offset;
1579 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1580
Chris Wilsona7faf322010-05-27 13:18:17 +01001581 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1582 Start, Offset, x, y, crtc->fb->pitch);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 I915_WRITE(dspstride, crtc->fb->pitch);
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 if (IS_I965G(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001585 I915_WRITE(dspsurf, Start);
Jesse Barnesf5448472009-04-14 14:17:47 -07001586 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson20a09452010-08-07 11:01:29 +01001587 I915_WRITE(dspbase, Offset);
Jesse Barnes79e53942008-11-07 14:24:08 -08001588 } else {
1589 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes79e53942008-11-07 14:24:08 -08001590 }
Chris Wilson20a09452010-08-07 11:01:29 +01001591 POSTING_READ(dspbase);
Jesse Barnes79e53942008-11-07 14:24:08 -08001592
Jesse Barnes74dff282009-09-14 15:39:40 -07001593 if ((IS_I965G(dev) || plane == 0))
Jesse Barnesedb81952009-09-17 17:06:47 -07001594 intel_update_fbc(crtc, &crtc->mode);
1595
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001596 intel_wait_for_vblank(dev);
1597
1598 if (old_fb) {
1599 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001600 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001601 i915_gem_object_unpin(intel_fb->obj);
1602 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001603 intel_increase_pllclock(crtc, true);
1604
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001605 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001606
1607 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001609
1610 master_priv = dev->primary->master->driver_priv;
1611 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001612 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001613
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001614 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001615 master_priv->sarea_priv->pipeB_x = x;
1616 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001617 } else {
1618 master_priv->sarea_priv->pipeA_x = x;
1619 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001620 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001621
1622 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001623}
1624
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001625static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001626{
1627 struct drm_device *dev = crtc->dev;
1628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 u32 dpa_ctl;
1630
Zhao Yakui28c97732009-10-09 11:39:41 +08001631 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001632 dpa_ctl = I915_READ(DP_A);
1633 dpa_ctl &= ~DP_PLL_ENABLE;
1634 I915_WRITE(DP_A, dpa_ctl);
1635}
1636
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001637static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001638{
1639 struct drm_device *dev = crtc->dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 u32 dpa_ctl;
1642
1643 dpa_ctl = I915_READ(DP_A);
1644 dpa_ctl |= DP_PLL_ENABLE;
1645 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson5ddb9542010-08-07 11:01:36 +01001646 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001647 udelay(200);
1648}
1649
1650
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001651static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001652{
1653 struct drm_device *dev = crtc->dev;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 u32 dpa_ctl;
1656
Zhao Yakui28c97732009-10-09 11:39:41 +08001657 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001658 dpa_ctl = I915_READ(DP_A);
1659 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1660
1661 if (clock < 200000) {
1662 u32 temp;
1663 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1664 /* workaround for 160Mhz:
1665 1) program 0x4600c bits 15:0 = 0x8124
1666 2) program 0x46010 bit 0 = 1
1667 3) program 0x46034 bit 24 = 1
1668 4) program 0x64000 bit 14 = 1
1669 */
1670 temp = I915_READ(0x4600c);
1671 temp &= 0xffff0000;
1672 I915_WRITE(0x4600c, temp | 0x8124);
1673
1674 temp = I915_READ(0x46010);
1675 I915_WRITE(0x46010, temp | 1);
1676
1677 temp = I915_READ(0x46034);
1678 I915_WRITE(0x46034, temp | (1 << 24));
1679 } else {
1680 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1681 }
1682 I915_WRITE(DP_A, dpa_ctl);
1683
1684 udelay(500);
1685}
1686
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001687/* The FDI link training functions for ILK/Ibexpeak. */
1688static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1689{
1690 struct drm_device *dev = crtc->dev;
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1693 int pipe = intel_crtc->pipe;
1694 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1695 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1696 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1697 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1698 u32 temp, tries = 0;
1699
Adam Jacksone1a44742010-06-25 15:32:14 -04001700 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1701 for train result */
1702 temp = I915_READ(fdi_rx_imr_reg);
1703 temp &= ~FDI_RX_SYMBOL_LOCK;
1704 temp &= ~FDI_RX_BIT_LOCK;
1705 I915_WRITE(fdi_rx_imr_reg, temp);
1706 I915_READ(fdi_rx_imr_reg);
1707 udelay(150);
1708
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001709 /* enable CPU FDI TX and PCH FDI RX */
1710 temp = I915_READ(fdi_tx_reg);
1711 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001712 temp &= ~(7 << 19);
1713 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001714 temp &= ~FDI_LINK_TRAIN_NONE;
1715 temp |= FDI_LINK_TRAIN_PATTERN_1;
1716 I915_WRITE(fdi_tx_reg, temp);
1717 I915_READ(fdi_tx_reg);
1718
1719 temp = I915_READ(fdi_rx_reg);
1720 temp &= ~FDI_LINK_TRAIN_NONE;
1721 temp |= FDI_LINK_TRAIN_PATTERN_1;
1722 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1723 I915_READ(fdi_rx_reg);
1724 udelay(150);
1725
Adam Jacksone1a44742010-06-25 15:32:14 -04001726 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001727 temp = I915_READ(fdi_rx_iir_reg);
1728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1729
1730 if ((temp & FDI_RX_BIT_LOCK)) {
1731 DRM_DEBUG_KMS("FDI train 1 done.\n");
1732 I915_WRITE(fdi_rx_iir_reg,
1733 temp | FDI_RX_BIT_LOCK);
1734 break;
1735 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001736 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001737 if (tries == 5)
1738 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001739
1740 /* Train 2 */
1741 temp = I915_READ(fdi_tx_reg);
1742 temp &= ~FDI_LINK_TRAIN_NONE;
1743 temp |= FDI_LINK_TRAIN_PATTERN_2;
1744 I915_WRITE(fdi_tx_reg, temp);
1745
1746 temp = I915_READ(fdi_rx_reg);
1747 temp &= ~FDI_LINK_TRAIN_NONE;
1748 temp |= FDI_LINK_TRAIN_PATTERN_2;
1749 I915_WRITE(fdi_rx_reg, temp);
1750 udelay(150);
1751
1752 tries = 0;
1753
Adam Jacksone1a44742010-06-25 15:32:14 -04001754 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001755 temp = I915_READ(fdi_rx_iir_reg);
1756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1757
1758 if (temp & FDI_RX_SYMBOL_LOCK) {
1759 I915_WRITE(fdi_rx_iir_reg,
1760 temp | FDI_RX_SYMBOL_LOCK);
1761 DRM_DEBUG_KMS("FDI train 2 done.\n");
1762 break;
1763 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001764 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001765 if (tries == 5)
1766 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001767
1768 DRM_DEBUG_KMS("FDI train done\n");
1769}
1770
1771static int snb_b_fdi_train_param [] = {
1772 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1773 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1774 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1775 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1776};
1777
1778/* The FDI link training functions for SNB/Cougarpoint. */
1779static void gen6_fdi_link_train(struct drm_crtc *crtc)
1780{
1781 struct drm_device *dev = crtc->dev;
1782 struct drm_i915_private *dev_priv = dev->dev_private;
1783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1784 int pipe = intel_crtc->pipe;
1785 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1786 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1787 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1788 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1789 u32 temp, i;
1790
Adam Jacksone1a44742010-06-25 15:32:14 -04001791 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1792 for train result */
1793 temp = I915_READ(fdi_rx_imr_reg);
1794 temp &= ~FDI_RX_SYMBOL_LOCK;
1795 temp &= ~FDI_RX_BIT_LOCK;
1796 I915_WRITE(fdi_rx_imr_reg, temp);
1797 I915_READ(fdi_rx_imr_reg);
1798 udelay(150);
1799
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001800 /* enable CPU FDI TX and PCH FDI RX */
1801 temp = I915_READ(fdi_tx_reg);
1802 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001803 temp &= ~(7 << 19);
1804 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001805 temp &= ~FDI_LINK_TRAIN_NONE;
1806 temp |= FDI_LINK_TRAIN_PATTERN_1;
1807 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1808 /* SNB-B */
1809 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1810 I915_WRITE(fdi_tx_reg, temp);
1811 I915_READ(fdi_tx_reg);
1812
1813 temp = I915_READ(fdi_rx_reg);
1814 if (HAS_PCH_CPT(dev)) {
1815 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1816 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1817 } else {
1818 temp &= ~FDI_LINK_TRAIN_NONE;
1819 temp |= FDI_LINK_TRAIN_PATTERN_1;
1820 }
1821 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1822 I915_READ(fdi_rx_reg);
1823 udelay(150);
1824
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001825 for (i = 0; i < 4; i++ ) {
1826 temp = I915_READ(fdi_tx_reg);
1827 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1828 temp |= snb_b_fdi_train_param[i];
1829 I915_WRITE(fdi_tx_reg, temp);
1830 udelay(500);
1831
1832 temp = I915_READ(fdi_rx_iir_reg);
1833 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1834
1835 if (temp & FDI_RX_BIT_LOCK) {
1836 I915_WRITE(fdi_rx_iir_reg,
1837 temp | FDI_RX_BIT_LOCK);
1838 DRM_DEBUG_KMS("FDI train 1 done.\n");
1839 break;
1840 }
1841 }
1842 if (i == 4)
1843 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1844
1845 /* Train 2 */
1846 temp = I915_READ(fdi_tx_reg);
1847 temp &= ~FDI_LINK_TRAIN_NONE;
1848 temp |= FDI_LINK_TRAIN_PATTERN_2;
1849 if (IS_GEN6(dev)) {
1850 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1851 /* SNB-B */
1852 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1853 }
1854 I915_WRITE(fdi_tx_reg, temp);
1855
1856 temp = I915_READ(fdi_rx_reg);
1857 if (HAS_PCH_CPT(dev)) {
1858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1859 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1860 } else {
1861 temp &= ~FDI_LINK_TRAIN_NONE;
1862 temp |= FDI_LINK_TRAIN_PATTERN_2;
1863 }
1864 I915_WRITE(fdi_rx_reg, temp);
1865 udelay(150);
1866
1867 for (i = 0; i < 4; i++ ) {
1868 temp = I915_READ(fdi_tx_reg);
1869 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1870 temp |= snb_b_fdi_train_param[i];
1871 I915_WRITE(fdi_tx_reg, temp);
1872 udelay(500);
1873
1874 temp = I915_READ(fdi_rx_iir_reg);
1875 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1876
1877 if (temp & FDI_RX_SYMBOL_LOCK) {
1878 I915_WRITE(fdi_rx_iir_reg,
1879 temp | FDI_RX_SYMBOL_LOCK);
1880 DRM_DEBUG_KMS("FDI train 2 done.\n");
1881 break;
1882 }
1883 }
1884 if (i == 4)
1885 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1886
1887 DRM_DEBUG_KMS("FDI train done.\n");
1888}
1889
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001890static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001891{
1892 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001893 struct drm_i915_private *dev_priv = dev->dev_private;
1894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1895 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001896 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001897 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1898 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1899 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1900 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1901 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1902 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001903 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1904 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
Zhenyu Wang249c0e62009-07-24 01:00:29 +08001905 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001906 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001907 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1908 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1909 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1910 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1911 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1912 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1913 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1914 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1915 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1916 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1917 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1918 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001919 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001920 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001921 u32 pipe_bpc;
1922
1923 temp = I915_READ(pipeconf_reg);
1924 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001925
1926 /* XXX: When our outputs are all unaware of DPMS modes other than off
1927 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1928 */
1929 switch (mode) {
1930 case DRM_MODE_DPMS_ON:
1931 case DRM_MODE_DPMS_STANDBY:
1932 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01001933 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08001934
1935 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1936 temp = I915_READ(PCH_LVDS);
1937 if ((temp & LVDS_PORT_EN) == 0) {
1938 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1939 POSTING_READ(PCH_LVDS);
1940 }
1941 }
1942
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001943 if (HAS_eDP) {
1944 /* enable eDP PLL */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001945 ironlake_enable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001946 } else {
Zhenyu Wang2c072452009-06-05 15:38:42 +08001947
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001948 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1949 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001950 /*
1951 * make the BPC in FDI Rx be consistent with that in
1952 * pipeconf reg.
1953 */
1954 temp &= ~(0x7 << 16);
1955 temp |= (pipe_bpc << 11);
Adam Jackson77ffb592010-04-12 11:38:44 -04001956 temp &= ~(7 << 19);
1957 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1958 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001959 I915_READ(fdi_rx_reg);
1960 udelay(200);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001961
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001962 /* Switch from Rawclk to PCDclk */
1963 temp = I915_READ(fdi_rx_reg);
1964 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001965 I915_READ(fdi_rx_reg);
1966 udelay(200);
1967
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001968 /* Enable CPU FDI TX PLL, always on for Ironlake */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001969 temp = I915_READ(fdi_tx_reg);
1970 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1971 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1972 I915_READ(fdi_tx_reg);
1973 udelay(100);
1974 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08001975 }
1976
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001977 /* Enable panel fitting for LVDS */
Zhao Yakui1fc79472010-07-19 09:43:12 +01001978 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1979 || HAS_eDP || intel_pch_has_edp(crtc)) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +01001980 if (dev_priv->pch_pf_size) {
1981 temp = I915_READ(pf_ctl_reg);
1982 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
1983 I915_WRITE(pf_win_pos, dev_priv->pch_pf_pos);
1984 I915_WRITE(pf_win_size, dev_priv->pch_pf_size);
1985 } else
1986 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001987 }
1988
Zhenyu Wang2c072452009-06-05 15:38:42 +08001989 /* Enable CPU pipe */
1990 temp = I915_READ(pipeconf_reg);
1991 if ((temp & PIPEACONF_ENABLE) == 0) {
1992 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1993 I915_READ(pipeconf_reg);
1994 udelay(100);
1995 }
1996
1997 /* configure and enable CPU plane */
1998 temp = I915_READ(dspcntr_reg);
1999 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2000 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2001 /* Flush the plane changes */
2002 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2003 }
2004
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002005 if (!HAS_eDP) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002006 /* For PCH output, training FDI link */
2007 if (IS_GEN6(dev))
2008 gen6_fdi_link_train(crtc);
2009 else
2010 ironlake_fdi_link_train(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002011
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002012 /* enable PCH DPLL */
2013 temp = I915_READ(pch_dpll_reg);
2014 if ((temp & DPLL_VCO_ENABLE) == 0) {
2015 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
2016 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002017 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002018 udelay(200);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002019
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002020 if (HAS_PCH_CPT(dev)) {
2021 /* Be sure PCH DPLL SEL is set */
2022 temp = I915_READ(PCH_DPLL_SEL);
2023 if (trans_dpll_sel == 0 &&
2024 (temp & TRANSA_DPLL_ENABLE) == 0)
2025 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2026 else if (trans_dpll_sel == 1 &&
2027 (temp & TRANSB_DPLL_ENABLE) == 0)
2028 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2029 I915_WRITE(PCH_DPLL_SEL, temp);
2030 I915_READ(PCH_DPLL_SEL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002031 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002032
2033 /* set transcoder timing */
2034 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2035 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2036 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2037
2038 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2039 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2040 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2041
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002042 /* enable normal train */
2043 temp = I915_READ(fdi_tx_reg);
2044 temp &= ~FDI_LINK_TRAIN_NONE;
2045 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2046 FDI_TX_ENHANCE_FRAME_ENABLE);
2047 I915_READ(fdi_tx_reg);
2048
2049 temp = I915_READ(fdi_rx_reg);
2050 if (HAS_PCH_CPT(dev)) {
2051 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2052 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2053 } else {
2054 temp &= ~FDI_LINK_TRAIN_NONE;
2055 temp |= FDI_LINK_TRAIN_NONE;
2056 }
2057 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2058 I915_READ(fdi_rx_reg);
2059
2060 /* wait one idle pattern time */
2061 udelay(100);
2062
Zhenyu Wange3421a12010-04-08 09:43:27 +08002063 /* For PCH DP, enable TRANS_DP_CTL */
2064 if (HAS_PCH_CPT(dev) &&
2065 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2066 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2067 int reg;
2068
2069 reg = I915_READ(trans_dp_ctl);
Chris Wilson94113ce2010-08-04 11:25:21 +01002070 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2071 TRANS_DP_SYNC_MASK);
2072 reg |= (TRANS_DP_OUTPUT_ENABLE |
2073 TRANS_DP_ENH_FRAMING);
Adam Jacksond6d95262010-07-16 14:46:30 -04002074
2075 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2076 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2077 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2078 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002079
2080 switch (intel_trans_dp_port_sel(crtc)) {
2081 case PCH_DP_B:
2082 reg |= TRANS_DP_PORT_SEL_B;
2083 break;
2084 case PCH_DP_C:
2085 reg |= TRANS_DP_PORT_SEL_C;
2086 break;
2087 case PCH_DP_D:
2088 reg |= TRANS_DP_PORT_SEL_D;
2089 break;
2090 default:
2091 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2092 reg |= TRANS_DP_PORT_SEL_B;
2093 break;
2094 }
2095
2096 I915_WRITE(trans_dp_ctl, reg);
2097 POSTING_READ(trans_dp_ctl);
2098 }
2099
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002100 /* enable PCH transcoder */
2101 temp = I915_READ(transconf_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002102 /*
2103 * make the BPC in transcoder be consistent with
2104 * that in pipeconf reg.
2105 */
2106 temp &= ~PIPE_BPC_MASK;
2107 temp |= pipe_bpc;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002108 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2109 I915_READ(transconf_reg);
2110
Chris Wilson913d8d12010-08-07 11:01:35 +01002111 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 10, 0))
2112 DRM_ERROR("failed to enable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002113 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002114
2115 intel_crtc_load_lut(crtc);
2116
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002117 intel_update_fbc(crtc, &crtc->mode);
Chris Wilson868dc582010-08-07 11:01:31 +01002118 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002119
Zhenyu Wang2c072452009-06-05 15:38:42 +08002120 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002121 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002122
Li Pengc062df62010-01-23 00:12:58 +08002123 drm_vblank_off(dev, pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002124 /* Disable display plane */
2125 temp = I915_READ(dspcntr_reg);
2126 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2127 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2128 /* Flush the plane changes */
2129 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2130 I915_READ(dspbase_reg);
2131 }
2132
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002133 if (dev_priv->cfb_plane == plane &&
2134 dev_priv->display.disable_fbc)
2135 dev_priv->display.disable_fbc(dev);
2136
Zhenyu Wang2c072452009-06-05 15:38:42 +08002137 /* disable cpu pipe, disable after all planes disabled */
2138 temp = I915_READ(pipeconf_reg);
2139 if ((temp & PIPEACONF_ENABLE) != 0) {
2140 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002141
Zhenyu Wang2c072452009-06-05 15:38:42 +08002142 /* wait for cpu pipe off, pipe state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002143 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
2144 DRM_ERROR("failed to turn off cpu pipe\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002145 } else
Zhao Yakui28c97732009-10-09 11:39:41 +08002146 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002147
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002148 udelay(100);
2149
2150 /* Disable PF */
2151 temp = I915_READ(pf_ctl_reg);
2152 if ((temp & PF_ENABLE) != 0) {
2153 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
2154 I915_READ(pf_ctl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002155 }
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002156 I915_WRITE(pf_win_size, 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002157 POSTING_READ(pf_win_size);
2158
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159
Zhenyu Wang2c072452009-06-05 15:38:42 +08002160 /* disable CPU FDI tx and PCH FDI rx */
2161 temp = I915_READ(fdi_tx_reg);
2162 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2163 I915_READ(fdi_tx_reg);
2164
2165 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002166 /* BPC in FDI rx is consistent with that in pipeconf */
2167 temp &= ~(0x07 << 16);
2168 temp |= (pipe_bpc << 11);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002169 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2170 I915_READ(fdi_rx_reg);
2171
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002172 udelay(100);
2173
Zhenyu Wang2c072452009-06-05 15:38:42 +08002174 /* still set train pattern 1 */
2175 temp = I915_READ(fdi_tx_reg);
2176 temp &= ~FDI_LINK_TRAIN_NONE;
2177 temp |= FDI_LINK_TRAIN_PATTERN_1;
2178 I915_WRITE(fdi_tx_reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002179 POSTING_READ(fdi_tx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002180
2181 temp = I915_READ(fdi_rx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002182 if (HAS_PCH_CPT(dev)) {
2183 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2184 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2185 } else {
2186 temp &= ~FDI_LINK_TRAIN_NONE;
2187 temp |= FDI_LINK_TRAIN_PATTERN_1;
2188 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002189 I915_WRITE(fdi_rx_reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002190 POSTING_READ(fdi_rx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002191
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002192 udelay(100);
2193
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002194 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2195 temp = I915_READ(PCH_LVDS);
2196 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2197 I915_READ(PCH_LVDS);
2198 udelay(100);
2199 }
2200
Zhenyu Wang2c072452009-06-05 15:38:42 +08002201 /* disable PCH transcoder */
2202 temp = I915_READ(transconf_reg);
2203 if ((temp & TRANS_ENABLE) != 0) {
2204 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002205
Zhenyu Wang2c072452009-06-05 15:38:42 +08002206 /* wait for PCH transcoder off, transcoder state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002207 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
2208 DRM_ERROR("failed to disable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002209 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002210
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002211 temp = I915_READ(transconf_reg);
2212 /* BPC in transcoder is consistent with that in pipeconf */
2213 temp &= ~PIPE_BPC_MASK;
2214 temp |= pipe_bpc;
2215 I915_WRITE(transconf_reg, temp);
2216 I915_READ(transconf_reg);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002217 udelay(100);
2218
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002219 if (HAS_PCH_CPT(dev)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002220 /* disable TRANS_DP_CTL */
2221 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2222 int reg;
2223
2224 reg = I915_READ(trans_dp_ctl);
2225 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2226 I915_WRITE(trans_dp_ctl, reg);
2227 POSTING_READ(trans_dp_ctl);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002228
2229 /* disable DPLL_SEL */
2230 temp = I915_READ(PCH_DPLL_SEL);
2231 if (trans_dpll_sel == 0)
2232 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2233 else
2234 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2235 I915_WRITE(PCH_DPLL_SEL, temp);
2236 I915_READ(PCH_DPLL_SEL);
2237
2238 }
2239
Zhenyu Wang2c072452009-06-05 15:38:42 +08002240 /* disable PCH DPLL */
2241 temp = I915_READ(pch_dpll_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002242 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2243 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002244
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002245 if (HAS_eDP) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002246 ironlake_disable_pll_edp(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002247 }
2248
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002249 /* Switch from PCDclk to Rawclk */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002250 temp = I915_READ(fdi_rx_reg);
2251 temp &= ~FDI_SEL_PCDCLK;
2252 I915_WRITE(fdi_rx_reg, temp);
2253 I915_READ(fdi_rx_reg);
2254
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002255 /* Disable CPU FDI TX PLL */
2256 temp = I915_READ(fdi_tx_reg);
2257 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2258 I915_READ(fdi_tx_reg);
2259 udelay(100);
2260
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002261 temp = I915_READ(fdi_rx_reg);
2262 temp &= ~FDI_RX_PLL_ENABLE;
2263 I915_WRITE(fdi_rx_reg, temp);
2264 I915_READ(fdi_rx_reg);
2265
Zhenyu Wang2c072452009-06-05 15:38:42 +08002266 /* Wait for the clocks to turn off. */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002267 udelay(100);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002268 break;
2269 }
2270}
2271
Daniel Vetter02e792f2009-09-15 22:57:34 +02002272static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2273{
2274 struct intel_overlay *overlay;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002275 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +02002276
2277 if (!enable && intel_crtc->overlay) {
2278 overlay = intel_crtc->overlay;
2279 mutex_lock(&overlay->dev->struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002280 for (;;) {
2281 ret = intel_overlay_switch_off(overlay);
2282 if (ret == 0)
2283 break;
2284
2285 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2286 if (ret != 0) {
2287 /* overlay doesn't react anymore. Usually
2288 * results in a black screen and an unkillable
2289 * X server. */
2290 BUG();
2291 overlay->hw_wedged = HW_WEDGED;
2292 break;
2293 }
2294 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002295 mutex_unlock(&overlay->dev->struct_mutex);
2296 }
2297 /* Let userspace switch the overlay on again. In most cases userspace
2298 * has to recompute where to put it anyway. */
2299
2300 return;
2301}
2302
Zhenyu Wang2c072452009-06-05 15:38:42 +08002303static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2304{
2305 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2308 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002309 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002310 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002311 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2312 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002313 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2314 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002315
2316 /* XXX: When our outputs are all unaware of DPMS modes other than off
2317 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2318 */
2319 switch (mode) {
2320 case DRM_MODE_DPMS_ON:
2321 case DRM_MODE_DPMS_STANDBY:
2322 case DRM_MODE_DPMS_SUSPEND:
2323 /* Enable the DPLL */
2324 temp = I915_READ(dpll_reg);
2325 if ((temp & DPLL_VCO_ENABLE) == 0) {
2326 I915_WRITE(dpll_reg, temp);
2327 I915_READ(dpll_reg);
2328 /* Wait for the clocks to stabilize. */
2329 udelay(150);
2330 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2331 I915_READ(dpll_reg);
2332 /* Wait for the clocks to stabilize. */
2333 udelay(150);
2334 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2335 I915_READ(dpll_reg);
2336 /* Wait for the clocks to stabilize. */
2337 udelay(150);
2338 }
2339
2340 /* Enable the pipe */
2341 temp = I915_READ(pipeconf_reg);
2342 if ((temp & PIPEACONF_ENABLE) == 0)
2343 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2344
2345 /* Enable the plane */
2346 temp = I915_READ(dspcntr_reg);
2347 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2348 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2349 /* Flush the plane changes */
2350 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2351 }
2352
2353 intel_crtc_load_lut(crtc);
2354
Jesse Barnes74dff282009-09-14 15:39:40 -07002355 if ((IS_I965G(dev) || plane == 0))
2356 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnes80824002009-09-10 15:28:06 -07002357
Jesse Barnes79e53942008-11-07 14:24:08 -08002358 /* Give the overlay scaler a chance to enable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002359 intel_crtc_dpms_overlay(intel_crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08002360 break;
2361 case DRM_MODE_DPMS_OFF:
2362 /* Give the overlay scaler a chance to disable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002363 intel_crtc_dpms_overlay(intel_crtc, false);
Li Peng778c9022009-11-09 12:51:22 +08002364 drm_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002365
Jesse Barnese70236a2009-09-21 10:42:27 -07002366 if (dev_priv->cfb_plane == plane &&
2367 dev_priv->display.disable_fbc)
2368 dev_priv->display.disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07002369
Jesse Barnes79e53942008-11-07 14:24:08 -08002370 /* Disable display plane */
2371 temp = I915_READ(dspcntr_reg);
2372 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2373 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2374 /* Flush the plane changes */
2375 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2376 I915_READ(dspbase_reg);
2377 }
2378
2379 if (!IS_I9XX(dev)) {
2380 /* Wait for vblank for the disable to take effect */
2381 intel_wait_for_vblank(dev);
2382 }
2383
Jesse Barnesb690e962010-07-19 13:53:12 -07002384 /* Don't disable pipe A or pipe A PLLs if needed */
2385 if (pipeconf_reg == PIPEACONF &&
2386 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2387 goto skip_pipe_off;
2388
Jesse Barnes79e53942008-11-07 14:24:08 -08002389 /* Next, disable display pipes */
2390 temp = I915_READ(pipeconf_reg);
2391 if ((temp & PIPEACONF_ENABLE) != 0) {
2392 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2393 I915_READ(pipeconf_reg);
2394 }
2395
2396 /* Wait for vblank for the disable to take effect. */
2397 intel_wait_for_vblank(dev);
2398
2399 temp = I915_READ(dpll_reg);
2400 if ((temp & DPLL_VCO_ENABLE) != 0) {
2401 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2402 I915_READ(dpll_reg);
2403 }
Jesse Barnesb690e962010-07-19 13:53:12 -07002404 skip_pipe_off:
Jesse Barnes79e53942008-11-07 14:24:08 -08002405 /* Wait for the clocks to turn off. */
2406 udelay(150);
2407 break;
2408 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002409}
2410
2411/**
2412 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002413 */
2414static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2415{
2416 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002417 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002418 struct drm_i915_master_private *master_priv;
2419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2420 int pipe = intel_crtc->pipe;
2421 bool enabled;
2422
Chris Wilsondebcadd2010-08-07 11:01:33 +01002423 intel_crtc->dpms_mode = mode;
2424 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2425
2426 /* When switching on the display, ensure that SR is disabled
2427 * with multiple pipes prior to enabling to new pipe.
2428 *
2429 * When switching off the display, make sure the cursor is
2430 * properly hidden prior to disabling the pipe.
2431 */
2432 if (mode == DRM_MODE_DPMS_ON)
2433 intel_update_watermarks(dev);
2434 else
2435 intel_crtc_update_cursor(crtc);
2436
Jesse Barnese70236a2009-09-21 10:42:27 -07002437 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002438
Chris Wilsondebcadd2010-08-07 11:01:33 +01002439 if (mode == DRM_MODE_DPMS_ON)
2440 intel_crtc_update_cursor(crtc);
2441 else
2442 intel_update_watermarks(dev);
Chris Wilson87f8ebf2010-08-04 12:24:42 +01002443
Jesse Barnes79e53942008-11-07 14:24:08 -08002444 if (!dev->primary->master)
2445 return;
2446
2447 master_priv = dev->primary->master->driver_priv;
2448 if (!master_priv->sarea_priv)
2449 return;
2450
2451 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2452
2453 switch (pipe) {
2454 case 0:
2455 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2456 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2457 break;
2458 case 1:
2459 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2460 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2461 break;
2462 default:
2463 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2464 break;
2465 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002466}
2467
2468static void intel_crtc_prepare (struct drm_crtc *crtc)
2469{
2470 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2471 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2472}
2473
2474static void intel_crtc_commit (struct drm_crtc *crtc)
2475{
2476 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2477 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2478}
2479
2480void intel_encoder_prepare (struct drm_encoder *encoder)
2481{
2482 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2483 /* lvds has its own version of prepare see intel_lvds_prepare */
2484 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2485}
2486
2487void intel_encoder_commit (struct drm_encoder *encoder)
2488{
2489 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2490 /* lvds has its own version of commit see intel_lvds_commit */
2491 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2492}
2493
Chris Wilsonea5b2132010-08-04 13:50:23 +01002494void intel_encoder_destroy(struct drm_encoder *encoder)
2495{
2496 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
2497
2498 if (intel_encoder->ddc_bus)
2499 intel_i2c_destroy(intel_encoder->ddc_bus);
2500
2501 if (intel_encoder->i2c_bus)
2502 intel_i2c_destroy(intel_encoder->i2c_bus);
2503
2504 drm_encoder_cleanup(encoder);
2505 kfree(intel_encoder);
2506}
2507
Jesse Barnes79e53942008-11-07 14:24:08 -08002508static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2509 struct drm_display_mode *mode,
2510 struct drm_display_mode *adjusted_mode)
2511{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002512 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002513 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002514 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002515 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2516 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002518 return true;
2519}
2520
Jesse Barnese70236a2009-09-21 10:42:27 -07002521static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002522{
Jesse Barnese70236a2009-09-21 10:42:27 -07002523 return 400000;
2524}
Jesse Barnes79e53942008-11-07 14:24:08 -08002525
Jesse Barnese70236a2009-09-21 10:42:27 -07002526static int i915_get_display_clock_speed(struct drm_device *dev)
2527{
2528 return 333000;
2529}
Jesse Barnes79e53942008-11-07 14:24:08 -08002530
Jesse Barnese70236a2009-09-21 10:42:27 -07002531static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2532{
2533 return 200000;
2534}
Jesse Barnes79e53942008-11-07 14:24:08 -08002535
Jesse Barnese70236a2009-09-21 10:42:27 -07002536static int i915gm_get_display_clock_speed(struct drm_device *dev)
2537{
2538 u16 gcfgc = 0;
2539
2540 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2541
2542 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002543 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002544 else {
2545 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2546 case GC_DISPLAY_CLOCK_333_MHZ:
2547 return 333000;
2548 default:
2549 case GC_DISPLAY_CLOCK_190_200_MHZ:
2550 return 190000;
2551 }
2552 }
2553}
Jesse Barnes79e53942008-11-07 14:24:08 -08002554
Jesse Barnese70236a2009-09-21 10:42:27 -07002555static int i865_get_display_clock_speed(struct drm_device *dev)
2556{
2557 return 266000;
2558}
2559
2560static int i855_get_display_clock_speed(struct drm_device *dev)
2561{
2562 u16 hpllcc = 0;
2563 /* Assume that the hardware is in the high speed state. This
2564 * should be the default.
2565 */
2566 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2567 case GC_CLOCK_133_200:
2568 case GC_CLOCK_100_200:
2569 return 200000;
2570 case GC_CLOCK_166_250:
2571 return 250000;
2572 case GC_CLOCK_100_133:
2573 return 133000;
2574 }
2575
2576 /* Shouldn't happen */
2577 return 0;
2578}
2579
2580static int i830_get_display_clock_speed(struct drm_device *dev)
2581{
2582 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002583}
2584
Jesse Barnes79e53942008-11-07 14:24:08 -08002585/**
2586 * Return the pipe currently connected to the panel fitter,
2587 * or -1 if the panel fitter is not present or not in use
2588 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002589int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002590{
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 u32 pfit_control;
2593
2594 /* i830 doesn't have a panel fitter */
2595 if (IS_I830(dev))
2596 return -1;
2597
2598 pfit_control = I915_READ(PFIT_CONTROL);
2599
2600 /* See if the panel fitter is in use */
2601 if ((pfit_control & PFIT_ENABLE) == 0)
2602 return -1;
2603
2604 /* 965 can place panel fitter on either pipe */
2605 if (IS_I965G(dev))
2606 return (pfit_control >> 29) & 0x3;
2607
2608 /* older chips can only use pipe 1 */
2609 return 1;
2610}
2611
Zhenyu Wang2c072452009-06-05 15:38:42 +08002612struct fdi_m_n {
2613 u32 tu;
2614 u32 gmch_m;
2615 u32 gmch_n;
2616 u32 link_m;
2617 u32 link_n;
2618};
2619
2620static void
2621fdi_reduce_ratio(u32 *num, u32 *den)
2622{
2623 while (*num > 0xffffff || *den > 0xffffff) {
2624 *num >>= 1;
2625 *den >>= 1;
2626 }
2627}
2628
2629#define DATA_N 0x800000
2630#define LINK_N 0x80000
2631
2632static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002633ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2634 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002635{
2636 u64 temp;
2637
2638 m_n->tu = 64; /* default size */
2639
2640 temp = (u64) DATA_N * pixel_clock;
2641 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002642 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2643 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002644 m_n->gmch_n = DATA_N;
2645 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2646
2647 temp = (u64) LINK_N * pixel_clock;
2648 m_n->link_m = div_u64(temp, link_clock);
2649 m_n->link_n = LINK_N;
2650 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2651}
2652
2653
Shaohua Li7662c8b2009-06-26 11:23:55 +08002654struct intel_watermark_params {
2655 unsigned long fifo_size;
2656 unsigned long max_wm;
2657 unsigned long default_wm;
2658 unsigned long guard_size;
2659 unsigned long cacheline_size;
2660};
2661
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002662/* Pineview has different values for various configs */
2663static struct intel_watermark_params pineview_display_wm = {
2664 PINEVIEW_DISPLAY_FIFO,
2665 PINEVIEW_MAX_WM,
2666 PINEVIEW_DFT_WM,
2667 PINEVIEW_GUARD_WM,
2668 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002669};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002670static struct intel_watermark_params pineview_display_hplloff_wm = {
2671 PINEVIEW_DISPLAY_FIFO,
2672 PINEVIEW_MAX_WM,
2673 PINEVIEW_DFT_HPLLOFF_WM,
2674 PINEVIEW_GUARD_WM,
2675 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002676};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002677static struct intel_watermark_params pineview_cursor_wm = {
2678 PINEVIEW_CURSOR_FIFO,
2679 PINEVIEW_CURSOR_MAX_WM,
2680 PINEVIEW_CURSOR_DFT_WM,
2681 PINEVIEW_CURSOR_GUARD_WM,
2682 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002683};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002684static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2685 PINEVIEW_CURSOR_FIFO,
2686 PINEVIEW_CURSOR_MAX_WM,
2687 PINEVIEW_CURSOR_DFT_WM,
2688 PINEVIEW_CURSOR_GUARD_WM,
2689 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002690};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002691static struct intel_watermark_params g4x_wm_info = {
2692 G4X_FIFO_SIZE,
2693 G4X_MAX_WM,
2694 G4X_MAX_WM,
2695 2,
2696 G4X_FIFO_LINE_SIZE,
2697};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002698static struct intel_watermark_params g4x_cursor_wm_info = {
2699 I965_CURSOR_FIFO,
2700 I965_CURSOR_MAX_WM,
2701 I965_CURSOR_DFT_WM,
2702 2,
2703 G4X_FIFO_LINE_SIZE,
2704};
2705static struct intel_watermark_params i965_cursor_wm_info = {
2706 I965_CURSOR_FIFO,
2707 I965_CURSOR_MAX_WM,
2708 I965_CURSOR_DFT_WM,
2709 2,
2710 I915_FIFO_LINE_SIZE,
2711};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002712static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002713 I945_FIFO_SIZE,
2714 I915_MAX_WM,
2715 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002716 2,
2717 I915_FIFO_LINE_SIZE
2718};
2719static struct intel_watermark_params i915_wm_info = {
2720 I915_FIFO_SIZE,
2721 I915_MAX_WM,
2722 1,
2723 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002724 I915_FIFO_LINE_SIZE
2725};
2726static struct intel_watermark_params i855_wm_info = {
2727 I855GM_FIFO_SIZE,
2728 I915_MAX_WM,
2729 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002730 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002731 I830_FIFO_LINE_SIZE
2732};
2733static struct intel_watermark_params i830_wm_info = {
2734 I830_FIFO_SIZE,
2735 I915_MAX_WM,
2736 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002737 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002738 I830_FIFO_LINE_SIZE
2739};
2740
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002741static struct intel_watermark_params ironlake_display_wm_info = {
2742 ILK_DISPLAY_FIFO,
2743 ILK_DISPLAY_MAXWM,
2744 ILK_DISPLAY_DFTWM,
2745 2,
2746 ILK_FIFO_LINE_SIZE
2747};
2748
Zhao Yakuic936f442010-06-12 14:32:26 +08002749static struct intel_watermark_params ironlake_cursor_wm_info = {
2750 ILK_CURSOR_FIFO,
2751 ILK_CURSOR_MAXWM,
2752 ILK_CURSOR_DFTWM,
2753 2,
2754 ILK_FIFO_LINE_SIZE
2755};
2756
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002757static struct intel_watermark_params ironlake_display_srwm_info = {
2758 ILK_DISPLAY_SR_FIFO,
2759 ILK_DISPLAY_MAX_SRWM,
2760 ILK_DISPLAY_DFT_SRWM,
2761 2,
2762 ILK_FIFO_LINE_SIZE
2763};
2764
2765static struct intel_watermark_params ironlake_cursor_srwm_info = {
2766 ILK_CURSOR_SR_FIFO,
2767 ILK_CURSOR_MAX_SRWM,
2768 ILK_CURSOR_DFT_SRWM,
2769 2,
2770 ILK_FIFO_LINE_SIZE
2771};
2772
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002773/**
2774 * intel_calculate_wm - calculate watermark level
2775 * @clock_in_khz: pixel clock
2776 * @wm: chip FIFO params
2777 * @pixel_size: display pixel size
2778 * @latency_ns: memory latency for the platform
2779 *
2780 * Calculate the watermark level (the level at which the display plane will
2781 * start fetching from memory again). Each chip has a different display
2782 * FIFO size and allocation, so the caller needs to figure that out and pass
2783 * in the correct intel_watermark_params structure.
2784 *
2785 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2786 * on the pixel size. When it reaches the watermark level, it'll start
2787 * fetching FIFO line sized based chunks from memory until the FIFO fills
2788 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2789 * will occur, and a display engine hang could result.
2790 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2792 struct intel_watermark_params *wm,
2793 int pixel_size,
2794 unsigned long latency_ns)
2795{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002796 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002797
Jesse Barnesd6604672009-09-11 12:25:56 -07002798 /*
2799 * Note: we need to make sure we don't overflow for various clock &
2800 * latency values.
2801 * clocks go from a few thousand to several hundred thousand.
2802 * latency is usually a few thousand
2803 */
2804 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2805 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002806 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002807
Zhao Yakui28c97732009-10-09 11:39:41 +08002808 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002809
2810 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2811
Zhao Yakui28c97732009-10-09 11:39:41 +08002812 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002813
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002814 /* Don't promote wm_size to unsigned... */
2815 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002816 wm_size = wm->max_wm;
Chris Wilsonb9421ae2010-07-19 21:46:08 +01002817 if (wm_size <= 0) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818 wm_size = wm->default_wm;
Chris Wilsonb9421ae2010-07-19 21:46:08 +01002819 DRM_ERROR("Insufficient FIFO for plane, expect flickering:"
2820 " entries required = %ld, available = %lu.\n",
2821 entries_required + wm->guard_size,
2822 wm->fifo_size);
2823 }
2824
Shaohua Li7662c8b2009-06-26 11:23:55 +08002825 return wm_size;
2826}
2827
2828struct cxsr_latency {
2829 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002830 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002831 unsigned long fsb_freq;
2832 unsigned long mem_freq;
2833 unsigned long display_sr;
2834 unsigned long display_hpll_disable;
2835 unsigned long cursor_sr;
2836 unsigned long cursor_hpll_disable;
2837};
2838
Chris Wilson403c89f2010-08-04 15:25:31 +01002839static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002840 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2841 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2842 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2843 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2844 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002845
Li Peng95534262010-05-18 18:58:44 +08002846 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2847 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2848 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2849 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2850 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002851
Li Peng95534262010-05-18 18:58:44 +08002852 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2853 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2854 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2855 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2856 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002857
Li Peng95534262010-05-18 18:58:44 +08002858 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2859 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2860 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2861 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2862 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002863
Li Peng95534262010-05-18 18:58:44 +08002864 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2865 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2866 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2867 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2868 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002869
Li Peng95534262010-05-18 18:58:44 +08002870 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2871 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2872 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2873 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2874 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002875};
2876
Chris Wilson403c89f2010-08-04 15:25:31 +01002877static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2878 int is_ddr3,
2879 int fsb,
2880 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002881{
Chris Wilson403c89f2010-08-04 15:25:31 +01002882 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002883 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002884
2885 if (fsb == 0 || mem == 0)
2886 return NULL;
2887
2888 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2889 latency = &cxsr_latency_table[i];
2890 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002891 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302892 fsb == latency->fsb_freq && mem == latency->mem_freq)
2893 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002894 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302895
Zhao Yakui28c97732009-10-09 11:39:41 +08002896 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302897
2898 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002899}
2900
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002901static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002902{
2903 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904
2905 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002906 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002907}
2908
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002909/*
2910 * Latency for FIFO fetches is dependent on several factors:
2911 * - memory configuration (speed, channels)
2912 * - chipset
2913 * - current MCH state
2914 * It can be fairly high in some situations, so here we assume a fairly
2915 * pessimal value. It's a tradeoff between extra memory fetches (if we
2916 * set this value too high, the FIFO will fetch frequently to stay full)
2917 * and power consumption (set it too low to save power and we might see
2918 * FIFO underruns and display "flicker").
2919 *
2920 * A value of 5us seems to be a good balance; safe for very low end
2921 * platforms but not overly aggressive on lower latency configs.
2922 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002923static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002924
Jesse Barnese70236a2009-09-21 10:42:27 -07002925static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002926{
2927 struct drm_i915_private *dev_priv = dev->dev_private;
2928 uint32_t dsparb = I915_READ(DSPARB);
2929 int size;
2930
Chris Wilson8de9b312010-07-19 19:59:52 +01002931 size = dsparb & 0x7f;
2932 if (plane)
2933 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002934
Zhao Yakui28c97732009-10-09 11:39:41 +08002935 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2936 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002937
2938 return size;
2939}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002940
Jesse Barnese70236a2009-09-21 10:42:27 -07002941static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2942{
2943 struct drm_i915_private *dev_priv = dev->dev_private;
2944 uint32_t dsparb = I915_READ(DSPARB);
2945 int size;
2946
Chris Wilson8de9b312010-07-19 19:59:52 +01002947 size = dsparb & 0x1ff;
2948 if (plane)
2949 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002950 size >>= 1; /* Convert to cachelines */
2951
Zhao Yakui28c97732009-10-09 11:39:41 +08002952 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2953 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002954
2955 return size;
2956}
2957
2958static int i845_get_fifo_size(struct drm_device *dev, int plane)
2959{
2960 struct drm_i915_private *dev_priv = dev->dev_private;
2961 uint32_t dsparb = I915_READ(DSPARB);
2962 int size;
2963
2964 size = dsparb & 0x7f;
2965 size >>= 2; /* Convert to cachelines */
2966
Zhao Yakui28c97732009-10-09 11:39:41 +08002967 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2968 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07002969 size);
2970
2971 return size;
2972}
2973
2974static int i830_get_fifo_size(struct drm_device *dev, int plane)
2975{
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 uint32_t dsparb = I915_READ(DSPARB);
2978 int size;
2979
2980 size = dsparb & 0x7f;
2981 size >>= 1; /* Convert to cachelines */
2982
Zhao Yakui28c97732009-10-09 11:39:41 +08002983 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2984 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002985
2986 return size;
2987}
2988
Zhao Yakuid4294342010-03-22 22:45:36 +08002989static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08002990 int planeb_clock, int sr_hdisplay, int unused,
2991 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08002992{
2993 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01002994 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08002995 u32 reg;
2996 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08002997 int sr_clock;
2998
Chris Wilson403c89f2010-08-04 15:25:31 +01002999 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003000 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003001 if (!latency) {
3002 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3003 pineview_disable_cxsr(dev);
3004 return;
3005 }
3006
3007 if (!planea_clock || !planeb_clock) {
3008 sr_clock = planea_clock ? planea_clock : planeb_clock;
3009
3010 /* Display SR */
3011 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3012 pixel_size, latency->display_sr);
3013 reg = I915_READ(DSPFW1);
3014 reg &= ~DSPFW_SR_MASK;
3015 reg |= wm << DSPFW_SR_SHIFT;
3016 I915_WRITE(DSPFW1, reg);
3017 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3018
3019 /* cursor SR */
3020 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3021 pixel_size, latency->cursor_sr);
3022 reg = I915_READ(DSPFW3);
3023 reg &= ~DSPFW_CURSOR_SR_MASK;
3024 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3025 I915_WRITE(DSPFW3, reg);
3026
3027 /* Display HPLL off SR */
3028 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3029 pixel_size, latency->display_hpll_disable);
3030 reg = I915_READ(DSPFW3);
3031 reg &= ~DSPFW_HPLL_SR_MASK;
3032 reg |= wm & DSPFW_HPLL_SR_MASK;
3033 I915_WRITE(DSPFW3, reg);
3034
3035 /* cursor HPLL off SR */
3036 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3037 pixel_size, latency->cursor_hpll_disable);
3038 reg = I915_READ(DSPFW3);
3039 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3040 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3041 I915_WRITE(DSPFW3, reg);
3042 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3043
3044 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003045 I915_WRITE(DSPFW3,
3046 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003047 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3048 } else {
3049 pineview_disable_cxsr(dev);
3050 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3051 }
3052}
3053
Jesse Barnes0e442c62009-10-19 10:09:33 +09003054static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003055 int planeb_clock, int sr_hdisplay, int sr_htotal,
3056 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003057{
3058 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003059 int total_size, cacheline_size;
3060 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3061 struct intel_watermark_params planea_params, planeb_params;
3062 unsigned long line_time_us;
3063 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003064
Jesse Barnes0e442c62009-10-19 10:09:33 +09003065 /* Create copies of the base settings for each pipe */
3066 planea_params = planeb_params = g4x_wm_info;
3067
3068 /* Grab a couple of global values before we overwrite them */
3069 total_size = planea_params.fifo_size;
3070 cacheline_size = planea_params.cacheline_size;
3071
3072 /*
3073 * Note: we need to make sure we don't overflow for various clock &
3074 * latency values.
3075 * clocks go from a few thousand to several hundred thousand.
3076 * latency is usually a few thousand
3077 */
3078 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3079 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003080 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003081 planea_wm = entries_required + planea_params.guard_size;
3082
3083 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3084 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003085 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003086 planeb_wm = entries_required + planeb_params.guard_size;
3087
3088 cursora_wm = cursorb_wm = 16;
3089 cursor_sr = 32;
3090
3091 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3092
3093 /* Calc sr entries for one plane configs */
3094 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3095 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003096 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003097
3098 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003099 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003100
3101 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003102 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3103 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003104 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003105
3106 entries_required = (((sr_latency_ns / line_time_us) +
3107 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003108 entries_required = DIV_ROUND_UP(entries_required,
3109 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003110 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3111
3112 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3113 cursor_sr = g4x_cursor_wm_info.max_wm;
3114 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3115 "cursor %d\n", sr_entries, cursor_sr);
3116
Jesse Barnes0e442c62009-10-19 10:09:33 +09003117 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303118 } else {
3119 /* Turn off self refresh if both pipes are enabled */
3120 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3121 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003122 }
3123
3124 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3125 planea_wm, planeb_wm, sr_entries);
3126
3127 planea_wm &= 0x3f;
3128 planeb_wm &= 0x3f;
3129
3130 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3131 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3132 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3133 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3134 (cursora_wm << DSPFW_CURSORA_SHIFT));
3135 /* HPLL off in SR has some issues on G4x... disable it */
3136 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3137 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003138}
3139
Jesse Barnes1dc75462009-10-19 10:08:17 +09003140static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003141 int planeb_clock, int sr_hdisplay, int sr_htotal,
3142 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003143{
3144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003145 unsigned long line_time_us;
3146 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003147 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003148
Jesse Barnes1dc75462009-10-19 10:08:17 +09003149 /* Calc sr entries for one plane configs */
3150 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3151 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003152 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003153
3154 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003155 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003156
3157 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003158 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3159 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003160 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003161 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003162 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003163 if (srwm < 0)
3164 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003165 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003166
3167 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3168 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003169 sr_entries = DIV_ROUND_UP(sr_entries,
3170 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003171 cursor_sr = i965_cursor_wm_info.fifo_size -
3172 (sr_entries + i965_cursor_wm_info.guard_size);
3173
3174 if (cursor_sr > i965_cursor_wm_info.max_wm)
3175 cursor_sr = i965_cursor_wm_info.max_wm;
3176
3177 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3178 "cursor %d\n", srwm, cursor_sr);
3179
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003180 if (IS_I965GM(dev))
3181 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303182 } else {
3183 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003184 if (IS_I965GM(dev))
3185 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3186 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003187 }
3188
3189 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3190 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003191
3192 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003193 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3194 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003195 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003196 /* update cursor SR watermark */
3197 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003198}
3199
3200static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003201 int planeb_clock, int sr_hdisplay, int sr_htotal,
3202 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003203{
3204 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003205 uint32_t fwater_lo;
3206 uint32_t fwater_hi;
3207 int total_size, cacheline_size, cwm, srwm = 1;
3208 int planea_wm, planeb_wm;
3209 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003210 unsigned long line_time_us;
3211 int sr_clock, sr_entries = 0;
3212
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003213 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003214 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003215 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003216 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003217 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003218 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003219 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003220
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003221 /* Grab a couple of global values before we overwrite them */
3222 total_size = planea_params.fifo_size;
3223 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003225 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003226 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3227 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003228
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003229 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3230 pixel_size, latency_ns);
3231 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3232 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003233 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003234
3235 /*
3236 * Overlay gets an aggressive default since video jitter is bad.
3237 */
3238 cwm = 2;
3239
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003240 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003241 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3242 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003243 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003244 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003245
Shaohua Li7662c8b2009-06-26 11:23:55 +08003246 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003247 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003248
3249 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003250 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3251 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003252 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003253 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003254 srwm = total_size - sr_entries;
3255 if (srwm < 0)
3256 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003257
3258 if (IS_I945G(dev) || IS_I945GM(dev))
3259 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3260 else if (IS_I915GM(dev)) {
3261 /* 915M has a smaller SRWM field */
3262 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3263 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3264 }
David John33c5fd12010-01-27 15:19:08 +05303265 } else {
3266 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003267 if (IS_I945G(dev) || IS_I945GM(dev)) {
3268 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3269 & ~FW_BLC_SELF_EN);
3270 } else if (IS_I915GM(dev)) {
3271 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3272 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003273 }
3274
Zhao Yakui28c97732009-10-09 11:39:41 +08003275 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003276 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003277
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003278 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3279 fwater_hi = (cwm & 0x1f);
3280
3281 /* Set request length to 8 cachelines per fetch */
3282 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3283 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003284
3285 I915_WRITE(FW_BLC, fwater_lo);
3286 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003287}
3288
Jesse Barnese70236a2009-09-21 10:42:27 -07003289static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003290 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003291{
3292 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003293 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003294 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003295
Jesse Barnese70236a2009-09-21 10:42:27 -07003296 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003297
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003298 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3299 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003300 fwater_lo |= (3<<8) | planea_wm;
3301
Zhao Yakui28c97732009-10-09 11:39:41 +08003302 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003303
3304 I915_WRITE(FW_BLC, fwater_lo);
3305}
3306
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003307#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003308#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003309
3310static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003311 int planeb_clock, int sr_hdisplay, int sr_htotal,
3312 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003313{
3314 struct drm_i915_private *dev_priv = dev->dev_private;
3315 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3316 int sr_wm, cursor_wm;
3317 unsigned long line_time_us;
3318 int sr_clock, entries_required;
3319 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003320 int line_count;
3321 int planea_htotal = 0, planeb_htotal = 0;
3322 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003323
3324 /* Need htotal for all active display plane */
3325 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3327 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003328 if (intel_crtc->plane == 0)
3329 planea_htotal = crtc->mode.htotal;
3330 else
3331 planeb_htotal = crtc->mode.htotal;
3332 }
3333 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003334
3335 /* Calculate and update the watermark for plane A */
3336 if (planea_clock) {
3337 entries_required = ((planea_clock / 1000) * pixel_size *
3338 ILK_LP0_PLANE_LATENCY) / 1000;
3339 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003340 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003341 planea_wm = entries_required +
3342 ironlake_display_wm_info.guard_size;
3343
3344 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3345 planea_wm = ironlake_display_wm_info.max_wm;
3346
Zhao Yakuic936f442010-06-12 14:32:26 +08003347 /* Use the large buffer method to calculate cursor watermark */
3348 line_time_us = (planea_htotal * 1000) / planea_clock;
3349
3350 /* Use ns/us then divide to preserve precision */
3351 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3352
3353 /* calculate the cursor watermark for cursor A */
3354 entries_required = line_count * 64 * pixel_size;
3355 entries_required = DIV_ROUND_UP(entries_required,
3356 ironlake_cursor_wm_info.cacheline_size);
3357 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3358 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3359 cursora_wm = ironlake_cursor_wm_info.max_wm;
3360
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003361 reg_value = I915_READ(WM0_PIPEA_ILK);
3362 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3363 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3364 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3365 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3366 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3367 "cursor: %d\n", planea_wm, cursora_wm);
3368 }
3369 /* Calculate and update the watermark for plane B */
3370 if (planeb_clock) {
3371 entries_required = ((planeb_clock / 1000) * pixel_size *
3372 ILK_LP0_PLANE_LATENCY) / 1000;
3373 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003374 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003375 planeb_wm = entries_required +
3376 ironlake_display_wm_info.guard_size;
3377
3378 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3379 planeb_wm = ironlake_display_wm_info.max_wm;
3380
Zhao Yakuic936f442010-06-12 14:32:26 +08003381 /* Use the large buffer method to calculate cursor watermark */
3382 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3383
3384 /* Use ns/us then divide to preserve precision */
3385 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3386
3387 /* calculate the cursor watermark for cursor B */
3388 entries_required = line_count * 64 * pixel_size;
3389 entries_required = DIV_ROUND_UP(entries_required,
3390 ironlake_cursor_wm_info.cacheline_size);
3391 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3392 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3393 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3394
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003395 reg_value = I915_READ(WM0_PIPEB_ILK);
3396 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3397 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3398 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3399 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3400 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3401 "cursor: %d\n", planeb_wm, cursorb_wm);
3402 }
3403
3404 /*
3405 * Calculate and update the self-refresh watermark only when one
3406 * display plane is used.
3407 */
3408 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003409
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410 /* Read the self-refresh latency. The unit is 0.5us */
3411 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3412
3413 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003414 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003415
3416 /* Use ns/us then divide to preserve precision */
3417 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3418 / 1000;
3419
3420 /* calculate the self-refresh watermark for display plane */
3421 entries_required = line_count * sr_hdisplay * pixel_size;
3422 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003423 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003424 sr_wm = entries_required +
3425 ironlake_display_srwm_info.guard_size;
3426
3427 /* calculate the self-refresh watermark for display cursor */
3428 entries_required = line_count * pixel_size * 64;
3429 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003430 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003431 cursor_wm = entries_required +
3432 ironlake_cursor_srwm_info.guard_size;
3433
3434 /* configure watermark and enable self-refresh */
3435 reg_value = I915_READ(WM1_LP_ILK);
3436 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3437 WM1_LP_CURSOR_MASK);
3438 reg_value |= WM1_LP_SR_EN |
3439 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3440 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3441
3442 I915_WRITE(WM1_LP_ILK, reg_value);
3443 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3444 "cursor %d\n", sr_wm, cursor_wm);
3445
3446 } else {
3447 /* Turn off self refresh if both pipes are enabled */
3448 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3449 }
3450}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003451/**
3452 * intel_update_watermarks - update FIFO watermark values based on current modes
3453 *
3454 * Calculate watermark values for the various WM regs based on current mode
3455 * and plane configuration.
3456 *
3457 * There are several cases to deal with here:
3458 * - normal (i.e. non-self-refresh)
3459 * - self-refresh (SR) mode
3460 * - lines are large relative to FIFO size (buffer can hold up to 2)
3461 * - lines are small relative to FIFO size (buffer can hold more than 2
3462 * lines), so need to account for TLB latency
3463 *
3464 * The normal calculation is:
3465 * watermark = dotclock * bytes per pixel * latency
3466 * where latency is platform & configuration dependent (we assume pessimal
3467 * values here).
3468 *
3469 * The SR calculation is:
3470 * watermark = (trunc(latency/line time)+1) * surface width *
3471 * bytes per pixel
3472 * where
3473 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003474 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003475 * and latency is assumed to be high, as above.
3476 *
3477 * The final value programmed to the register should always be rounded up,
3478 * and include an extra 2 entries to account for clock crossings.
3479 *
3480 * We don't use the sprite, so we can ignore that. And on Crestline we have
3481 * to set the non-SR watermarks to 8.
3482 */
3483static void intel_update_watermarks(struct drm_device *dev)
3484{
Jesse Barnese70236a2009-09-21 10:42:27 -07003485 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003486 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487 int sr_hdisplay = 0;
3488 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3489 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003490 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003491
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003492 if (!dev_priv->display.update_wm)
3493 return;
3494
Shaohua Li7662c8b2009-06-26 11:23:55 +08003495 /* Get the clock config from both planes */
3496 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3498 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499 enabled++;
3500 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003501 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003502 intel_crtc->pipe, crtc->mode.clock);
3503 planea_clock = crtc->mode.clock;
3504 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003505 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003506 intel_crtc->pipe, crtc->mode.clock);
3507 planeb_clock = crtc->mode.clock;
3508 }
3509 sr_hdisplay = crtc->mode.hdisplay;
3510 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003511 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003512 if (crtc->fb)
3513 pixel_size = crtc->fb->bits_per_pixel / 8;
3514 else
3515 pixel_size = 4; /* by default */
3516 }
3517 }
3518
3519 if (enabled <= 0)
3520 return;
3521
Jesse Barnese70236a2009-09-21 10:42:27 -07003522 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003523 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003524}
3525
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003526static int intel_crtc_mode_set(struct drm_crtc *crtc,
3527 struct drm_display_mode *mode,
3528 struct drm_display_mode *adjusted_mode,
3529 int x, int y,
3530 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003531{
3532 struct drm_device *dev = crtc->dev;
3533 struct drm_i915_private *dev_priv = dev->dev_private;
3534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3535 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003536 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003537 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3538 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3539 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003540 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003541 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3542 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3543 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3544 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3545 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3546 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3547 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003548 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3549 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003550 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003551 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003552 intel_clock_t clock, reduced_clock;
3553 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3554 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003556 bool is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003557 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003558 struct drm_encoder *encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003559 struct intel_encoder *intel_encoder = NULL;
Ma Lingd4906092009-03-18 20:13:27 +08003560 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003561 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003562 struct fdi_m_n m_n = {0};
3563 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3564 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3565 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3566 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3567 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3568 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3569 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003570 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3571 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003572 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003573 u32 temp;
3574 int sdvo_pixel_multiply;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003575 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003576
3577 drm_vblank_pre_modeset(dev, pipe);
3578
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003579 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003580
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003581 if (!encoder || encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003582 continue;
3583
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003584 intel_encoder = enc_to_intel_encoder(encoder);
3585
Eric Anholt21d40d32010-03-25 11:11:14 -07003586 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003587 case INTEL_OUTPUT_LVDS:
3588 is_lvds = true;
3589 break;
3590 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003591 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003592 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003593 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003594 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003595 break;
3596 case INTEL_OUTPUT_DVO:
3597 is_dvo = true;
3598 break;
3599 case INTEL_OUTPUT_TVOUT:
3600 is_tv = true;
3601 break;
3602 case INTEL_OUTPUT_ANALOG:
3603 is_crt = true;
3604 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003605 case INTEL_OUTPUT_DISPLAYPORT:
3606 is_dp = true;
3607 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003608 case INTEL_OUTPUT_EDP:
3609 is_edp = true;
3610 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003611 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003612
Eric Anholtc751ce42010-03-25 11:48:48 -07003613 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003614 }
3615
Eric Anholtc751ce42010-03-25 11:48:48 -07003616 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003617 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003618 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3619 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003620 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003622 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003623 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 } else {
3625 refclk = 48000;
3626 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627
Jesse Barnes79e53942008-11-07 14:24:08 -08003628
Ma Lingd4906092009-03-18 20:13:27 +08003629 /*
3630 * Returns a set of divisors for the desired target clock with the given
3631 * refclk, or FALSE. The returned values represent the clock equation:
3632 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3633 */
3634 limit = intel_limit(crtc);
3635 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003636 if (!ok) {
3637 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003638 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003639 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003640 }
3641
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003642 /* Ensure that the cursor is valid for the new mode before changing... */
3643 intel_crtc_update_cursor(crtc);
3644
Zhao Yakuiddc90032010-01-06 22:05:56 +08003645 if (is_lvds && dev_priv->lvds_downclock_avail) {
3646 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003647 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003648 refclk,
3649 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003650 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3651 /*
3652 * If the different P is found, it means that we can't
3653 * switch the display clock by using the FP0/FP1.
3654 * In such case we will disable the LVDS downclock
3655 * feature.
3656 */
3657 DRM_DEBUG_KMS("Different P is found for "
3658 "LVDS clock/downclock\n");
3659 has_reduced_clock = 0;
3660 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003661 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003662 /* SDVO TV has fixed PLL values depend on its clock range,
3663 this mirrors vbios setting. */
3664 if (is_sdvo && is_tv) {
3665 if (adjusted_mode->clock >= 100000
3666 && adjusted_mode->clock < 140500) {
3667 clock.p1 = 2;
3668 clock.p2 = 10;
3669 clock.n = 3;
3670 clock.m1 = 16;
3671 clock.m2 = 8;
3672 } else if (adjusted_mode->clock >= 140500
3673 && adjusted_mode->clock <= 200000) {
3674 clock.p1 = 1;
3675 clock.p2 = 10;
3676 clock.n = 6;
3677 clock.m1 = 12;
3678 clock.m2 = 8;
3679 }
3680 }
3681
Zhenyu Wang2c072452009-06-05 15:38:42 +08003682 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003683 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003684 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003685 /* eDP doesn't require FDI link, so just set DP M/N
3686 according to current link config */
3687 if (is_edp) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003688 target_clock = mode->clock;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003689 intel_edp_link_config(intel_encoder,
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003690 &lane, &link_bw);
3691 } else {
3692 /* DP over FDI requires target mode clock
3693 instead of link clock */
3694 if (is_dp)
3695 target_clock = mode->clock;
3696 else
3697 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003698 link_bw = 270000;
3699 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003700
3701 /* determine panel color depth */
3702 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003703 temp &= ~PIPE_BPC_MASK;
3704 if (is_lvds) {
3705 int lvds_reg = I915_READ(PCH_LVDS);
3706 /* the BPC will be 6 if it is 18-bit LVDS panel */
3707 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3708 temp |= PIPE_8BPC;
3709 else
3710 temp |= PIPE_6BPC;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003711 } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003712 switch (dev_priv->edp_bpp/3) {
3713 case 8:
3714 temp |= PIPE_8BPC;
3715 break;
3716 case 10:
3717 temp |= PIPE_10BPC;
3718 break;
3719 case 6:
3720 temp |= PIPE_6BPC;
3721 break;
3722 case 12:
3723 temp |= PIPE_12BPC;
3724 break;
3725 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003726 } else
3727 temp |= PIPE_8BPC;
3728 I915_WRITE(pipeconf_reg, temp);
3729 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003730
3731 switch (temp & PIPE_BPC_MASK) {
3732 case PIPE_8BPC:
3733 bpp = 24;
3734 break;
3735 case PIPE_10BPC:
3736 bpp = 30;
3737 break;
3738 case PIPE_6BPC:
3739 bpp = 18;
3740 break;
3741 case PIPE_12BPC:
3742 bpp = 36;
3743 break;
3744 default:
3745 DRM_ERROR("unknown pipe bpc value\n");
3746 bpp = 24;
3747 }
3748
Adam Jackson77ffb592010-04-12 11:38:44 -04003749 if (!lane) {
3750 /*
3751 * Account for spread spectrum to avoid
3752 * oversubscribing the link. Max center spread
3753 * is 2.5%; use 5% for safety's sake.
3754 */
3755 u32 bps = target_clock * bpp * 21 / 20;
3756 lane = bps / (link_bw * 8) + 1;
3757 }
3758
3759 intel_crtc->fdi_lanes = lane;
3760
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003761 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003762 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003763
Zhenyu Wangc038e512009-10-19 15:43:48 +08003764 /* Ironlake: try to setup display ref clock before DPLL
3765 * enabling. This is only under driver's control after
3766 * PCH B stepping, previous chipset stepping should be
3767 * ignoring this setting.
3768 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003769 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003770 temp = I915_READ(PCH_DREF_CONTROL);
3771 /* Always enable nonspread source */
3772 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3773 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3774 I915_WRITE(PCH_DREF_CONTROL, temp);
3775 POSTING_READ(PCH_DREF_CONTROL);
3776
3777 temp &= ~DREF_SSC_SOURCE_MASK;
3778 temp |= DREF_SSC_SOURCE_ENABLE;
3779 I915_WRITE(PCH_DREF_CONTROL, temp);
3780 POSTING_READ(PCH_DREF_CONTROL);
3781
3782 udelay(200);
3783
3784 if (is_edp) {
3785 if (dev_priv->lvds_use_ssc) {
3786 temp |= DREF_SSC1_ENABLE;
3787 I915_WRITE(PCH_DREF_CONTROL, temp);
3788 POSTING_READ(PCH_DREF_CONTROL);
3789
3790 udelay(200);
3791
3792 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3793 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3794 I915_WRITE(PCH_DREF_CONTROL, temp);
3795 POSTING_READ(PCH_DREF_CONTROL);
3796 } else {
3797 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3798 I915_WRITE(PCH_DREF_CONTROL, temp);
3799 POSTING_READ(PCH_DREF_CONTROL);
3800 }
3801 }
3802 }
3803
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003804 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003805 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003806 if (has_reduced_clock)
3807 fp2 = (1 << reduced_clock.n) << 16 |
3808 reduced_clock.m1 << 8 | reduced_clock.m2;
3809 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003810 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003811 if (has_reduced_clock)
3812 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3813 reduced_clock.m2;
3814 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003815
Eric Anholtbad720f2009-10-22 16:11:14 -07003816 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003817 dpll = DPLL_VGA_MODE_DIS;
3818
Jesse Barnes79e53942008-11-07 14:24:08 -08003819 if (IS_I9XX(dev)) {
3820 if (is_lvds)
3821 dpll |= DPLLB_MODE_LVDS;
3822 else
3823 dpll |= DPLLB_MODE_DAC_SERIAL;
3824 if (is_sdvo) {
3825 dpll |= DPLL_DVO_HIGH_SPEED;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003826 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
Sean Young942642a2009-08-06 17:35:50 +08003827 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003828 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtbad720f2009-10-22 16:11:14 -07003829 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003830 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08003831 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003832 if (is_dp)
3833 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003834
3835 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003836 if (IS_PINEVIEW(dev))
3837 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003838 else {
Shaohua Li21778322009-02-23 15:19:16 +08003839 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003840 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003841 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003842 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003843 if (IS_G4X(dev) && has_reduced_clock)
3844 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003845 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003846 switch (clock.p2) {
3847 case 5:
3848 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3849 break;
3850 case 7:
3851 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3852 break;
3853 case 10:
3854 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3855 break;
3856 case 14:
3857 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3858 break;
3859 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003860 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003861 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3862 } else {
3863 if (is_lvds) {
3864 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3865 } else {
3866 if (clock.p1 == 2)
3867 dpll |= PLL_P1_DIVIDE_BY_TWO;
3868 else
3869 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3870 if (clock.p2 == 4)
3871 dpll |= PLL_P2_DIVIDE_BY_4;
3872 }
3873 }
3874
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003875 if (is_sdvo && is_tv)
3876 dpll |= PLL_REF_INPUT_TVCLKINBC;
3877 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003878 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003879 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003880 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003881 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003882 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003883 else
3884 dpll |= PLL_REF_INPUT_DREFCLK;
3885
3886 /* setup pipeconf */
3887 pipeconf = I915_READ(pipeconf_reg);
3888
3889 /* Set up the display plane register */
3890 dspcntr = DISPPLANE_GAMMA_ENABLE;
3891
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003892 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003893 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003894 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003895 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003896 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003897 else
3898 dspcntr |= DISPPLANE_SEL_PIPE_B;
3899 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003900
3901 if (pipe == 0 && !IS_I965G(dev)) {
3902 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3903 * core speed.
3904 *
3905 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3906 * pipe == 0 check?
3907 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003908 if (mode->clock >
3909 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003910 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3911 else
3912 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3913 }
3914
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003915 dspcntr |= DISPLAY_PLANE_ENABLE;
3916 pipeconf |= PIPEACONF_ENABLE;
3917 dpll |= DPLL_VCO_ENABLE;
3918
3919
Jesse Barnes79e53942008-11-07 14:24:08 -08003920 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003921 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003922 I915_WRITE(PFIT_CONTROL, 0);
3923
Zhao Yakui28c97732009-10-09 11:39:41 +08003924 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003925 drm_mode_debug_printmodeline(mode);
3926
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003927 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003928 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003929 fp_reg = pch_fp_reg;
3930 dpll_reg = pch_dpll_reg;
3931 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003932
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003933 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003934 ironlake_disable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003935 } else if ((dpll & DPLL_VCO_ENABLE)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003936 I915_WRITE(fp_reg, fp);
3937 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3938 I915_READ(dpll_reg);
3939 udelay(150);
3940 }
3941
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003942 /* enable transcoder DPLL */
3943 if (HAS_PCH_CPT(dev)) {
3944 temp = I915_READ(PCH_DPLL_SEL);
3945 if (trans_dpll_sel == 0)
3946 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3947 else
3948 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3949 I915_WRITE(PCH_DPLL_SEL, temp);
3950 I915_READ(PCH_DPLL_SEL);
3951 udelay(150);
3952 }
3953
Eric Anholt7b824ec2010-07-26 14:49:07 -07003954 if (HAS_PCH_SPLIT(dev)) {
3955 pipeconf &= ~PIPE_ENABLE_DITHER;
3956 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3957 }
3958
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3960 * This is an exception to the general rule that mode_set doesn't turn
3961 * things on.
3962 */
3963 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08003964 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08003965
Eric Anholtbad720f2009-10-22 16:11:14 -07003966 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08003967 lvds_reg = PCH_LVDS;
3968
3969 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04003970 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003971 if (pipe == 1) {
3972 if (HAS_PCH_CPT(dev))
3973 lvds |= PORT_TRANS_B_SEL_CPT;
3974 else
3975 lvds |= LVDS_PIPEB_SELECT;
3976 } else {
3977 if (HAS_PCH_CPT(dev))
3978 lvds &= ~PORT_TRANS_SEL_MASK;
3979 else
3980 lvds &= ~LVDS_PIPEB_SELECT;
3981 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003982 /* set the corresponsding LVDS_BORDER bit */
3983 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 /* Set the B0-B3 data pairs corresponding to whether we're going to
3985 * set the DPLLs for dual-channel mode or not.
3986 */
3987 if (clock.p2 == 7)
3988 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3989 else
3990 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3991
3992 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3993 * appropriately here, but we need to look more thoroughly into how
3994 * panels behave in the two modes.
3995 */
Zhao Yakui898822c2010-01-04 16:29:30 +08003996 /* set the dithering flag */
3997 if (IS_I965G(dev)) {
3998 if (dev_priv->lvds_dither) {
Adam Jackson0a31a442010-04-19 15:57:25 -04003999 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08004000 pipeconf |= PIPE_ENABLE_DITHER;
Adam Jackson0a31a442010-04-19 15:57:25 -04004001 pipeconf |= PIPE_DITHER_TYPE_ST01;
4002 } else
Zhao Yakui898822c2010-01-04 16:29:30 +08004003 lvds |= LVDS_ENABLE_DITHER;
4004 } else {
Eric Anholt7b824ec2010-07-26 14:49:07 -07004005 if (!HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08004006 lvds &= ~LVDS_ENABLE_DITHER;
Eric Anholt7b824ec2010-07-26 14:49:07 -07004007 }
Zhao Yakui898822c2010-01-04 16:29:30 +08004008 }
4009 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004010 I915_WRITE(lvds_reg, lvds);
4011 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004012 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004013 if (is_dp)
4014 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004015 else if (HAS_PCH_SPLIT(dev)) {
4016 /* For non-DP output, clear any trans DP clock recovery setting.*/
4017 if (pipe == 0) {
4018 I915_WRITE(TRANSA_DATA_M1, 0);
4019 I915_WRITE(TRANSA_DATA_N1, 0);
4020 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4021 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4022 } else {
4023 I915_WRITE(TRANSB_DATA_M1, 0);
4024 I915_WRITE(TRANSB_DATA_N1, 0);
4025 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4026 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4027 }
4028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004029
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004030 if (!is_edp) {
4031 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004032 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004033 I915_READ(dpll_reg);
4034 /* Wait for the clocks to stabilize. */
4035 udelay(150);
4036
Eric Anholtbad720f2009-10-22 16:11:14 -07004037 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004038 if (is_sdvo) {
4039 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
4040 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004041 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
Zhao Yakuibb66c512009-09-10 15:45:49 +08004042 } else
4043 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004044 } else {
4045 /* write it again -- the BIOS does, after all */
4046 I915_WRITE(dpll_reg, dpll);
4047 }
4048 I915_READ(dpll_reg);
4049 /* Wait for the clocks to stabilize. */
4050 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004051 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004052
Jesse Barnes652c3932009-08-17 13:31:43 -07004053 if (is_lvds && has_reduced_clock && i915_powersave) {
4054 I915_WRITE(fp_reg + 4, fp2);
4055 intel_crtc->lowfreq_avail = true;
4056 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004057 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004058 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4059 }
4060 } else {
4061 I915_WRITE(fp_reg + 4, fp);
4062 intel_crtc->lowfreq_avail = false;
4063 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004064 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004065 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4066 }
4067 }
4068
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004069 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4070 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4071 /* the chip adds 2 halflines automatically */
4072 adjusted_mode->crtc_vdisplay -= 1;
4073 adjusted_mode->crtc_vtotal -= 1;
4074 adjusted_mode->crtc_vblank_start -= 1;
4075 adjusted_mode->crtc_vblank_end -= 1;
4076 adjusted_mode->crtc_vsync_end -= 1;
4077 adjusted_mode->crtc_vsync_start -= 1;
4078 } else
4079 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4080
Jesse Barnes79e53942008-11-07 14:24:08 -08004081 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4082 ((adjusted_mode->crtc_htotal - 1) << 16));
4083 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4084 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4085 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4086 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4087 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4088 ((adjusted_mode->crtc_vtotal - 1) << 16));
4089 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4090 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4091 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4092 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4093 /* pipesrc and dspsize control the size that is scaled from, which should
4094 * always be the user's requested size.
4095 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004096 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004097 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4098 (mode->hdisplay - 1));
4099 I915_WRITE(dsppos_reg, 0);
4100 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004101 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004102
Eric Anholtbad720f2009-10-22 16:11:14 -07004103 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004104 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4105 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4106 I915_WRITE(link_m1_reg, m_n.link_m);
4107 I915_WRITE(link_n1_reg, m_n.link_n);
4108
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004109 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004110 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004111 } else {
4112 /* enable FDI RX PLL too */
4113 temp = I915_READ(fdi_rx_reg);
4114 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004115 I915_READ(fdi_rx_reg);
4116 udelay(200);
4117
4118 /* enable FDI TX PLL too */
4119 temp = I915_READ(fdi_tx_reg);
4120 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4121 I915_READ(fdi_tx_reg);
4122
4123 /* enable FDI RX PCDCLK */
4124 temp = I915_READ(fdi_rx_reg);
4125 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4126 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004127 udelay(200);
4128 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004129 }
4130
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 I915_WRITE(pipeconf_reg, pipeconf);
4132 I915_READ(pipeconf_reg);
4133
4134 intel_wait_for_vblank(dev);
4135
Eric Anholtc2416fc2009-11-05 15:30:35 -08004136 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004137 /* enable address swizzle for tiling buffer */
4138 temp = I915_READ(DISP_ARB_CTL);
4139 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4140 }
4141
Jesse Barnes79e53942008-11-07 14:24:08 -08004142 I915_WRITE(dspcntr_reg, dspcntr);
4143
4144 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004145 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004146
4147 intel_update_watermarks(dev);
4148
Jesse Barnes79e53942008-11-07 14:24:08 -08004149 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004150
Chris Wilson1f803ee2009-06-06 09:45:59 +01004151 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004152}
4153
4154/** Loads the palette/gamma unit for the CRTC with the prepared values */
4155void intel_crtc_load_lut(struct drm_crtc *crtc)
4156{
4157 struct drm_device *dev = crtc->dev;
4158 struct drm_i915_private *dev_priv = dev->dev_private;
4159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4160 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4161 int i;
4162
4163 /* The clocks have to be on to load the palette. */
4164 if (!crtc->enabled)
4165 return;
4166
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004167 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004168 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004169 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4170 LGC_PALETTE_B;
4171
Jesse Barnes79e53942008-11-07 14:24:08 -08004172 for (i = 0; i < 256; i++) {
4173 I915_WRITE(palreg + 4 * i,
4174 (intel_crtc->lut_r[i] << 16) |
4175 (intel_crtc->lut_g[i] << 8) |
4176 intel_crtc->lut_b[i]);
4177 }
4178}
4179
Chris Wilson560b85b2010-08-07 11:01:38 +01004180static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4181{
4182 struct drm_device *dev = crtc->dev;
4183 struct drm_i915_private *dev_priv = dev->dev_private;
4184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4185 bool visible = base != 0;
4186 u32 cntl;
4187
4188 if (intel_crtc->cursor_visible == visible)
4189 return;
4190
4191 cntl = I915_READ(CURACNTR);
4192 if (visible) {
4193 /* On these chipsets we can only modify the base whilst
4194 * the cursor is disabled.
4195 */
4196 I915_WRITE(CURABASE, base);
4197
4198 cntl &= ~(CURSOR_FORMAT_MASK);
4199 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4200 cntl |= CURSOR_ENABLE |
4201 CURSOR_GAMMA_ENABLE |
4202 CURSOR_FORMAT_ARGB;
4203 } else
4204 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4205 I915_WRITE(CURACNTR, cntl);
4206
4207 intel_crtc->cursor_visible = visible;
4208}
4209
4210static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4215 int pipe = intel_crtc->pipe;
4216 bool visible = base != 0;
4217
4218 if (intel_crtc->cursor_visible != visible) {
4219 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4220 if (base) {
4221 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4222 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4223 cntl |= pipe << 28; /* Connect to correct pipe */
4224 } else {
4225 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4226 cntl |= CURSOR_MODE_DISABLE;
4227 }
4228 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4229
4230 intel_crtc->cursor_visible = visible;
4231 }
4232 /* and commit changes on next vblank */
4233 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4234}
4235
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004236/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4237static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4238{
4239 struct drm_device *dev = crtc->dev;
4240 struct drm_i915_private *dev_priv = dev->dev_private;
4241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4242 int pipe = intel_crtc->pipe;
4243 int x = intel_crtc->cursor_x;
4244 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004245 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004246 bool visible;
4247
4248 pos = 0;
4249
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004250 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004251 base = intel_crtc->cursor_addr;
4252 if (x > (int) crtc->fb->width)
4253 base = 0;
4254
4255 if (y > (int) crtc->fb->height)
4256 base = 0;
4257 } else
4258 base = 0;
4259
4260 if (x < 0) {
4261 if (x + intel_crtc->cursor_width < 0)
4262 base = 0;
4263
4264 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4265 x = -x;
4266 }
4267 pos |= x << CURSOR_X_SHIFT;
4268
4269 if (y < 0) {
4270 if (y + intel_crtc->cursor_height < 0)
4271 base = 0;
4272
4273 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4274 y = -y;
4275 }
4276 pos |= y << CURSOR_Y_SHIFT;
4277
4278 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004279 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004280 return;
4281
4282 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004283 if (IS_845G(dev) || IS_I865G(dev))
4284 i845_update_cursor(crtc, base);
4285 else
4286 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004287
4288 if (visible)
4289 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4290}
4291
Jesse Barnes79e53942008-11-07 14:24:08 -08004292static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4293 struct drm_file *file_priv,
4294 uint32_t handle,
4295 uint32_t width, uint32_t height)
4296{
4297 struct drm_device *dev = crtc->dev;
4298 struct drm_i915_private *dev_priv = dev->dev_private;
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct drm_gem_object *bo;
4301 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004302 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004303 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004304
Zhao Yakui28c97732009-10-09 11:39:41 +08004305 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004306
4307 /* if we want to turn off the cursor ignore width and height */
4308 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004309 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004310 addr = 0;
4311 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004312 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004313 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004314 }
4315
4316 /* Currently we only support 64x64 cursors */
4317 if (width != 64 || height != 64) {
4318 DRM_ERROR("we currently only support 64x64 cursors\n");
4319 return -EINVAL;
4320 }
4321
4322 bo = drm_gem_object_lookup(dev, file_priv, handle);
4323 if (!bo)
4324 return -ENOENT;
4325
Daniel Vetter23010e42010-03-08 13:35:02 +01004326 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004327
4328 if (bo->size < width * height * 4) {
4329 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004330 ret = -ENOMEM;
4331 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004332 }
4333
Dave Airlie71acb5e2008-12-30 20:31:46 +10004334 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004335 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004336 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004337 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4338 if (ret) {
4339 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004340 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004341 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004342
4343 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4344 if (ret) {
4345 DRM_ERROR("failed to move cursor bo into the GTT\n");
4346 goto fail_unpin;
4347 }
4348
Jesse Barnes79e53942008-11-07 14:24:08 -08004349 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004350 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004351 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004352 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004353 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4354 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004355 if (ret) {
4356 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004357 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004358 }
4359 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004360 }
4361
Jesse Barnes14b60392009-05-20 16:47:08 -04004362 if (!IS_I9XX(dev))
4363 I915_WRITE(CURSIZE, (height << 12) | width);
4364
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004365 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004366 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004367 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004368 if (intel_crtc->cursor_bo != bo)
4369 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4370 } else
4371 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004372 drm_gem_object_unreference(intel_crtc->cursor_bo);
4373 }
Jesse Barnes80824002009-09-10 15:28:06 -07004374
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004375 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004376
4377 intel_crtc->cursor_addr = addr;
4378 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004379 intel_crtc->cursor_width = width;
4380 intel_crtc->cursor_height = height;
4381
4382 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004383
Jesse Barnes79e53942008-11-07 14:24:08 -08004384 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004385fail_unpin:
4386 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004387fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004388 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004389fail:
4390 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004391 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004392}
4393
4394static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4395{
Jesse Barnes79e53942008-11-07 14:24:08 -08004396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004397
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004398 intel_crtc->cursor_x = x;
4399 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004400
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004401 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004402
4403 return 0;
4404}
4405
4406/** Sets the color ramps on behalf of RandR */
4407void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4408 u16 blue, int regno)
4409{
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4411
4412 intel_crtc->lut_r[regno] = red >> 8;
4413 intel_crtc->lut_g[regno] = green >> 8;
4414 intel_crtc->lut_b[regno] = blue >> 8;
4415}
4416
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004417void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4418 u16 *blue, int regno)
4419{
4420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4421
4422 *red = intel_crtc->lut_r[regno] << 8;
4423 *green = intel_crtc->lut_g[regno] << 8;
4424 *blue = intel_crtc->lut_b[regno] << 8;
4425}
4426
Jesse Barnes79e53942008-11-07 14:24:08 -08004427static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
4428 u16 *blue, uint32_t size)
4429{
4430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4431 int i;
4432
4433 if (size != 256)
4434 return;
4435
4436 for (i = 0; i < 256; i++) {
4437 intel_crtc->lut_r[i] = red[i] >> 8;
4438 intel_crtc->lut_g[i] = green[i] >> 8;
4439 intel_crtc->lut_b[i] = blue[i] >> 8;
4440 }
4441
4442 intel_crtc_load_lut(crtc);
4443}
4444
4445/**
4446 * Get a pipe with a simple mode set on it for doing load-based monitor
4447 * detection.
4448 *
4449 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004450 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004451 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004452 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004453 * configured for it. In the future, it could choose to temporarily disable
4454 * some outputs to free up a pipe for its use.
4455 *
4456 * \return crtc, or NULL if no pipes are available.
4457 */
4458
4459/* VESA 640x480x72Hz mode to set on the pipe */
4460static struct drm_display_mode load_detect_mode = {
4461 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4462 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4463};
4464
Eric Anholt21d40d32010-03-25 11:11:14 -07004465struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004466 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004467 struct drm_display_mode *mode,
4468 int *dpms_mode)
4469{
4470 struct intel_crtc *intel_crtc;
4471 struct drm_crtc *possible_crtc;
4472 struct drm_crtc *supported_crtc =NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004473 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004474 struct drm_crtc *crtc = NULL;
4475 struct drm_device *dev = encoder->dev;
4476 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4477 struct drm_crtc_helper_funcs *crtc_funcs;
4478 int i = -1;
4479
4480 /*
4481 * Algorithm gets a little messy:
4482 * - if the connector already has an assigned crtc, use it (but make
4483 * sure it's on first)
4484 * - try to find the first unused crtc that can drive this connector,
4485 * and use that if we find one
4486 * - if there are no unused crtcs available, try to use the first
4487 * one we found that supports the connector
4488 */
4489
4490 /* See if we already have a CRTC for this connector */
4491 if (encoder->crtc) {
4492 crtc = encoder->crtc;
4493 /* Make sure the crtc and connector are running */
4494 intel_crtc = to_intel_crtc(crtc);
4495 *dpms_mode = intel_crtc->dpms_mode;
4496 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4497 crtc_funcs = crtc->helper_private;
4498 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4499 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4500 }
4501 return crtc;
4502 }
4503
4504 /* Find an unused one (if possible) */
4505 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4506 i++;
4507 if (!(encoder->possible_crtcs & (1 << i)))
4508 continue;
4509 if (!possible_crtc->enabled) {
4510 crtc = possible_crtc;
4511 break;
4512 }
4513 if (!supported_crtc)
4514 supported_crtc = possible_crtc;
4515 }
4516
4517 /*
4518 * If we didn't find an unused CRTC, don't use any.
4519 */
4520 if (!crtc) {
4521 return NULL;
4522 }
4523
4524 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004525 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004526 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004527
4528 intel_crtc = to_intel_crtc(crtc);
4529 *dpms_mode = intel_crtc->dpms_mode;
4530
4531 if (!crtc->enabled) {
4532 if (!mode)
4533 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004534 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004535 } else {
4536 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4537 crtc_funcs = crtc->helper_private;
4538 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4539 }
4540
4541 /* Add this connector to the crtc */
4542 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4543 encoder_funcs->commit(encoder);
4544 }
4545 /* let the connector get through one full cycle before testing */
4546 intel_wait_for_vblank(dev);
4547
4548 return crtc;
4549}
4550
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004551void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4552 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004553{
Eric Anholt21d40d32010-03-25 11:11:14 -07004554 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 struct drm_device *dev = encoder->dev;
4556 struct drm_crtc *crtc = encoder->crtc;
4557 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4558 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4559
Eric Anholt21d40d32010-03-25 11:11:14 -07004560 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004561 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004562 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004563 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004564 crtc->enabled = drm_helper_crtc_in_use(crtc);
4565 drm_helper_disable_unused_functions(dev);
4566 }
4567
Eric Anholtc751ce42010-03-25 11:48:48 -07004568 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004569 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4570 if (encoder->crtc == crtc)
4571 encoder_funcs->dpms(encoder, dpms_mode);
4572 crtc_funcs->dpms(crtc, dpms_mode);
4573 }
4574}
4575
4576/* Returns the clock of the currently programmed mode of the given pipe. */
4577static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4578{
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4581 int pipe = intel_crtc->pipe;
4582 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4583 u32 fp;
4584 intel_clock_t clock;
4585
4586 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4587 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4588 else
4589 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4590
4591 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004592 if (IS_PINEVIEW(dev)) {
4593 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4594 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004595 } else {
4596 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4597 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4598 }
4599
Jesse Barnes79e53942008-11-07 14:24:08 -08004600 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004601 if (IS_PINEVIEW(dev))
4602 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4603 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004604 else
4605 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 DPLL_FPA01_P1_POST_DIV_SHIFT);
4607
4608 switch (dpll & DPLL_MODE_MASK) {
4609 case DPLLB_MODE_DAC_SERIAL:
4610 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4611 5 : 10;
4612 break;
4613 case DPLLB_MODE_LVDS:
4614 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4615 7 : 14;
4616 break;
4617 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004618 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4620 return 0;
4621 }
4622
4623 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004624 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004625 } else {
4626 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4627
4628 if (is_lvds) {
4629 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4630 DPLL_FPA01_P1_POST_DIV_SHIFT);
4631 clock.p2 = 14;
4632
4633 if ((dpll & PLL_REF_INPUT_MASK) ==
4634 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4635 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004636 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004637 } else
Shaohua Li21778322009-02-23 15:19:16 +08004638 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004639 } else {
4640 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4641 clock.p1 = 2;
4642 else {
4643 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4644 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4645 }
4646 if (dpll & PLL_P2_DIVIDE_BY_4)
4647 clock.p2 = 4;
4648 else
4649 clock.p2 = 2;
4650
Shaohua Li21778322009-02-23 15:19:16 +08004651 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 }
4653 }
4654
4655 /* XXX: It would be nice to validate the clocks, but we can't reuse
4656 * i830PllIsValid() because it relies on the xf86_config connector
4657 * configuration being accurate, which it isn't necessarily.
4658 */
4659
4660 return clock.dot;
4661}
4662
4663/** Returns the currently programmed mode of the given pipe. */
4664struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4665 struct drm_crtc *crtc)
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
4668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4669 int pipe = intel_crtc->pipe;
4670 struct drm_display_mode *mode;
4671 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4672 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4673 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4674 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4675
4676 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4677 if (!mode)
4678 return NULL;
4679
4680 mode->clock = intel_crtc_clock_get(dev, crtc);
4681 mode->hdisplay = (htot & 0xffff) + 1;
4682 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4683 mode->hsync_start = (hsync & 0xffff) + 1;
4684 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4685 mode->vdisplay = (vtot & 0xffff) + 1;
4686 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4687 mode->vsync_start = (vsync & 0xffff) + 1;
4688 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4689
4690 drm_mode_set_name(mode);
4691 drm_mode_set_crtcinfo(mode, 0);
4692
4693 return mode;
4694}
4695
Jesse Barnes652c3932009-08-17 13:31:43 -07004696#define GPU_IDLE_TIMEOUT 500 /* ms */
4697
4698/* When this timer fires, we've been idle for awhile */
4699static void intel_gpu_idle_timer(unsigned long arg)
4700{
4701 struct drm_device *dev = (struct drm_device *)arg;
4702 drm_i915_private_t *dev_priv = dev->dev_private;
4703
Zhao Yakui44d98a62009-10-09 11:39:40 +08004704 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004705
4706 dev_priv->busy = false;
4707
Eric Anholt01dfba92009-09-06 15:18:53 -07004708 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004709}
4710
Jesse Barnes652c3932009-08-17 13:31:43 -07004711#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4712
4713static void intel_crtc_idle_timer(unsigned long arg)
4714{
4715 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4716 struct drm_crtc *crtc = &intel_crtc->base;
4717 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4718
Zhao Yakui44d98a62009-10-09 11:39:40 +08004719 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004720
4721 intel_crtc->busy = false;
4722
Eric Anholt01dfba92009-09-06 15:18:53 -07004723 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004724}
4725
4726static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4727{
4728 struct drm_device *dev = crtc->dev;
4729 drm_i915_private_t *dev_priv = dev->dev_private;
4730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4731 int pipe = intel_crtc->pipe;
4732 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4733 int dpll = I915_READ(dpll_reg);
4734
Eric Anholtbad720f2009-10-22 16:11:14 -07004735 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004736 return;
4737
4738 if (!dev_priv->lvds_downclock_avail)
4739 return;
4740
4741 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004742 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004743
4744 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004745 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4746 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004747
4748 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4749 I915_WRITE(dpll_reg, dpll);
4750 dpll = I915_READ(dpll_reg);
4751 intel_wait_for_vblank(dev);
4752 dpll = I915_READ(dpll_reg);
4753 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004754 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004755
4756 /* ...and lock them again */
4757 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4758 }
4759
4760 /* Schedule downclock */
4761 if (schedule)
4762 mod_timer(&intel_crtc->idle_timer, jiffies +
4763 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4764}
4765
4766static void intel_decrease_pllclock(struct drm_crtc *crtc)
4767{
4768 struct drm_device *dev = crtc->dev;
4769 drm_i915_private_t *dev_priv = dev->dev_private;
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4771 int pipe = intel_crtc->pipe;
4772 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4773 int dpll = I915_READ(dpll_reg);
4774
Eric Anholtbad720f2009-10-22 16:11:14 -07004775 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004776 return;
4777
4778 if (!dev_priv->lvds_downclock_avail)
4779 return;
4780
4781 /*
4782 * Since this is called by a timer, we should never get here in
4783 * the manual case.
4784 */
4785 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004786 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004787
4788 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004789 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4790 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004791
4792 dpll |= DISPLAY_RATE_SELECT_FPA1;
4793 I915_WRITE(dpll_reg, dpll);
4794 dpll = I915_READ(dpll_reg);
4795 intel_wait_for_vblank(dev);
4796 dpll = I915_READ(dpll_reg);
4797 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004798 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004799
4800 /* ...and lock them again */
4801 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4802 }
4803
4804}
4805
4806/**
4807 * intel_idle_update - adjust clocks for idleness
4808 * @work: work struct
4809 *
4810 * Either the GPU or display (or both) went idle. Check the busy status
4811 * here and adjust the CRTC and GPU clocks as necessary.
4812 */
4813static void intel_idle_update(struct work_struct *work)
4814{
4815 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4816 idle_work);
4817 struct drm_device *dev = dev_priv->dev;
4818 struct drm_crtc *crtc;
4819 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004820 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004821
4822 if (!i915_powersave)
4823 return;
4824
4825 mutex_lock(&dev->struct_mutex);
4826
Jesse Barnes7648fa92010-05-20 14:28:11 -07004827 i915_update_gfx_val(dev_priv);
4828
Jesse Barnes652c3932009-08-17 13:31:43 -07004829 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4830 /* Skip inactive CRTCs */
4831 if (!crtc->fb)
4832 continue;
4833
Li Peng45ac22c2010-06-12 23:38:35 +08004834 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004835 intel_crtc = to_intel_crtc(crtc);
4836 if (!intel_crtc->busy)
4837 intel_decrease_pllclock(crtc);
4838 }
4839
Li Peng45ac22c2010-06-12 23:38:35 +08004840 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4841 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4842 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4843 }
4844
Jesse Barnes652c3932009-08-17 13:31:43 -07004845 mutex_unlock(&dev->struct_mutex);
4846}
4847
4848/**
4849 * intel_mark_busy - mark the GPU and possibly the display busy
4850 * @dev: drm device
4851 * @obj: object we're operating on
4852 *
4853 * Callers can use this function to indicate that the GPU is busy processing
4854 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4855 * buffer), we'll also mark the display as busy, so we know to increase its
4856 * clock frequency.
4857 */
4858void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4859{
4860 drm_i915_private_t *dev_priv = dev->dev_private;
4861 struct drm_crtc *crtc = NULL;
4862 struct intel_framebuffer *intel_fb;
4863 struct intel_crtc *intel_crtc;
4864
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004865 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4866 return;
4867
Li Peng060e6452010-02-10 01:54:24 +08004868 if (!dev_priv->busy) {
4869 if (IS_I945G(dev) || IS_I945GM(dev)) {
4870 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004871
Li Peng060e6452010-02-10 01:54:24 +08004872 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4873 fw_blc_self = I915_READ(FW_BLC_SELF);
4874 fw_blc_self &= ~FW_BLC_SELF_EN;
4875 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4876 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004877 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004878 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004879 mod_timer(&dev_priv->idle_timer, jiffies +
4880 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004881
4882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4883 if (!crtc->fb)
4884 continue;
4885
4886 intel_crtc = to_intel_crtc(crtc);
4887 intel_fb = to_intel_framebuffer(crtc->fb);
4888 if (intel_fb->obj == obj) {
4889 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004890 if (IS_I945G(dev) || IS_I945GM(dev)) {
4891 u32 fw_blc_self;
4892
4893 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4894 fw_blc_self = I915_READ(FW_BLC_SELF);
4895 fw_blc_self &= ~FW_BLC_SELF_EN;
4896 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4897 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004898 /* Non-busy -> busy, upclock */
4899 intel_increase_pllclock(crtc, true);
4900 intel_crtc->busy = true;
4901 } else {
4902 /* Busy -> busy, put off timer */
4903 mod_timer(&intel_crtc->idle_timer, jiffies +
4904 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4905 }
4906 }
4907 }
4908}
4909
Jesse Barnes79e53942008-11-07 14:24:08 -08004910static void intel_crtc_destroy(struct drm_crtc *crtc)
4911{
4912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4913
4914 drm_crtc_cleanup(crtc);
4915 kfree(intel_crtc);
4916}
4917
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004918struct intel_unpin_work {
4919 struct work_struct work;
4920 struct drm_device *dev;
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004921 struct drm_gem_object *old_fb_obj;
4922 struct drm_gem_object *pending_flip_obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004923 struct drm_pending_vblank_event *event;
4924 int pending;
4925};
4926
4927static void intel_unpin_work_fn(struct work_struct *__work)
4928{
4929 struct intel_unpin_work *work =
4930 container_of(__work, struct intel_unpin_work, work);
4931
4932 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004933 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004934 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004935 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004936 mutex_unlock(&work->dev->struct_mutex);
4937 kfree(work);
4938}
4939
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004940static void do_intel_finish_page_flip(struct drm_device *dev,
4941 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004942{
4943 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4945 struct intel_unpin_work *work;
4946 struct drm_i915_gem_object *obj_priv;
4947 struct drm_pending_vblank_event *e;
4948 struct timeval now;
4949 unsigned long flags;
4950
4951 /* Ignore early vblank irqs */
4952 if (intel_crtc == NULL)
4953 return;
4954
4955 spin_lock_irqsave(&dev->event_lock, flags);
4956 work = intel_crtc->unpin_work;
4957 if (work == NULL || !work->pending) {
4958 spin_unlock_irqrestore(&dev->event_lock, flags);
4959 return;
4960 }
4961
4962 intel_crtc->unpin_work = NULL;
4963 drm_vblank_put(dev, intel_crtc->pipe);
4964
4965 if (work->event) {
4966 e = work->event;
4967 do_gettimeofday(&now);
4968 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4969 e->event.tv_sec = now.tv_sec;
4970 e->event.tv_usec = now.tv_usec;
4971 list_add_tail(&e->base.link,
4972 &e->base.file_priv->event_list);
4973 wake_up_interruptible(&e->base.file_priv->event_wait);
4974 }
4975
4976 spin_unlock_irqrestore(&dev->event_lock, flags);
4977
Daniel Vetter23010e42010-03-08 13:35:02 +01004978 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004979
4980 /* Initial scanout buffer will have a 0 pending flip count */
4981 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4982 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004983 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4984 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004985
4986 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004987}
4988
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004989void intel_finish_page_flip(struct drm_device *dev, int pipe)
4990{
4991 drm_i915_private_t *dev_priv = dev->dev_private;
4992 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4993
4994 do_intel_finish_page_flip(dev, crtc);
4995}
4996
4997void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4998{
4999 drm_i915_private_t *dev_priv = dev->dev_private;
5000 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5001
5002 do_intel_finish_page_flip(dev, crtc);
5003}
5004
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005005void intel_prepare_page_flip(struct drm_device *dev, int plane)
5006{
5007 drm_i915_private_t *dev_priv = dev->dev_private;
5008 struct intel_crtc *intel_crtc =
5009 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5010 unsigned long flags;
5011
5012 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005013 if (intel_crtc->unpin_work) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005014 intel_crtc->unpin_work->pending = 1;
Jesse Barnesde3f4402010-01-14 13:18:02 -08005015 } else {
5016 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5017 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005018 spin_unlock_irqrestore(&dev->event_lock, flags);
5019}
5020
5021static int intel_crtc_page_flip(struct drm_crtc *crtc,
5022 struct drm_framebuffer *fb,
5023 struct drm_pending_vblank_event *event)
5024{
5025 struct drm_device *dev = crtc->dev;
5026 struct drm_i915_private *dev_priv = dev->dev_private;
5027 struct intel_framebuffer *intel_fb;
5028 struct drm_i915_gem_object *obj_priv;
5029 struct drm_gem_object *obj;
5030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5031 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005032 unsigned long flags, offset;
Zhenyu Wangaacef092010-02-09 09:46:20 +08005033 int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
5034 int ret, pipesrc;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005035 u32 flip_mask;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005036
5037 work = kzalloc(sizeof *work, GFP_KERNEL);
5038 if (work == NULL)
5039 return -ENOMEM;
5040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005041 work->event = event;
5042 work->dev = crtc->dev;
5043 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005044 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005045 INIT_WORK(&work->work, intel_unpin_work_fn);
5046
5047 /* We borrow the event spin lock for protecting unpin_work */
5048 spin_lock_irqsave(&dev->event_lock, flags);
5049 if (intel_crtc->unpin_work) {
5050 spin_unlock_irqrestore(&dev->event_lock, flags);
5051 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005052
5053 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005054 return -EBUSY;
5055 }
5056 intel_crtc->unpin_work = work;
5057 spin_unlock_irqrestore(&dev->event_lock, flags);
5058
5059 intel_fb = to_intel_framebuffer(fb);
5060 obj = intel_fb->obj;
5061
Chris Wilson468f0b42010-05-27 13:18:13 +01005062 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005063 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005064 if (ret)
5065 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005066
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005067 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005068 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005069 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005070
5071 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005072 ret = i915_gem_object_flush_write_domain(obj);
5073 if (ret)
5074 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005075
5076 ret = drm_vblank_get(dev, intel_crtc->pipe);
5077 if (ret)
5078 goto cleanup_objs;
5079
Daniel Vetter23010e42010-03-08 13:35:02 +01005080 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005081 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005082 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005083
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005084 if (intel_crtc->plane)
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005085 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005086 else
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005087 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005088
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005089 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5090 BEGIN_LP_RING(2);
5091 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5092 OUT_RING(0);
5093 ADVANCE_LP_RING();
5094 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005095
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005096 /* Offset into the new buffer for cases of shared fbs between CRTCs */
5097 offset = obj_priv->gtt_offset;
5098 offset += (crtc->y * fb->pitch) + (crtc->x * (fb->bits_per_pixel) / 8);
5099
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005100 BEGIN_LP_RING(4);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005101 if (IS_I965G(dev)) {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005102 OUT_RING(MI_DISPLAY_FLIP |
5103 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5104 OUT_RING(fb->pitch);
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005105 OUT_RING(offset | obj_priv->tiling_mode);
Zhenyu Wangaacef092010-02-09 09:46:20 +08005106 pipesrc = I915_READ(pipesrc_reg);
5107 OUT_RING(pipesrc & 0x0fff0fff);
Daniel Vetter69d0b962010-08-04 21:22:09 +02005108 } else if (IS_GEN3(dev)) {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005109 OUT_RING(MI_DISPLAY_FLIP_I915 |
5110 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5111 OUT_RING(fb->pitch);
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005112 OUT_RING(offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005113 OUT_RING(MI_NOOP);
Daniel Vetter69d0b962010-08-04 21:22:09 +02005114 } else {
5115 OUT_RING(MI_DISPLAY_FLIP |
5116 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5117 OUT_RING(fb->pitch);
5118 OUT_RING(offset);
5119 OUT_RING(MI_NOOP);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005120 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005121 ADVANCE_LP_RING();
5122
5123 mutex_unlock(&dev->struct_mutex);
5124
Jesse Barnese5510fa2010-07-01 16:48:37 -07005125 trace_i915_flip_request(intel_crtc->plane, obj);
5126
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005127 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005128
5129cleanup_objs:
5130 drm_gem_object_unreference(work->old_fb_obj);
5131 drm_gem_object_unreference(obj);
5132cleanup_work:
5133 mutex_unlock(&dev->struct_mutex);
5134
5135 spin_lock_irqsave(&dev->event_lock, flags);
5136 intel_crtc->unpin_work = NULL;
5137 spin_unlock_irqrestore(&dev->event_lock, flags);
5138
5139 kfree(work);
5140
5141 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005142}
5143
Jesse Barnes79e53942008-11-07 14:24:08 -08005144static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5145 .dpms = intel_crtc_dpms,
5146 .mode_fixup = intel_crtc_mode_fixup,
5147 .mode_set = intel_crtc_mode_set,
5148 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005149 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Jesse Barnes79e53942008-11-07 14:24:08 -08005150 .prepare = intel_crtc_prepare,
5151 .commit = intel_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10005152 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005153};
5154
5155static const struct drm_crtc_funcs intel_crtc_funcs = {
5156 .cursor_set = intel_crtc_cursor_set,
5157 .cursor_move = intel_crtc_cursor_move,
5158 .gamma_set = intel_crtc_gamma_set,
5159 .set_config = drm_crtc_helper_set_config,
5160 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005161 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005162};
5163
5164
Hannes Ederb358d0a2008-12-18 21:18:47 +01005165static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005166{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005167 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005168 struct intel_crtc *intel_crtc;
5169 int i;
5170
5171 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5172 if (intel_crtc == NULL)
5173 return;
5174
5175 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5176
5177 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5178 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005179 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 for (i = 0; i < 256; i++) {
5181 intel_crtc->lut_r[i] = i;
5182 intel_crtc->lut_g[i] = i;
5183 intel_crtc->lut_b[i] = i;
5184 }
5185
Jesse Barnes80824002009-09-10 15:28:06 -07005186 /* Swap pipes & planes for FBC on pre-965 */
5187 intel_crtc->pipe = pipe;
5188 intel_crtc->plane = pipe;
5189 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005190 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005191 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5192 }
5193
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005194 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5195 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5196 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5197 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5198
Jesse Barnes79e53942008-11-07 14:24:08 -08005199 intel_crtc->cursor_addr = 0;
5200 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
5201 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5202
Jesse Barnes652c3932009-08-17 13:31:43 -07005203 intel_crtc->busy = false;
5204
5205 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5206 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005207}
5208
Carl Worth08d7b3d2009-04-29 14:43:54 -07005209int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5210 struct drm_file *file_priv)
5211{
5212 drm_i915_private_t *dev_priv = dev->dev_private;
5213 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005214 struct drm_mode_object *drmmode_obj;
5215 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005216
5217 if (!dev_priv) {
5218 DRM_ERROR("called with no initialization\n");
5219 return -EINVAL;
5220 }
5221
Daniel Vetterc05422d2009-08-11 16:05:30 +02005222 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5223 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005224
Daniel Vetterc05422d2009-08-11 16:05:30 +02005225 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005226 DRM_ERROR("no such CRTC id\n");
5227 return -EINVAL;
5228 }
5229
Daniel Vetterc05422d2009-08-11 16:05:30 +02005230 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5231 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005232
Daniel Vetterc05422d2009-08-11 16:05:30 +02005233 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005234}
5235
Jesse Barnes79e53942008-11-07 14:24:08 -08005236struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
5237{
5238 struct drm_crtc *crtc = NULL;
5239
5240 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5242 if (intel_crtc->pipe == pipe)
5243 break;
5244 }
5245 return crtc;
5246}
5247
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005248static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005249{
5250 int index_mask = 0;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005251 struct drm_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005252 int entry = 0;
5253
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005254 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5255 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07005256 if (type_mask & intel_encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005257 index_mask |= (1 << entry);
5258 entry++;
5259 }
5260 return index_mask;
5261}
5262
5263
5264static void intel_setup_outputs(struct drm_device *dev)
5265{
Eric Anholt725e30a2009-01-22 13:01:02 -08005266 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005267 struct drm_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005268 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005269
Zhenyu Wang541998a2009-06-05 15:38:44 +08005270 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005271 intel_lvds_init(dev);
5272
Eric Anholtbad720f2009-10-22 16:11:14 -07005273 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005274 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005275
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005276 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5277 intel_dp_init(dev, DP_A);
5278
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005279 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5280 intel_dp_init(dev, PCH_DP_D);
5281 }
5282
5283 intel_crt_init(dev);
5284
5285 if (HAS_PCH_SPLIT(dev)) {
5286 int found;
5287
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005288 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005289 /* PCH SDVOB multiplex with HDMIB */
5290 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005291 if (!found)
5292 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005293 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5294 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005295 }
5296
5297 if (I915_READ(HDMIC) & PORT_DETECTED)
5298 intel_hdmi_init(dev, HDMIC);
5299
5300 if (I915_READ(HDMID) & PORT_DETECTED)
5301 intel_hdmi_init(dev, HDMID);
5302
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005303 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5304 intel_dp_init(dev, PCH_DP_C);
5305
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005306 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005307 intel_dp_init(dev, PCH_DP_D);
5308
Zhenyu Wang103a1962009-11-27 11:44:36 +08005309 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005310 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005311
Eric Anholt725e30a2009-01-22 13:01:02 -08005312 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005313 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005314 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005315 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5316 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005317 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005318 }
Ma Ling27185ae2009-08-24 13:50:23 +08005319
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005320 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5321 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005322 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005323 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005324 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005325
5326 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005327
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005328 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5329 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005330 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005331 }
Ma Ling27185ae2009-08-24 13:50:23 +08005332
5333 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5334
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005335 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5336 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005337 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005338 }
5339 if (SUPPORTS_INTEGRATED_DP(dev)) {
5340 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005341 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005342 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005343 }
Ma Ling27185ae2009-08-24 13:50:23 +08005344
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005345 if (SUPPORTS_INTEGRATED_DP(dev) &&
5346 (I915_READ(DP_D) & DP_DETECTED)) {
5347 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005348 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005349 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005350 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005351 intel_dvo_init(dev);
5352
Zhenyu Wang103a1962009-11-27 11:44:36 +08005353 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005354 intel_tv_init(dev);
5355
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005356 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5357 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005358
Eric Anholt21d40d32010-03-25 11:11:14 -07005359 encoder->possible_crtcs = intel_encoder->crtc_mask;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005360 encoder->possible_clones = intel_encoder_clones(dev,
Eric Anholt21d40d32010-03-25 11:11:14 -07005361 intel_encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 }
5363}
5364
5365static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5366{
5367 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005368
5369 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005370 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005371
5372 kfree(intel_fb);
5373}
5374
5375static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5376 struct drm_file *file_priv,
5377 unsigned int *handle)
5378{
5379 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5380 struct drm_gem_object *object = intel_fb->obj;
5381
5382 return drm_gem_handle_create(file_priv, object, handle);
5383}
5384
5385static const struct drm_framebuffer_funcs intel_fb_funcs = {
5386 .destroy = intel_user_framebuffer_destroy,
5387 .create_handle = intel_user_framebuffer_create_handle,
5388};
5389
Dave Airlie38651672010-03-30 05:34:13 +00005390int intel_framebuffer_init(struct drm_device *dev,
5391 struct intel_framebuffer *intel_fb,
5392 struct drm_mode_fb_cmd *mode_cmd,
5393 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005394{
Jesse Barnes79e53942008-11-07 14:24:08 -08005395 int ret;
5396
Jesse Barnes79e53942008-11-07 14:24:08 -08005397 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5398 if (ret) {
5399 DRM_ERROR("framebuffer init failed %d\n", ret);
5400 return ret;
5401 }
5402
5403 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005404 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005405 return 0;
5406}
5407
Jesse Barnes79e53942008-11-07 14:24:08 -08005408static struct drm_framebuffer *
5409intel_user_framebuffer_create(struct drm_device *dev,
5410 struct drm_file *filp,
5411 struct drm_mode_fb_cmd *mode_cmd)
5412{
5413 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005414 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005415 int ret;
5416
5417 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5418 if (!obj)
5419 return NULL;
5420
Dave Airlie38651672010-03-30 05:34:13 +00005421 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5422 if (!intel_fb)
5423 return NULL;
5424
5425 ret = intel_framebuffer_init(dev, intel_fb,
5426 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005428 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005429 kfree(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005430 return NULL;
5431 }
5432
Dave Airlie38651672010-03-30 05:34:13 +00005433 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005434}
5435
Jesse Barnes79e53942008-11-07 14:24:08 -08005436static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005437 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005438 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005439};
5440
Chris Wilson9ea8d052010-01-04 18:57:56 +00005441static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005442intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005443{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005444 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005445 int ret;
5446
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005447 ctx = i915_gem_alloc_object(dev, 4096);
5448 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005449 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5450 return NULL;
5451 }
5452
5453 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005454 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005455 if (ret) {
5456 DRM_ERROR("failed to pin power context: %d\n", ret);
5457 goto err_unref;
5458 }
5459
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005460 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005461 if (ret) {
5462 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5463 goto err_unpin;
5464 }
5465 mutex_unlock(&dev->struct_mutex);
5466
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005467 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005468
5469err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005470 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005471err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005472 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005473 mutex_unlock(&dev->struct_mutex);
5474 return NULL;
5475}
5476
Jesse Barnes7648fa92010-05-20 14:28:11 -07005477bool ironlake_set_drps(struct drm_device *dev, u8 val)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 u16 rgvswctl;
5481
5482 rgvswctl = I915_READ16(MEMSWCTL);
5483 if (rgvswctl & MEMCTL_CMD_STS) {
5484 DRM_DEBUG("gpu busy, RCS change rejected\n");
5485 return false; /* still busy with another command */
5486 }
5487
5488 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5489 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5490 I915_WRITE16(MEMSWCTL, rgvswctl);
5491 POSTING_READ16(MEMSWCTL);
5492
5493 rgvswctl |= MEMCTL_CMD_STS;
5494 I915_WRITE16(MEMSWCTL, rgvswctl);
5495
5496 return true;
5497}
5498
Jesse Barnesf97108d2010-01-29 11:27:07 -08005499void ironlake_enable_drps(struct drm_device *dev)
5500{
5501 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005502 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005503 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005504
5505 /* 100ms RC evaluation intervals */
5506 I915_WRITE(RCUPEI, 100000);
5507 I915_WRITE(RCDNEI, 100000);
5508
5509 /* Set max/min thresholds to 90ms and 80ms respectively */
5510 I915_WRITE(RCBMAXAVG, 90000);
5511 I915_WRITE(RCBMINAVG, 80000);
5512
5513 I915_WRITE(MEMIHYST, 1);
5514
5515 /* Set up min, max, and cur for interrupt handling */
5516 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5517 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5518 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5519 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005520 fstart = fmax;
5521
Jesse Barnesf97108d2010-01-29 11:27:07 -08005522 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5523 PXVFREQ_PX_SHIFT;
5524
Jesse Barnes7648fa92010-05-20 14:28:11 -07005525 dev_priv->fmax = fstart; /* IPS callback will increase this */
5526 dev_priv->fstart = fstart;
5527
5528 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005529 dev_priv->min_delay = fmin;
5530 dev_priv->cur_delay = fstart;
5531
Jesse Barnes7648fa92010-05-20 14:28:11 -07005532 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5533 fstart);
5534
Jesse Barnesf97108d2010-01-29 11:27:07 -08005535 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5536
5537 /*
5538 * Interrupts will be enabled in ironlake_irq_postinstall
5539 */
5540
5541 I915_WRITE(VIDSTART, vstart);
5542 POSTING_READ(VIDSTART);
5543
5544 rgvmodectl |= MEMMODE_SWMODE_EN;
5545 I915_WRITE(MEMMODECTL, rgvmodectl);
5546
Chris Wilson913d8d12010-08-07 11:01:35 +01005547 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
5548 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005549 msleep(1);
5550
Jesse Barnes7648fa92010-05-20 14:28:11 -07005551 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005552
Jesse Barnes7648fa92010-05-20 14:28:11 -07005553 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5554 I915_READ(0x112e0);
5555 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5556 dev_priv->last_count2 = I915_READ(0x112f4);
5557 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005558}
5559
5560void ironlake_disable_drps(struct drm_device *dev)
5561{
5562 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005563 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005564
5565 /* Ack interrupts, disable EFC interrupt */
5566 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5567 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5568 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5569 I915_WRITE(DEIIR, DE_PCU_EVENT);
5570 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5571
5572 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005573 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005574 msleep(1);
5575 rgvswctl |= MEMCTL_CMD_STS;
5576 I915_WRITE(MEMSWCTL, rgvswctl);
5577 msleep(1);
5578
5579}
5580
Jesse Barnes7648fa92010-05-20 14:28:11 -07005581static unsigned long intel_pxfreq(u32 vidfreq)
5582{
5583 unsigned long freq;
5584 int div = (vidfreq & 0x3f0000) >> 16;
5585 int post = (vidfreq & 0x3000) >> 12;
5586 int pre = (vidfreq & 0x7);
5587
5588 if (!pre)
5589 return 0;
5590
5591 freq = ((div * 133333) / ((1<<post) * pre));
5592
5593 return freq;
5594}
5595
5596void intel_init_emon(struct drm_device *dev)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 u32 lcfuse;
5600 u8 pxw[16];
5601 int i;
5602
5603 /* Disable to program */
5604 I915_WRITE(ECR, 0);
5605 POSTING_READ(ECR);
5606
5607 /* Program energy weights for various events */
5608 I915_WRITE(SDEW, 0x15040d00);
5609 I915_WRITE(CSIEW0, 0x007f0000);
5610 I915_WRITE(CSIEW1, 0x1e220004);
5611 I915_WRITE(CSIEW2, 0x04000004);
5612
5613 for (i = 0; i < 5; i++)
5614 I915_WRITE(PEW + (i * 4), 0);
5615 for (i = 0; i < 3; i++)
5616 I915_WRITE(DEW + (i * 4), 0);
5617
5618 /* Program P-state weights to account for frequency power adjustment */
5619 for (i = 0; i < 16; i++) {
5620 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5621 unsigned long freq = intel_pxfreq(pxvidfreq);
5622 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5623 PXVFREQ_PX_SHIFT;
5624 unsigned long val;
5625
5626 val = vid * vid;
5627 val *= (freq / 1000);
5628 val *= 255;
5629 val /= (127*127*900);
5630 if (val > 0xff)
5631 DRM_ERROR("bad pxval: %ld\n", val);
5632 pxw[i] = val;
5633 }
5634 /* Render standby states get 0 weight */
5635 pxw[14] = 0;
5636 pxw[15] = 0;
5637
5638 for (i = 0; i < 4; i++) {
5639 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5640 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5641 I915_WRITE(PXW + (i * 4), val);
5642 }
5643
5644 /* Adjust magic regs to magic values (more experimental results) */
5645 I915_WRITE(OGW0, 0);
5646 I915_WRITE(OGW1, 0);
5647 I915_WRITE(EG0, 0x00007f00);
5648 I915_WRITE(EG1, 0x0000000e);
5649 I915_WRITE(EG2, 0x000e0000);
5650 I915_WRITE(EG3, 0x68000300);
5651 I915_WRITE(EG4, 0x42000000);
5652 I915_WRITE(EG5, 0x00140031);
5653 I915_WRITE(EG6, 0);
5654 I915_WRITE(EG7, 0);
5655
5656 for (i = 0; i < 8; i++)
5657 I915_WRITE(PXWL + (i * 4), 0);
5658
5659 /* Enable PMON + select events */
5660 I915_WRITE(ECR, 0x80000019);
5661
5662 lcfuse = I915_READ(LCFUSE02);
5663
5664 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5665}
5666
Jesse Barnes652c3932009-08-17 13:31:43 -07005667void intel_init_clock_gating(struct drm_device *dev)
5668{
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670
5671 /*
5672 * Disable clock gating reported to work incorrectly according to the
5673 * specs, but enable as much else as we can.
5674 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005675 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005676 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5677
5678 if (IS_IRONLAKE(dev)) {
5679 /* Required for FBC */
5680 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5681 /* Required for CxSR */
5682 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5683
5684 I915_WRITE(PCH_3DCGDIS0,
5685 MARIUNIT_CLOCK_GATE_DISABLE |
5686 SVSMUNIT_CLOCK_GATE_DISABLE);
5687 }
5688
5689 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005690
5691 /*
5692 * According to the spec the following bits should be set in
5693 * order to enable memory self-refresh
5694 * The bit 22/21 of 0x42004
5695 * The bit 5 of 0x42020
5696 * The bit 15 of 0x45000
5697 */
5698 if (IS_IRONLAKE(dev)) {
5699 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5700 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5701 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5702 I915_WRITE(ILK_DSPCLK_GATE,
5703 (I915_READ(ILK_DSPCLK_GATE) |
5704 ILK_DPARB_CLK_GATE));
5705 I915_WRITE(DISP_ARB_CTL,
5706 (I915_READ(DISP_ARB_CTL) |
5707 DISP_FBC_WM_DIS));
5708 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005709 /*
5710 * Based on the document from hardware guys the following bits
5711 * should be set unconditionally in order to enable FBC.
5712 * The bit 22 of 0x42000
5713 * The bit 22 of 0x42004
5714 * The bit 7,8,9 of 0x42020.
5715 */
5716 if (IS_IRONLAKE_M(dev)) {
5717 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5718 I915_READ(ILK_DISPLAY_CHICKEN1) |
5719 ILK_FBCQ_DIS);
5720 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5721 I915_READ(ILK_DISPLAY_CHICKEN2) |
5722 ILK_DPARB_GATE);
5723 I915_WRITE(ILK_DSPCLK_GATE,
5724 I915_READ(ILK_DSPCLK_GATE) |
5725 ILK_DPFC_DIS1 |
5726 ILK_DPFC_DIS2 |
5727 ILK_CLK_FBC);
5728 }
Zou Nan haice171782010-06-25 13:40:22 +08005729 if (IS_GEN6(dev))
5730 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005731 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005732 uint32_t dspclk_gate;
5733 I915_WRITE(RENCLK_GATE_D1, 0);
5734 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5735 GS_UNIT_CLOCK_GATE_DISABLE |
5736 CL_UNIT_CLOCK_GATE_DISABLE);
5737 I915_WRITE(RAMCLK_GATE_D, 0);
5738 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5739 OVRUNIT_CLOCK_GATE_DISABLE |
5740 OVCUNIT_CLOCK_GATE_DISABLE;
5741 if (IS_GM45(dev))
5742 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5743 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5744 } else if (IS_I965GM(dev)) {
5745 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5746 I915_WRITE(RENCLK_GATE_D2, 0);
5747 I915_WRITE(DSPCLK_GATE_D, 0);
5748 I915_WRITE(RAMCLK_GATE_D, 0);
5749 I915_WRITE16(DEUC, 0);
5750 } else if (IS_I965G(dev)) {
5751 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5752 I965_RCC_CLOCK_GATE_DISABLE |
5753 I965_RCPB_CLOCK_GATE_DISABLE |
5754 I965_ISC_CLOCK_GATE_DISABLE |
5755 I965_FBC_CLOCK_GATE_DISABLE);
5756 I915_WRITE(RENCLK_GATE_D2, 0);
5757 } else if (IS_I9XX(dev)) {
5758 u32 dstate = I915_READ(D_STATE);
5759
5760 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5761 DSTATE_DOT_CLOCK_GATING;
5762 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005763 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005764 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5765 } else if (IS_I830(dev)) {
5766 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5767 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005768
5769 /*
5770 * GPU can automatically power down the render unit if given a page
5771 * to save state.
5772 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005773 if (IS_IRONLAKE_M(dev)) {
5774 if (dev_priv->renderctx == NULL)
5775 dev_priv->renderctx = intel_alloc_context_page(dev);
5776 if (dev_priv->renderctx) {
5777 struct drm_i915_gem_object *obj_priv;
5778 obj_priv = to_intel_bo(dev_priv->renderctx);
5779 if (obj_priv) {
5780 BEGIN_LP_RING(4);
5781 OUT_RING(MI_SET_CONTEXT);
5782 OUT_RING(obj_priv->gtt_offset |
5783 MI_MM_SPACE_GTT |
5784 MI_SAVE_EXT_STATE_EN |
5785 MI_RESTORE_EXT_STATE_EN |
5786 MI_RESTORE_INHIBIT);
5787 OUT_RING(MI_NOOP);
5788 OUT_RING(MI_FLUSH);
5789 ADVANCE_LP_RING();
5790 }
Zou Nan haice171782010-06-25 13:40:22 +08005791 } else {
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005792 DRM_DEBUG_KMS("Failed to allocate render context."
Zou Nan haice171782010-06-25 13:40:22 +08005793 "Disable RC6\n");
5794 return;
5795 }
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005796 }
5797
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005798 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005799 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005800
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005801 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005802 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005803 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005804 struct drm_gem_object *pwrctx;
5805
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005806 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005807 if (pwrctx) {
5808 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005809 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005810 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005811 }
5812
Chris Wilson9ea8d052010-01-04 18:57:56 +00005813 if (obj_priv) {
5814 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5815 I915_WRITE(MCHBAR_RENDER_STANDBY,
5816 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5817 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005818 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005819}
5820
Jesse Barnese70236a2009-09-21 10:42:27 -07005821/* Set up chip specific display functions */
5822static void intel_init_display(struct drm_device *dev)
5823{
5824 struct drm_i915_private *dev_priv = dev->dev_private;
5825
5826 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005827 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005828 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005829 else
5830 dev_priv->display.dpms = i9xx_crtc_dpms;
5831
Adam Jacksonee5382a2010-04-23 11:17:39 -04005832 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005833 if (IS_IRONLAKE_M(dev)) {
5834 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5835 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5836 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5837 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005838 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5839 dev_priv->display.enable_fbc = g4x_enable_fbc;
5840 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005841 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005842 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5843 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5844 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5845 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005846 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005847 }
5848
5849 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005850 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005851 dev_priv->display.get_display_clock_speed =
5852 i945_get_display_clock_speed;
5853 else if (IS_I915G(dev))
5854 dev_priv->display.get_display_clock_speed =
5855 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005856 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005857 dev_priv->display.get_display_clock_speed =
5858 i9xx_misc_get_display_clock_speed;
5859 else if (IS_I915GM(dev))
5860 dev_priv->display.get_display_clock_speed =
5861 i915gm_get_display_clock_speed;
5862 else if (IS_I865G(dev))
5863 dev_priv->display.get_display_clock_speed =
5864 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005865 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005866 dev_priv->display.get_display_clock_speed =
5867 i855_get_display_clock_speed;
5868 else /* 852, 830 */
5869 dev_priv->display.get_display_clock_speed =
5870 i830_get_display_clock_speed;
5871
5872 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005873 if (HAS_PCH_SPLIT(dev)) {
5874 if (IS_IRONLAKE(dev)) {
5875 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5876 dev_priv->display.update_wm = ironlake_update_wm;
5877 else {
5878 DRM_DEBUG_KMS("Failed to get proper latency. "
5879 "Disable CxSR\n");
5880 dev_priv->display.update_wm = NULL;
5881 }
5882 } else
5883 dev_priv->display.update_wm = NULL;
5884 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005885 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005886 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005887 dev_priv->fsb_freq,
5888 dev_priv->mem_freq)) {
5889 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005890 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005891 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005892 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005893 dev_priv->fsb_freq, dev_priv->mem_freq);
5894 /* Disable CxSR and never update its watermark again */
5895 pineview_disable_cxsr(dev);
5896 dev_priv->display.update_wm = NULL;
5897 } else
5898 dev_priv->display.update_wm = pineview_update_wm;
5899 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005900 dev_priv->display.update_wm = g4x_update_wm;
5901 else if (IS_I965G(dev))
5902 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005903 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005904 dev_priv->display.update_wm = i9xx_update_wm;
5905 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005906 } else if (IS_I85X(dev)) {
5907 dev_priv->display.update_wm = i9xx_update_wm;
5908 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005909 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005910 dev_priv->display.update_wm = i830_update_wm;
5911 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005912 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5913 else
5914 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005915 }
5916}
5917
Jesse Barnesb690e962010-07-19 13:53:12 -07005918/*
5919 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5920 * resume, or other times. This quirk makes sure that's the case for
5921 * affected systems.
5922 */
5923static void quirk_pipea_force (struct drm_device *dev)
5924{
5925 struct drm_i915_private *dev_priv = dev->dev_private;
5926
5927 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5928 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5929}
5930
5931struct intel_quirk {
5932 int device;
5933 int subsystem_vendor;
5934 int subsystem_device;
5935 void (*hook)(struct drm_device *dev);
5936};
5937
5938struct intel_quirk intel_quirks[] = {
5939 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5940 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5941 /* HP Mini needs pipe A force quirk (LP: #322104) */
5942 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5943
5944 /* Thinkpad R31 needs pipe A force quirk */
5945 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5946 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5947 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5948
5949 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5950 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5951 /* ThinkPad X40 needs pipe A force quirk */
5952
5953 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5954 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5955
5956 /* 855 & before need to leave pipe A & dpll A up */
5957 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5958 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5959};
5960
5961static void intel_init_quirks(struct drm_device *dev)
5962{
5963 struct pci_dev *d = dev->pdev;
5964 int i;
5965
5966 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
5967 struct intel_quirk *q = &intel_quirks[i];
5968
5969 if (d->device == q->device &&
5970 (d->subsystem_vendor == q->subsystem_vendor ||
5971 q->subsystem_vendor == PCI_ANY_ID) &&
5972 (d->subsystem_device == q->subsystem_device ||
5973 q->subsystem_device == PCI_ANY_ID))
5974 q->hook(dev);
5975 }
5976}
5977
Jesse Barnes9cce37f2010-08-13 15:11:26 -07005978/* Disable the VGA plane that we never use */
5979static void i915_disable_vga(struct drm_device *dev)
5980{
5981 struct drm_i915_private *dev_priv = dev->dev_private;
5982 u8 sr1;
5983 u32 vga_reg;
5984
5985 if (HAS_PCH_SPLIT(dev))
5986 vga_reg = CPU_VGACNTRL;
5987 else
5988 vga_reg = VGACNTRL;
5989
5990 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
5991 outb(1, VGA_SR_INDEX);
5992 sr1 = inb(VGA_SR_DATA);
5993 outb(sr1 | 1<<5, VGA_SR_DATA);
5994 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
5995 udelay(300);
5996
5997 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
5998 POSTING_READ(vga_reg);
5999}
6000
Jesse Barnes79e53942008-11-07 14:24:08 -08006001void intel_modeset_init(struct drm_device *dev)
6002{
Jesse Barnes652c3932009-08-17 13:31:43 -07006003 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006004 int i;
6005
6006 drm_mode_config_init(dev);
6007
6008 dev->mode_config.min_width = 0;
6009 dev->mode_config.min_height = 0;
6010
6011 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6012
Jesse Barnesb690e962010-07-19 13:53:12 -07006013 intel_init_quirks(dev);
6014
Jesse Barnese70236a2009-09-21 10:42:27 -07006015 intel_init_display(dev);
6016
Jesse Barnes79e53942008-11-07 14:24:08 -08006017 if (IS_I965G(dev)) {
6018 dev->mode_config.max_width = 8192;
6019 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006020 } else if (IS_I9XX(dev)) {
6021 dev->mode_config.max_width = 4096;
6022 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006023 } else {
6024 dev->mode_config.max_width = 2048;
6025 dev->mode_config.max_height = 2048;
6026 }
6027
6028 /* set memory base */
6029 if (IS_I9XX(dev))
6030 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6031 else
6032 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6033
6034 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006035 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006036 else
Dave Airliea3524f12010-06-06 18:59:41 +10006037 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006038 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006039 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006040
Dave Airliea3524f12010-06-06 18:59:41 +10006041 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006042 intel_crtc_init(dev, i);
6043 }
6044
6045 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006046
6047 intel_init_clock_gating(dev);
6048
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006049 /* Just disable it once at startup */
6050 i915_disable_vga(dev);
6051
Jesse Barnes7648fa92010-05-20 14:28:11 -07006052 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006053 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006054 intel_init_emon(dev);
6055 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006056
Jesse Barnes652c3932009-08-17 13:31:43 -07006057 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6058 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6059 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006060
6061 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006062}
6063
6064void intel_modeset_cleanup(struct drm_device *dev)
6065{
Jesse Barnes652c3932009-08-17 13:31:43 -07006066 struct drm_i915_private *dev_priv = dev->dev_private;
6067 struct drm_crtc *crtc;
6068 struct intel_crtc *intel_crtc;
6069
6070 mutex_lock(&dev->struct_mutex);
6071
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006072 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006073 intel_fbdev_fini(dev);
6074
Jesse Barnes652c3932009-08-17 13:31:43 -07006075 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6076 /* Skip inactive CRTCs */
6077 if (!crtc->fb)
6078 continue;
6079
6080 intel_crtc = to_intel_crtc(crtc);
6081 intel_increase_pllclock(crtc, false);
6082 del_timer_sync(&intel_crtc->idle_timer);
6083 }
6084
Jesse Barnes652c3932009-08-17 13:31:43 -07006085 del_timer_sync(&dev_priv->idle_timer);
6086
Jesse Barnese70236a2009-09-21 10:42:27 -07006087 if (dev_priv->display.disable_fbc)
6088 dev_priv->display.disable_fbc(dev);
6089
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006090 if (dev_priv->renderctx) {
6091 struct drm_i915_gem_object *obj_priv;
6092
6093 obj_priv = to_intel_bo(dev_priv->renderctx);
6094 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6095 I915_READ(CCID);
6096 i915_gem_object_unpin(dev_priv->renderctx);
6097 drm_gem_object_unreference(dev_priv->renderctx);
6098 }
6099
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006100 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006101 struct drm_i915_gem_object *obj_priv;
6102
Daniel Vetter23010e42010-03-08 13:35:02 +01006103 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006104 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6105 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006106 i915_gem_object_unpin(dev_priv->pwrctx);
6107 drm_gem_object_unreference(dev_priv->pwrctx);
6108 }
6109
Jesse Barnesf97108d2010-01-29 11:27:07 -08006110 if (IS_IRONLAKE_M(dev))
6111 ironlake_disable_drps(dev);
6112
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006113 mutex_unlock(&dev->struct_mutex);
6114
Jesse Barnes79e53942008-11-07 14:24:08 -08006115 drm_mode_config_cleanup(dev);
6116}
6117
6118
Dave Airlie28d52042009-09-21 14:33:58 +10006119/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006120 * Return which encoder is currently attached for connector.
6121 */
6122struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006123{
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006124 struct drm_mode_object *obj;
6125 struct drm_encoder *encoder;
6126 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006127
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006128 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
6129 if (connector->encoder_ids[i] == 0)
6130 break;
6131
6132 obj = drm_mode_object_find(connector->dev,
6133 connector->encoder_ids[i],
6134 DRM_MODE_OBJECT_ENCODER);
6135 if (!obj)
6136 continue;
6137
6138 encoder = obj_to_encoder(obj);
6139 return encoder;
6140 }
6141 return NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006142}
Dave Airlie28d52042009-09-21 14:33:58 +10006143
6144/*
6145 * set vga decode state - true == enable VGA decode
6146 */
6147int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6148{
6149 struct drm_i915_private *dev_priv = dev->dev_private;
6150 u16 gmch_ctrl;
6151
6152 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6153 if (state)
6154 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6155 else
6156 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6157 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6158 return 0;
6159}