Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/assembler.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996-2000 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This file contains arm architecture specific defines |
| 11 | * for the different processors. |
| 12 | * |
| 13 | * Do not include any C declarations in this file - it is included by |
| 14 | * assembler source. |
| 15 | */ |
| 16 | #ifndef __ASSEMBLY__ |
| 17 | #error "Only include this from assembly code" |
| 18 | #endif |
| 19 | |
| 20 | #include <asm/ptrace.h> |
| 21 | |
| 22 | /* |
| 23 | * Endian independent macros for shifting bytes within registers. |
| 24 | */ |
| 25 | #ifndef __ARMEB__ |
| 26 | #define pull lsr |
| 27 | #define push lsl |
| 28 | #define get_byte_0 lsl #0 |
| 29 | #define get_byte_1 lsr #8 |
| 30 | #define get_byte_2 lsr #16 |
| 31 | #define get_byte_3 lsr #24 |
| 32 | #define put_byte_0 lsl #0 |
| 33 | #define put_byte_1 lsl #8 |
| 34 | #define put_byte_2 lsl #16 |
| 35 | #define put_byte_3 lsl #24 |
| 36 | #else |
| 37 | #define pull lsl |
| 38 | #define push lsr |
| 39 | #define get_byte_0 lsr #24 |
| 40 | #define get_byte_1 lsr #16 |
| 41 | #define get_byte_2 lsr #8 |
| 42 | #define get_byte_3 lsl #0 |
| 43 | #define put_byte_0 lsl #24 |
| 44 | #define put_byte_1 lsl #16 |
| 45 | #define put_byte_2 lsl #8 |
| 46 | #define put_byte_3 lsl #0 |
| 47 | #endif |
| 48 | |
| 49 | /* |
| 50 | * Data preload for architectures that support it |
| 51 | */ |
| 52 | #if __LINUX_ARM_ARCH__ >= 5 |
| 53 | #define PLD(code...) code |
| 54 | #else |
| 55 | #define PLD(code...) |
| 56 | #endif |
| 57 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | /* |
Nicolas Pitre | 2239aff | 2008-03-31 12:38:31 -0400 | [diff] [blame] | 59 | * This can be used to enable code to cacheline align the destination |
| 60 | * pointer when bulk writing to memory. Experiments on StrongARM and |
| 61 | * XScale didn't show this a worthwhile thing to do when the cache is not |
| 62 | * set to write-allocate (this would need further testing on XScale when WA |
| 63 | * is used). |
| 64 | * |
| 65 | * On Feroceon there is much to gain however, regardless of cache mode. |
| 66 | */ |
| 67 | #ifdef CONFIG_CPU_FEROCEON |
| 68 | #define CALGN(code...) code |
| 69 | #else |
| 70 | #define CALGN(code...) |
| 71 | #endif |
| 72 | |
| 73 | /* |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 74 | * Enable and disable interrupts |
| 75 | */ |
| 76 | #if __LINUX_ARM_ARCH__ >= 6 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 77 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 78 | cpsid i |
| 79 | .endm |
| 80 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 81 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 82 | cpsie i |
| 83 | .endm |
| 84 | #else |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 85 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 86 | msr cpsr_c, #PSR_I_BIT | SVC_MODE |
| 87 | .endm |
| 88 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 89 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 90 | msr cpsr_c, #SVC_MODE |
| 91 | .endm |
| 92 | #endif |
| 93 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 94 | .macro asm_trace_hardirqs_off |
| 95 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 96 | stmdb sp!, {r0-r3, ip, lr} |
| 97 | bl trace_hardirqs_off |
| 98 | ldmia sp!, {r0-r3, ip, lr} |
| 99 | #endif |
| 100 | .endm |
| 101 | |
| 102 | .macro asm_trace_hardirqs_on_cond, cond |
| 103 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 104 | /* |
| 105 | * actually the registers should be pushed and pop'd conditionally, but |
| 106 | * after bl the flags are certainly clobbered |
| 107 | */ |
| 108 | stmdb sp!, {r0-r3, ip, lr} |
| 109 | bl\cond trace_hardirqs_on |
| 110 | ldmia sp!, {r0-r3, ip, lr} |
| 111 | #endif |
| 112 | .endm |
| 113 | |
| 114 | .macro asm_trace_hardirqs_on |
| 115 | asm_trace_hardirqs_on_cond al |
| 116 | .endm |
| 117 | |
| 118 | .macro disable_irq |
| 119 | disable_irq_notrace |
| 120 | asm_trace_hardirqs_off |
| 121 | .endm |
| 122 | |
| 123 | .macro enable_irq |
| 124 | asm_trace_hardirqs_on |
| 125 | enable_irq_notrace |
| 126 | .endm |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 127 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | * Save the current IRQ state and disable IRQs. Note that this macro |
| 129 | * assumes FIQs are enabled, and that the processor is in SVC mode. |
| 130 | */ |
Russell King | 59d1ff3 | 2005-11-09 15:04:22 +0000 | [diff] [blame] | 131 | .macro save_and_disable_irqs, oldcpsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | mrs \oldcpsr, cpsr |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 133 | disable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | .endm |
| 135 | |
| 136 | /* |
| 137 | * Restore interrupt state previously stored in a register. We don't |
| 138 | * guarantee that this will preserve the flags. |
| 139 | */ |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 140 | .macro restore_irqs_notrace, oldcpsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | msr cpsr_c, \oldcpsr |
| 142 | .endm |
| 143 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 144 | .macro restore_irqs, oldcpsr |
| 145 | tst \oldcpsr, #PSR_I_BIT |
| 146 | asm_trace_hardirqs_on_cond eq |
| 147 | restore_irqs_notrace \oldcpsr |
| 148 | .endm |
| 149 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | #define USER(x...) \ |
| 151 | 9999: x; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 152 | .pushsection __ex_table,"a"; \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | .align 3; \ |
| 154 | .long 9999b,9001f; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 155 | .popsection |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 156 | |
| 157 | /* |
| 158 | * SMP data memory barrier |
| 159 | */ |
| 160 | .macro smp_dmb |
| 161 | #ifdef CONFIG_SMP |
| 162 | #if __LINUX_ARM_ARCH__ >= 7 |
| 163 | dmb |
| 164 | #elif __LINUX_ARM_ARCH__ == 6 |
| 165 | mcr p15, 0, r0, c7, c10, 5 @ dmb |
| 166 | #endif |
| 167 | #endif |
| 168 | .endm |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 169 | |
| 170 | #ifdef CONFIG_THUMB2_KERNEL |
| 171 | .macro setmode, mode, reg |
| 172 | mov \reg, #\mode |
| 173 | msr cpsr_c, \reg |
| 174 | .endm |
| 175 | #else |
| 176 | .macro setmode, mode, reg |
| 177 | msr cpsr_c, #\mode |
| 178 | .endm |
| 179 | #endif |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 180 | |
| 181 | /* |
| 182 | * STRT/LDRT access macros with ARM and Thumb-2 variants |
| 183 | */ |
| 184 | #ifdef CONFIG_THUMB2_KERNEL |
| 185 | |
| 186 | .macro usraccoff, instr, reg, ptr, inc, off, cond, abort |
| 187 | 9999: |
| 188 | .if \inc == 1 |
| 189 | \instr\cond\()bt \reg, [\ptr, #\off] |
| 190 | .elseif \inc == 4 |
| 191 | \instr\cond\()t \reg, [\ptr, #\off] |
| 192 | .else |
| 193 | .error "Unsupported inc macro argument" |
| 194 | .endif |
| 195 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 196 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 197 | .align 3 |
| 198 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 199 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 200 | .endm |
| 201 | |
| 202 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort |
| 203 | @ explicit IT instruction needed because of the label |
| 204 | @ introduced by the USER macro |
| 205 | .ifnc \cond,al |
| 206 | .if \rept == 1 |
| 207 | itt \cond |
| 208 | .elseif \rept == 2 |
| 209 | ittt \cond |
| 210 | .else |
| 211 | .error "Unsupported rept macro argument" |
| 212 | .endif |
| 213 | .endif |
| 214 | |
| 215 | @ Slightly optimised to avoid incrementing the pointer twice |
| 216 | usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort |
| 217 | .if \rept == 2 |
| 218 | usraccoff \instr, \reg, \ptr, \inc, 4, \cond, \abort |
| 219 | .endif |
| 220 | |
| 221 | add\cond \ptr, #\rept * \inc |
| 222 | .endm |
| 223 | |
| 224 | #else /* !CONFIG_THUMB2_KERNEL */ |
| 225 | |
| 226 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort |
| 227 | .rept \rept |
| 228 | 9999: |
| 229 | .if \inc == 1 |
| 230 | \instr\cond\()bt \reg, [\ptr], #\inc |
| 231 | .elseif \inc == 4 |
| 232 | \instr\cond\()t \reg, [\ptr], #\inc |
| 233 | .else |
| 234 | .error "Unsupported inc macro argument" |
| 235 | .endif |
| 236 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 237 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 238 | .align 3 |
| 239 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 240 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 241 | .endr |
| 242 | .endm |
| 243 | |
| 244 | #endif /* CONFIG_THUMB2_KERNEL */ |
| 245 | |
| 246 | .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 247 | usracc str, \reg, \ptr, \inc, \cond, \rept, \abort |
| 248 | .endm |
| 249 | |
| 250 | .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 251 | usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort |
| 252 | .endm |