blob: 7fab93d34367187b08abd2c45aed5231659f818d [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart9413aff2007-04-25 09:53:35 -04004 * Copyright (C) 2004-2007 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
James Smarta4bc3372006-12-02 13:34:16 -050045#define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
dea31012005-04-17 16:05:31 -050046#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
James Smarta4bc3372006-12-02 13:34:16 -050051#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
dea31012005-04-17 16:05:31 -050053#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
James Smarted957682007-06-17 19:56:37 -050062#define SLI2_IOCB_CMD_SIZE 32
63#define SLI2_IOCB_RSP_SIZE 32
64#define SLI3_IOCB_CMD_SIZE 128
65#define SLI3_IOCB_RSP_SIZE 64
66
James Smart92d7f7b2007-06-17 19:56:38 -050067
dea31012005-04-17 16:05:31 -050068/* Common Transport structures and definitions */
69
70union CtRevisionId {
71 /* Structure is in Big Endian format */
72 struct {
73 uint32_t Revision:8;
74 uint32_t InId:24;
75 } bits;
76 uint32_t word;
77};
78
79union CtCommandResponse {
80 /* Structure is in Big Endian format */
81 struct {
82 uint32_t CmdRsp:16;
83 uint32_t Size:16;
84 } bits;
85 uint32_t word;
86};
87
James Smart92d7f7b2007-06-17 19:56:38 -050088#define FC4_FEATURE_INIT 0x2
89#define FC4_FEATURE_TARGET 0x1
90
dea31012005-04-17 16:05:31 -050091struct lpfc_sli_ct_request {
92 /* Structure is in Big Endian format */
93 union CtRevisionId RevisionId;
94 uint8_t FsType;
95 uint8_t FsSubType;
96 uint8_t Options;
97 uint8_t Rsrvd1;
98 union CtCommandResponse CommandResponse;
99 uint8_t Rsrvd2;
100 uint8_t ReasonCode;
101 uint8_t Explanation;
102 uint8_t VendorUnique;
103
104 union {
105 uint32_t PortID;
106 struct gid {
107 uint8_t PortType; /* for GID_PT requests */
108 uint8_t DomainScope;
109 uint8_t AreaScope;
110 uint8_t Fc4Type; /* for GID_FT requests */
111 } gid;
112 struct rft {
113 uint32_t PortId; /* For RFT_ID requests */
114
115#ifdef __BIG_ENDIAN_BITFIELD
116 uint32_t rsvd0:16;
117 uint32_t rsvd1:7;
118 uint32_t fcpReg:1; /* Type 8 */
119 uint32_t rsvd2:2;
120 uint32_t ipReg:1; /* Type 5 */
121 uint32_t rsvd3:5;
122#else /* __LITTLE_ENDIAN_BITFIELD */
123 uint32_t rsvd0:16;
124 uint32_t fcpReg:1; /* Type 8 */
125 uint32_t rsvd1:7;
126 uint32_t rsvd3:5;
127 uint32_t ipReg:1; /* Type 5 */
128 uint32_t rsvd2:2;
129#endif
130
131 uint32_t rsvd[7];
132 } rft;
133 struct rnn {
134 uint32_t PortId; /* For RNN_ID requests */
135 uint8_t wwnn[8];
136 } rnn;
137 struct rsnn { /* For RSNN_ID requests */
138 uint8_t wwnn[8];
139 uint8_t len;
140 uint8_t symbname[255];
141 } rsnn;
James Smart92d7f7b2007-06-17 19:56:38 -0500142 struct rspn { /* For RSPN_ID requests */
143 uint32_t PortId;
144 uint8_t len;
145 uint8_t symbname[255];
146 } rspn;
147 struct gff {
148 uint32_t PortId;
149 } gff;
150 struct gff_acc {
151 uint8_t fbits[128];
152 } gff_acc;
153#define FCP_TYPE_FEATURE_OFFSET 4
154 struct rff {
155 uint32_t PortId;
156 uint8_t reserved[2];
157 uint8_t fbits;
158 uint8_t type_code; /* type=8 for FCP */
159 } rff;
dea31012005-04-17 16:05:31 -0500160 } un;
161};
162
163#define SLI_CT_REVISION 1
James Smart92d7f7b2007-06-17 19:56:38 -0500164#define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
165 sizeof(struct gid))
166#define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
167 sizeof(struct gff))
168#define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
169 sizeof(struct rft))
170#define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
171 sizeof(struct rff))
172#define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
173 sizeof(struct rnn))
174#define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
175 sizeof(struct rsnn))
176#define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
177 sizeof(struct rspn))
dea31012005-04-17 16:05:31 -0500178
179/*
180 * FsType Definitions
181 */
182
183#define SLI_CT_MANAGEMENT_SERVICE 0xFA
184#define SLI_CT_TIME_SERVICE 0xFB
185#define SLI_CT_DIRECTORY_SERVICE 0xFC
186#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
187
188/*
189 * Directory Service Subtypes
190 */
191
192#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
193
194/*
195 * Response Codes
196 */
197
198#define SLI_CT_RESPONSE_FS_RJT 0x8001
199#define SLI_CT_RESPONSE_FS_ACC 0x8002
200
201/*
202 * Reason Codes
203 */
204
205#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
206#define SLI_CT_INVALID_COMMAND 0x01
207#define SLI_CT_INVALID_VERSION 0x02
208#define SLI_CT_LOGICAL_ERROR 0x03
209#define SLI_CT_INVALID_IU_SIZE 0x04
210#define SLI_CT_LOGICAL_BUSY 0x05
211#define SLI_CT_PROTOCOL_ERROR 0x07
212#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
213#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
214#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
215#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
216#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
217#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
218#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
219#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
220#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
221#define SLI_CT_VENDOR_UNIQUE 0xff
222
223/*
224 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
225 */
226
227#define SLI_CT_NO_PORT_ID 0x01
228#define SLI_CT_NO_PORT_NAME 0x02
229#define SLI_CT_NO_NODE_NAME 0x03
230#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
231#define SLI_CT_NO_IP_ADDRESS 0x05
232#define SLI_CT_NO_IPA 0x06
233#define SLI_CT_NO_FC4_TYPES 0x07
234#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
235#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
236#define SLI_CT_NO_PORT_TYPE 0x0A
237#define SLI_CT_ACCESS_DENIED 0x10
238#define SLI_CT_INVALID_PORT_ID 0x11
239#define SLI_CT_DATABASE_EMPTY 0x12
240
241/*
242 * Name Server Command Codes
243 */
244
245#define SLI_CTNS_GA_NXT 0x0100
246#define SLI_CTNS_GPN_ID 0x0112
247#define SLI_CTNS_GNN_ID 0x0113
248#define SLI_CTNS_GCS_ID 0x0114
249#define SLI_CTNS_GFT_ID 0x0117
250#define SLI_CTNS_GSPN_ID 0x0118
251#define SLI_CTNS_GPT_ID 0x011A
James Smart92d7f7b2007-06-17 19:56:38 -0500252#define SLI_CTNS_GFF_ID 0x011F
dea31012005-04-17 16:05:31 -0500253#define SLI_CTNS_GID_PN 0x0121
254#define SLI_CTNS_GID_NN 0x0131
255#define SLI_CTNS_GIP_NN 0x0135
256#define SLI_CTNS_GIPA_NN 0x0136
257#define SLI_CTNS_GSNN_NN 0x0139
258#define SLI_CTNS_GNN_IP 0x0153
259#define SLI_CTNS_GIPA_IP 0x0156
260#define SLI_CTNS_GID_FT 0x0171
261#define SLI_CTNS_GID_PT 0x01A1
262#define SLI_CTNS_RPN_ID 0x0212
263#define SLI_CTNS_RNN_ID 0x0213
264#define SLI_CTNS_RCS_ID 0x0214
265#define SLI_CTNS_RFT_ID 0x0217
266#define SLI_CTNS_RSPN_ID 0x0218
267#define SLI_CTNS_RPT_ID 0x021A
James Smart92d7f7b2007-06-17 19:56:38 -0500268#define SLI_CTNS_RFF_ID 0x021F
dea31012005-04-17 16:05:31 -0500269#define SLI_CTNS_RIP_NN 0x0235
270#define SLI_CTNS_RIPA_NN 0x0236
271#define SLI_CTNS_RSNN_NN 0x0239
272#define SLI_CTNS_DA_ID 0x0300
273
274/*
275 * Port Types
276 */
277
278#define SLI_CTPT_N_PORT 0x01
279#define SLI_CTPT_NL_PORT 0x02
280#define SLI_CTPT_FNL_PORT 0x03
281#define SLI_CTPT_IP 0x04
282#define SLI_CTPT_FCP 0x08
283#define SLI_CTPT_NX_PORT 0x7F
284#define SLI_CTPT_F_PORT 0x81
285#define SLI_CTPT_FL_PORT 0x82
286#define SLI_CTPT_E_PORT 0x84
287
288#define SLI_CT_LAST_ENTRY 0x80000000
289
290/* Fibre Channel Service Parameter definitions */
291
292#define FC_PH_4_0 6 /* FC-PH version 4.0 */
293#define FC_PH_4_1 7 /* FC-PH version 4.1 */
294#define FC_PH_4_2 8 /* FC-PH version 4.2 */
295#define FC_PH_4_3 9 /* FC-PH version 4.3 */
296
297#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
298#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
299#define FC_PH3 0x20 /* FC-PH-3 version */
300
301#define FF_FRAME_SIZE 2048
302
303struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700304 union {
305 struct {
dea31012005-04-17 16:05:31 -0500306#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700307 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500308 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
309 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500310#else /* __LITTLE_ENDIAN_BITFIELD */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500311 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
312 8:11 of IEEE ext */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700313 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500314#endif
315
316#define NAME_IEEE 0x1 /* IEEE name - nameType */
317#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
318#define NAME_FC_TYPE 0x3 /* FC native name type */
319#define NAME_IP_TYPE 0x4 /* IP address */
320#define NAME_CCITT_TYPE 0xC
321#define NAME_CCITT_GR_TYPE 0xE
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500322 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
323 extended Lsb */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700324 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700325 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700326 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700327 } u;
dea31012005-04-17 16:05:31 -0500328};
329
330struct csp {
331 uint8_t fcphHigh; /* FC Word 0, byte 0 */
332 uint8_t fcphLow;
333 uint8_t bbCreditMsb;
334 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
335
336#ifdef __BIG_ENDIAN_BITFIELD
James Smart92d7f7b2007-06-17 19:56:38 -0500337 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
338 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
339 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500340 uint16_t fPort:1; /* FC Word 1, bit 28 */
341 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
342 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
343 uint16_t multicast:1; /* FC Word 1, bit 25 */
344 uint16_t broadcast:1; /* FC Word 1, bit 24 */
345
346 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
347 uint16_t simplex:1; /* FC Word 1, bit 22 */
348 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
349 uint16_t dhd:1; /* FC Word 1, bit 18 */
350 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
351 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
352#else /* __LITTLE_ENDIAN_BITFIELD */
353 uint16_t broadcast:1; /* FC Word 1, bit 24 */
354 uint16_t multicast:1; /* FC Word 1, bit 25 */
355 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
356 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
357 uint16_t fPort:1; /* FC Word 1, bit 28 */
James Smart92d7f7b2007-06-17 19:56:38 -0500358 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500359 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
James Smart92d7f7b2007-06-17 19:56:38 -0500360 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500361
362 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
363 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
364 uint16_t dhd:1; /* FC Word 1, bit 18 */
365 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
366 uint16_t simplex:1; /* FC Word 1, bit 22 */
367 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
368#endif
369
370 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
371 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
372 union {
373 struct {
374 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
375
376 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
377 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
378
379 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
380 } nPort;
381 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
382 } w2;
383
384 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
385};
386
387struct class_parms {
388#ifdef __BIG_ENDIAN_BITFIELD
389 uint8_t classValid:1; /* FC Word 0, bit 31 */
390 uint8_t intermix:1; /* FC Word 0, bit 30 */
391 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
392 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
393 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
394 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
395#else /* __LITTLE_ENDIAN_BITFIELD */
396 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
397 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
398 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
399 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
400 uint8_t intermix:1; /* FC Word 0, bit 30 */
401 uint8_t classValid:1; /* FC Word 0, bit 31 */
402
403#endif
404
405 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
406
407#ifdef __BIG_ENDIAN_BITFIELD
408 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
409 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
410 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
411 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
412 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
413#else /* __LITTLE_ENDIAN_BITFIELD */
414 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
415 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
416 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
417 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
418 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
419#endif
420
421 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
422
423#ifdef __BIG_ENDIAN_BITFIELD
424 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
425 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
426 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
427 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
428 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
429 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
430#else /* __LITTLE_ENDIAN_BITFIELD */
431 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
432 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
433 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
434 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
435 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
436 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
437#endif
438
439 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
440 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
441 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
442
443 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
444 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
445 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
446 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
447
448 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
449 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
450 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
451 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
452};
453
454struct serv_parm { /* Structure is in Big Endian format */
455 struct csp cmn;
456 struct lpfc_name portName;
457 struct lpfc_name nodeName;
458 struct class_parms cls1;
459 struct class_parms cls2;
460 struct class_parms cls3;
461 struct class_parms cls4;
462 uint8_t vendorVersion[16];
463};
464
465/*
466 * Extended Link Service LS_COMMAND codes (Payload Word 0)
467 */
468#ifdef __BIG_ENDIAN_BITFIELD
469#define ELS_CMD_MASK 0xffff0000
470#define ELS_RSP_MASK 0xff000000
471#define ELS_CMD_LS_RJT 0x01000000
472#define ELS_CMD_ACC 0x02000000
473#define ELS_CMD_PLOGI 0x03000000
474#define ELS_CMD_FLOGI 0x04000000
475#define ELS_CMD_LOGO 0x05000000
476#define ELS_CMD_ABTX 0x06000000
477#define ELS_CMD_RCS 0x07000000
478#define ELS_CMD_RES 0x08000000
479#define ELS_CMD_RSS 0x09000000
480#define ELS_CMD_RSI 0x0A000000
481#define ELS_CMD_ESTS 0x0B000000
482#define ELS_CMD_ESTC 0x0C000000
483#define ELS_CMD_ADVC 0x0D000000
484#define ELS_CMD_RTV 0x0E000000
485#define ELS_CMD_RLS 0x0F000000
486#define ELS_CMD_ECHO 0x10000000
487#define ELS_CMD_TEST 0x11000000
488#define ELS_CMD_RRQ 0x12000000
489#define ELS_CMD_PRLI 0x20100014
490#define ELS_CMD_PRLO 0x21100014
James Smart82d9a2a2006-04-15 11:53:05 -0400491#define ELS_CMD_PRLO_ACC 0x02100014
dea31012005-04-17 16:05:31 -0500492#define ELS_CMD_PDISC 0x50000000
493#define ELS_CMD_FDISC 0x51000000
494#define ELS_CMD_ADISC 0x52000000
495#define ELS_CMD_FARP 0x54000000
496#define ELS_CMD_FARPR 0x55000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500497#define ELS_CMD_RPS 0x56000000
498#define ELS_CMD_RPL 0x57000000
dea31012005-04-17 16:05:31 -0500499#define ELS_CMD_FAN 0x60000000
500#define ELS_CMD_RSCN 0x61040000
501#define ELS_CMD_SCR 0x62000000
502#define ELS_CMD_RNID 0x78000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500503#define ELS_CMD_LIRR 0x7A000000
dea31012005-04-17 16:05:31 -0500504#else /* __LITTLE_ENDIAN_BITFIELD */
505#define ELS_CMD_MASK 0xffff
506#define ELS_RSP_MASK 0xff
507#define ELS_CMD_LS_RJT 0x01
508#define ELS_CMD_ACC 0x02
509#define ELS_CMD_PLOGI 0x03
510#define ELS_CMD_FLOGI 0x04
511#define ELS_CMD_LOGO 0x05
512#define ELS_CMD_ABTX 0x06
513#define ELS_CMD_RCS 0x07
514#define ELS_CMD_RES 0x08
515#define ELS_CMD_RSS 0x09
516#define ELS_CMD_RSI 0x0A
517#define ELS_CMD_ESTS 0x0B
518#define ELS_CMD_ESTC 0x0C
519#define ELS_CMD_ADVC 0x0D
520#define ELS_CMD_RTV 0x0E
521#define ELS_CMD_RLS 0x0F
522#define ELS_CMD_ECHO 0x10
523#define ELS_CMD_TEST 0x11
524#define ELS_CMD_RRQ 0x12
525#define ELS_CMD_PRLI 0x14001020
526#define ELS_CMD_PRLO 0x14001021
James Smart82d9a2a2006-04-15 11:53:05 -0400527#define ELS_CMD_PRLO_ACC 0x14001002
dea31012005-04-17 16:05:31 -0500528#define ELS_CMD_PDISC 0x50
529#define ELS_CMD_FDISC 0x51
530#define ELS_CMD_ADISC 0x52
531#define ELS_CMD_FARP 0x54
532#define ELS_CMD_FARPR 0x55
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500533#define ELS_CMD_RPS 0x56
534#define ELS_CMD_RPL 0x57
dea31012005-04-17 16:05:31 -0500535#define ELS_CMD_FAN 0x60
536#define ELS_CMD_RSCN 0x0461
537#define ELS_CMD_SCR 0x62
538#define ELS_CMD_RNID 0x78
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500539#define ELS_CMD_LIRR 0x7A
dea31012005-04-17 16:05:31 -0500540#endif
541
542/*
543 * LS_RJT Payload Definition
544 */
545
546struct ls_rjt { /* Structure is in Big Endian format */
547 union {
548 uint32_t lsRjtError;
549 struct {
550 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
551
552 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
553 /* LS_RJT reason codes */
554#define LSRJT_INVALID_CMD 0x01
555#define LSRJT_LOGICAL_ERR 0x03
556#define LSRJT_LOGICAL_BSY 0x05
557#define LSRJT_PROTOCOL_ERR 0x07
558#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
559#define LSRJT_CMD_UNSUPPORTED 0x0B
560#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
561
562 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
563 /* LS_RJT reason explanation */
564#define LSEXP_NOTHING_MORE 0x00
565#define LSEXP_SPARM_OPTIONS 0x01
566#define LSEXP_SPARM_ICTL 0x03
567#define LSEXP_SPARM_RCTL 0x05
568#define LSEXP_SPARM_RCV_SIZE 0x07
569#define LSEXP_SPARM_CONCUR_SEQ 0x09
570#define LSEXP_SPARM_CREDIT 0x0B
571#define LSEXP_INVALID_PNAME 0x0D
572#define LSEXP_INVALID_NNAME 0x0E
573#define LSEXP_INVALID_CSP 0x0F
574#define LSEXP_INVALID_ASSOC_HDR 0x11
575#define LSEXP_ASSOC_HDR_REQ 0x13
576#define LSEXP_INVALID_O_SID 0x15
577#define LSEXP_INVALID_OX_RX 0x17
578#define LSEXP_CMD_IN_PROGRESS 0x19
579#define LSEXP_INVALID_NPORT_ID 0x1F
580#define LSEXP_INVALID_SEQ_ID 0x21
581#define LSEXP_INVALID_XCHG 0x23
582#define LSEXP_INACTIVE_XCHG 0x25
583#define LSEXP_RQ_REQUIRED 0x27
584#define LSEXP_OUT_OF_RESOURCE 0x29
585#define LSEXP_CANT_GIVE_DATA 0x2A
586#define LSEXP_REQ_UNSUPPORTED 0x2C
587 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
588 } b;
589 } un;
590};
591
592/*
593 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
594 */
595
596typedef struct _LOGO { /* Structure is in Big Endian format */
597 union {
598 uint32_t nPortId32; /* Access nPortId as a word */
599 struct {
600 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
601 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
602 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
603 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
604 } b;
605 } un;
606 struct lpfc_name portName; /* N_port name field */
607} LOGO;
608
609/*
610 * FCP Login (PRLI Request / ACC) Payload Definition
611 */
612
613#define PRLX_PAGE_LEN 0x10
614#define TPRLO_PAGE_LEN 0x14
615
616typedef struct _PRLI { /* Structure is in Big Endian format */
617 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
618
619#define PRLI_FCP_TYPE 0x08
620 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
621
622#ifdef __BIG_ENDIAN_BITFIELD
623 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
624 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
625 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
626
627 /* ACC = imagePairEstablished */
628 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
629 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
630#else /* __LITTLE_ENDIAN_BITFIELD */
631 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
632 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
633 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
634 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
635 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
636 /* ACC = imagePairEstablished */
637#endif
638
639#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
640#define PRLI_NO_RESOURCES 0x2
641#define PRLI_INIT_INCOMPLETE 0x3
642#define PRLI_NO_SUCH_PA 0x4
643#define PRLI_PREDEF_CONFIG 0x5
644#define PRLI_PARTIAL_SUCCESS 0x6
645#define PRLI_INVALID_PAGE_CNT 0x7
646 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
647
648 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
649
650 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
651
652 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
653 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
654
655#ifdef __BIG_ENDIAN_BITFIELD
656 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
657 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
658 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
659 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
660 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
661 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
662 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
663 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
664 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
665 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
666 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
667 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
668 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
669 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
670 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
671 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
672#else /* __LITTLE_ENDIAN_BITFIELD */
673 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
674 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
675 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
676 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
677 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
678 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
679 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
680 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
681 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
682 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
683 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
684 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
685 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
686 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
687 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
688 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
689#endif
690} PRLI;
691
692/*
693 * FCP Logout (PRLO Request / ACC) Payload Definition
694 */
695
696typedef struct _PRLO { /* Structure is in Big Endian format */
697 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
698
699#define PRLO_FCP_TYPE 0x08
700 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
701
702#ifdef __BIG_ENDIAN_BITFIELD
703 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
704 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
705 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
706 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
707#else /* __LITTLE_ENDIAN_BITFIELD */
708 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
709 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
710 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
711 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
712#endif
713
714#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
715#define PRLO_NO_SUCH_IMAGE 0x4
716#define PRLO_INVALID_PAGE_CNT 0x7
717
718 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
719
720 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
721
722 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
723
724 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
725} PRLO;
726
727typedef struct _ADISC { /* Structure is in Big Endian format */
728 uint32_t hardAL_PA;
729 struct lpfc_name portName;
730 struct lpfc_name nodeName;
731 uint32_t DID;
732} ADISC;
733
734typedef struct _FARP { /* Structure is in Big Endian format */
735 uint32_t Mflags:8;
736 uint32_t Odid:24;
737#define FARP_NO_ACTION 0 /* FARP information enclosed, no
738 action */
739#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
740#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
741#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
742#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
743 supported */
744#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
745 supported */
746 uint32_t Rflags:8;
747 uint32_t Rdid:24;
748#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
749#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
750 struct lpfc_name OportName;
751 struct lpfc_name OnodeName;
752 struct lpfc_name RportName;
753 struct lpfc_name RnodeName;
754 uint8_t Oipaddr[16];
755 uint8_t Ripaddr[16];
756} FARP;
757
758typedef struct _FAN { /* Structure is in Big Endian format */
759 uint32_t Fdid;
760 struct lpfc_name FportName;
761 struct lpfc_name FnodeName;
762} FAN;
763
764typedef struct _SCR { /* Structure is in Big Endian format */
765 uint8_t resvd1;
766 uint8_t resvd2;
767 uint8_t resvd3;
768 uint8_t Function;
769#define SCR_FUNC_FABRIC 0x01
770#define SCR_FUNC_NPORT 0x02
771#define SCR_FUNC_FULL 0x03
772#define SCR_CLEAR 0xff
773} SCR;
774
775typedef struct _RNID_TOP_DISC {
776 struct lpfc_name portName;
777 uint8_t resvd[8];
778 uint32_t unitType;
779#define RNID_HBA 0x7
780#define RNID_HOST 0xa
781#define RNID_DRIVER 0xd
782 uint32_t physPort;
783 uint32_t attachedNodes;
784 uint16_t ipVersion;
785#define RNID_IPV4 0x1
786#define RNID_IPV6 0x2
787 uint16_t UDPport;
788 uint8_t ipAddr[16];
789 uint16_t resvd1;
790 uint16_t flags;
791#define RNID_TD_SUPPORT 0x1
792#define RNID_LP_VALID 0x2
793} RNID_TOP_DISC;
794
795typedef struct _RNID { /* Structure is in Big Endian format */
796 uint8_t Format;
797#define RNID_TOPOLOGY_DISC 0xdf
798 uint8_t CommonLen;
799 uint8_t resvd1;
800 uint8_t SpecificLen;
801 struct lpfc_name portName;
802 struct lpfc_name nodeName;
803 union {
804 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
805 } un;
806} RNID;
807
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500808typedef struct _RPS { /* Structure is in Big Endian format */
809 union {
810 uint32_t portNum;
811 struct lpfc_name portName;
812 } un;
813} RPS;
814
815typedef struct _RPS_RSP { /* Structure is in Big Endian format */
816 uint16_t rsvd1;
817 uint16_t portStatus;
818 uint32_t linkFailureCnt;
819 uint32_t lossSyncCnt;
820 uint32_t lossSignalCnt;
821 uint32_t primSeqErrCnt;
822 uint32_t invalidXmitWord;
823 uint32_t crcCnt;
824} RPS_RSP;
825
826typedef struct _RPL { /* Structure is in Big Endian format */
827 uint32_t maxsize;
828 uint32_t index;
829} RPL;
830
831typedef struct _PORT_NUM_BLK {
832 uint32_t portNum;
833 uint32_t portID;
834 struct lpfc_name portName;
835} PORT_NUM_BLK;
836
837typedef struct _RPL_RSP { /* Structure is in Big Endian format */
838 uint32_t listLen;
839 uint32_t index;
840 PORT_NUM_BLK port_num_blk;
841} RPL_RSP;
dea31012005-04-17 16:05:31 -0500842
843/* This is used for RSCN command */
844typedef struct _D_ID { /* Structure is in Big Endian format */
845 union {
846 uint32_t word;
847 struct {
848#ifdef __BIG_ENDIAN_BITFIELD
849 uint8_t resv;
850 uint8_t domain;
851 uint8_t area;
852 uint8_t id;
853#else /* __LITTLE_ENDIAN_BITFIELD */
854 uint8_t id;
855 uint8_t area;
856 uint8_t domain;
857 uint8_t resv;
858#endif
859 } b;
860 } un;
861} D_ID;
862
863/*
864 * Structure to define all ELS Payload types
865 */
866
867typedef struct _ELS_PKT { /* Structure is in Big Endian format */
868 uint8_t elsCode; /* FC Word 0, bit 24:31 */
869 uint8_t elsByte1;
870 uint8_t elsByte2;
871 uint8_t elsByte3;
872 union {
873 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
874 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
875 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
876 PRLI prli; /* Payload for PRLI/ACC */
877 PRLO prlo; /* Payload for PRLO/ACC */
878 ADISC adisc; /* Payload for ADISC/ACC */
879 FARP farp; /* Payload for FARP/ACC */
880 FAN fan; /* Payload for FAN */
881 SCR scr; /* Payload for SCR/ACC */
dea31012005-04-17 16:05:31 -0500882 RNID rnid; /* Payload for RNID */
883 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
884 } un;
885} ELS_PKT;
886
887/*
888 * FDMI
889 * HBA MAnagement Operations Command Codes
890 */
891#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
892#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
893#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
894#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
895#define SLI_MGMT_RHBA 0x200 /* Register HBA */
896#define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
897#define SLI_MGMT_RPRT 0x210 /* Register Port */
898#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
899#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
900#define SLI_MGMT_DPRT 0x310 /* De-register Port */
901
902/*
903 * Management Service Subtypes
904 */
905#define SLI_CT_FDMI_Subtypes 0x10
906
907/*
908 * HBA Management Service Reject Code
909 */
910#define REJECT_CODE 0x9 /* Unable to perform command request */
911
912/*
913 * HBA Management Service Reject Reason Code
914 * Please refer to the Reason Codes above
915 */
916
917/*
918 * HBA Attribute Types
919 */
920#define NODE_NAME 0x1
921#define MANUFACTURER 0x2
922#define SERIAL_NUMBER 0x3
923#define MODEL 0x4
924#define MODEL_DESCRIPTION 0x5
925#define HARDWARE_VERSION 0x6
926#define DRIVER_VERSION 0x7
927#define OPTION_ROM_VERSION 0x8
928#define FIRMWARE_VERSION 0x9
929#define OS_NAME_VERSION 0xa
930#define MAX_CT_PAYLOAD_LEN 0xb
931
932/*
933 * Port Attrubute Types
934 */
935#define SUPPORTED_FC4_TYPES 0x1
936#define SUPPORTED_SPEED 0x2
937#define PORT_SPEED 0x3
938#define MAX_FRAME_SIZE 0x4
939#define OS_DEVICE_NAME 0x5
940#define HOST_NAME 0x6
941
942union AttributesDef {
943 /* Structure is in Big Endian format */
944 struct {
945 uint32_t AttrType:16;
946 uint32_t AttrLen:16;
947 } bits;
948 uint32_t word;
949};
950
951
952/*
953 * HBA Attribute Entry (8 - 260 bytes)
954 */
955typedef struct {
956 union AttributesDef ad;
957 union {
958 uint32_t VendorSpecific;
959 uint8_t Manufacturer[64];
960 uint8_t SerialNumber[64];
961 uint8_t Model[256];
962 uint8_t ModelDescription[256];
963 uint8_t HardwareVersion[256];
964 uint8_t DriverVersion[256];
965 uint8_t OptionROMVersion[256];
966 uint8_t FirmwareVersion[256];
967 struct lpfc_name NodeName;
968 uint8_t SupportFC4Types[32];
969 uint32_t SupportSpeed;
970 uint32_t PortSpeed;
971 uint32_t MaxFrameSize;
972 uint8_t OsDeviceName[256];
973 uint8_t OsNameVersion[256];
974 uint32_t MaxCTPayloadLen;
975 uint8_t HostName[256];
976 } un;
977} ATTRIBUTE_ENTRY;
978
979/*
980 * HBA Attribute Block
981 */
982typedef struct {
983 uint32_t EntryCnt; /* Number of HBA attribute entries */
984 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
985} ATTRIBUTE_BLOCK;
986
987/*
988 * Port Entry
989 */
990typedef struct {
991 struct lpfc_name PortName;
992} PORT_ENTRY;
993
994/*
995 * HBA Identifier
996 */
997typedef struct {
998 struct lpfc_name PortName;
999} HBA_IDENTIFIER;
1000
1001/*
1002 * Registered Port List Format
1003 */
1004typedef struct {
1005 uint32_t EntryCnt;
1006 PORT_ENTRY pe; /* Variable-length array */
1007} REG_PORT_LIST;
1008
1009/*
1010 * Register HBA(RHBA)
1011 */
1012typedef struct {
1013 HBA_IDENTIFIER hi;
1014 REG_PORT_LIST rpl; /* variable-length array */
1015/* ATTRIBUTE_BLOCK ab; */
1016} REG_HBA;
1017
1018/*
1019 * Register HBA Attributes (RHAT)
1020 */
1021typedef struct {
1022 struct lpfc_name HBA_PortName;
1023 ATTRIBUTE_BLOCK ab;
1024} REG_HBA_ATTRIBUTE;
1025
1026/*
1027 * Register Port Attributes (RPA)
1028 */
1029typedef struct {
1030 struct lpfc_name PortName;
1031 ATTRIBUTE_BLOCK ab;
1032} REG_PORT_ATTRIBUTE;
1033
1034/*
1035 * Get Registered HBA List (GRHL) Accept Payload Format
1036 */
1037typedef struct {
1038 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
1039 struct lpfc_name HBA_PortName; /* Variable-length array */
1040} GRHL_ACC_PAYLOAD;
1041
1042/*
1043 * Get Registered Port List (GRPL) Accept Payload Format
1044 */
1045typedef struct {
1046 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
1047 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
1048} GRPL_ACC_PAYLOAD;
1049
1050/*
1051 * Get Port Attributes (GPAT) Accept Payload Format
1052 */
1053
1054typedef struct {
1055 ATTRIBUTE_BLOCK pab;
1056} GPAT_ACC_PAYLOAD;
1057
1058
1059/*
1060 * Begin HBA configuration parameters.
1061 * The PCI configuration register BAR assignments are:
1062 * BAR0, offset 0x10 - SLIM base memory address
1063 * BAR1, offset 0x14 - SLIM base memory high address
1064 * BAR2, offset 0x18 - REGISTER base memory address
1065 * BAR3, offset 0x1c - REGISTER base memory high address
1066 * BAR4, offset 0x20 - BIU I/O registers
1067 * BAR5, offset 0x24 - REGISTER base io high address
1068 */
1069
1070/* Number of rings currently used and available. */
1071#define MAX_CONFIGURED_RINGS 3
1072#define MAX_RINGS 4
1073
1074/* IOCB / Mailbox is owned by FireFly */
1075#define OWN_CHIP 1
1076
1077/* IOCB / Mailbox is owned by Host */
1078#define OWN_HOST 0
1079
1080/* Number of 4-byte words in an IOCB. */
1081#define IOCB_WORD_SZ 8
1082
1083/* defines for type field in fc header */
1084#define FC_ELS_DATA 0x1
1085#define FC_LLC_SNAP 0x5
1086#define FC_FCP_DATA 0x8
1087#define FC_COMMON_TRANSPORT_ULP 0x20
1088
1089/* defines for rctl field in fc header */
1090#define FC_DEV_DATA 0x0
1091#define FC_UNSOL_CTL 0x2
1092#define FC_SOL_CTL 0x3
1093#define FC_UNSOL_DATA 0x4
1094#define FC_FCP_CMND 0x6
1095#define FC_ELS_REQ 0x22
1096#define FC_ELS_RSP 0x23
1097
1098/* network headers for Dfctl field */
1099#define FC_NET_HDR 0x20
1100
1101/* Start FireFly Register definitions */
1102#define PCI_VENDOR_ID_EMULEX 0x10df
1103#define PCI_DEVICE_ID_FIREFLY 0x1ae5
James Smartb87eab32007-04-25 09:53:28 -04001104#define PCI_DEVICE_ID_SAT_SMB 0xf011
1105#define PCI_DEVICE_ID_SAT_MID 0xf015
dea31012005-04-17 16:05:31 -05001106#define PCI_DEVICE_ID_RFLY 0xf095
1107#define PCI_DEVICE_ID_PFLY 0xf098
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001108#define PCI_DEVICE_ID_LP101 0xf0a1
dea31012005-04-17 16:05:31 -05001109#define PCI_DEVICE_ID_TFLY 0xf0a5
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001110#define PCI_DEVICE_ID_BSMB 0xf0d1
1111#define PCI_DEVICE_ID_BMID 0xf0d5
1112#define PCI_DEVICE_ID_ZSMB 0xf0e1
1113#define PCI_DEVICE_ID_ZMID 0xf0e5
1114#define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1115#define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1116#define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
James Smartb87eab32007-04-25 09:53:28 -04001117#define PCI_DEVICE_ID_SAT 0xf100
1118#define PCI_DEVICE_ID_SAT_SCSP 0xf111
1119#define PCI_DEVICE_ID_SAT_DCSP 0xf112
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001120#define PCI_DEVICE_ID_SUPERFLY 0xf700
1121#define PCI_DEVICE_ID_DRAGONFLY 0xf800
dea31012005-04-17 16:05:31 -05001122#define PCI_DEVICE_ID_CENTAUR 0xf900
1123#define PCI_DEVICE_ID_PEGASUS 0xf980
1124#define PCI_DEVICE_ID_THOR 0xfa00
1125#define PCI_DEVICE_ID_VIPER 0xfb00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001126#define PCI_DEVICE_ID_LP10000S 0xfc00
1127#define PCI_DEVICE_ID_LP11000S 0xfc10
1128#define PCI_DEVICE_ID_LPE11000S 0xfc20
James Smartb87eab32007-04-25 09:53:28 -04001129#define PCI_DEVICE_ID_SAT_S 0xfc40
dea31012005-04-17 16:05:31 -05001130#define PCI_DEVICE_ID_HELIOS 0xfd00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001131#define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1132#define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
dea31012005-04-17 16:05:31 -05001133#define PCI_DEVICE_ID_ZEPHYR 0xfe00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001134#define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1135#define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
dea31012005-04-17 16:05:31 -05001136
1137#define JEDEC_ID_ADDRESS 0x0080001c
1138#define FIREFLY_JEDEC_ID 0x1ACC
1139#define SUPERFLY_JEDEC_ID 0x0020
1140#define DRAGONFLY_JEDEC_ID 0x0021
1141#define DRAGONFLY_V2_JEDEC_ID 0x0025
1142#define CENTAUR_2G_JEDEC_ID 0x0026
1143#define CENTAUR_1G_JEDEC_ID 0x0028
1144#define PEGASUS_ORION_JEDEC_ID 0x0036
1145#define PEGASUS_JEDEC_ID 0x0038
1146#define THOR_JEDEC_ID 0x0012
1147#define HELIOS_JEDEC_ID 0x0364
1148#define ZEPHYR_JEDEC_ID 0x0577
1149#define VIPER_JEDEC_ID 0x4838
James Smartb87eab32007-04-25 09:53:28 -04001150#define SATURN_JEDEC_ID 0x1004
dea31012005-04-17 16:05:31 -05001151
1152#define JEDEC_ID_MASK 0x0FFFF000
1153#define JEDEC_ID_SHIFT 12
1154#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1155
1156typedef struct { /* FireFly BIU registers */
1157 uint32_t hostAtt; /* See definitions for Host Attention
1158 register */
1159 uint32_t chipAtt; /* See definitions for Chip Attention
1160 register */
1161 uint32_t hostStatus; /* See definitions for Host Status register */
1162 uint32_t hostControl; /* See definitions for Host Control register */
1163 uint32_t buiConfig; /* See definitions for BIU configuration
1164 register */
1165} FF_REGS;
1166
1167/* IO Register size in bytes */
1168#define FF_REG_AREA_SIZE 256
1169
1170/* Host Attention Register */
1171
1172#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1173
1174#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1175#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1176#define HA_R0ATT 0x00000008 /* Bit 3 */
1177#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1178#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1179#define HA_R1ATT 0x00000080 /* Bit 7 */
1180#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1181#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1182#define HA_R2ATT 0x00000800 /* Bit 11 */
1183#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1184#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1185#define HA_R3ATT 0x00008000 /* Bit 15 */
1186#define HA_LATT 0x20000000 /* Bit 29 */
1187#define HA_MBATT 0x40000000 /* Bit 30 */
1188#define HA_ERATT 0x80000000 /* Bit 31 */
1189
1190#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1191#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1192#define HA_RXATT 0x00000008 /* Bit 3 */
1193#define HA_RXMASK 0x0000000f
1194
1195/* Chip Attention Register */
1196
1197#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1198
1199#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1200#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1201#define CA_R0ATT 0x00000008 /* Bit 3 */
1202#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1203#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1204#define CA_R1ATT 0x00000080 /* Bit 7 */
1205#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1206#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1207#define CA_R2ATT 0x00000800 /* Bit 11 */
1208#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1209#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1210#define CA_R3ATT 0x00008000 /* Bit 15 */
1211#define CA_MBATT 0x40000000 /* Bit 30 */
1212
1213/* Host Status Register */
1214
1215#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1216
1217#define HS_MBRDY 0x00400000 /* Bit 22 */
1218#define HS_FFRDY 0x00800000 /* Bit 23 */
1219#define HS_FFER8 0x01000000 /* Bit 24 */
1220#define HS_FFER7 0x02000000 /* Bit 25 */
1221#define HS_FFER6 0x04000000 /* Bit 26 */
1222#define HS_FFER5 0x08000000 /* Bit 27 */
1223#define HS_FFER4 0x10000000 /* Bit 28 */
1224#define HS_FFER3 0x20000000 /* Bit 29 */
1225#define HS_FFER2 0x40000000 /* Bit 30 */
1226#define HS_FFER1 0x80000000 /* Bit 31 */
1227#define HS_FFERM 0xFF000000 /* Mask for error bits 31:24 */
1228
1229/* Host Control Register */
1230
1231#define HC_REG_OFFSET 12 /* Word offset from register base address */
1232
1233#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1234#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1235#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1236#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1237#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1238#define HC_INITHBI 0x02000000 /* Bit 25 */
1239#define HC_INITMB 0x04000000 /* Bit 26 */
1240#define HC_INITFF 0x08000000 /* Bit 27 */
1241#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1242#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1243
1244/* Mailbox Commands */
1245#define MBX_SHUTDOWN 0x00 /* terminate testing */
1246#define MBX_LOAD_SM 0x01
1247#define MBX_READ_NV 0x02
1248#define MBX_WRITE_NV 0x03
1249#define MBX_RUN_BIU_DIAG 0x04
1250#define MBX_INIT_LINK 0x05
1251#define MBX_DOWN_LINK 0x06
1252#define MBX_CONFIG_LINK 0x07
1253#define MBX_CONFIG_RING 0x09
1254#define MBX_RESET_RING 0x0A
1255#define MBX_READ_CONFIG 0x0B
1256#define MBX_READ_RCONFIG 0x0C
1257#define MBX_READ_SPARM 0x0D
1258#define MBX_READ_STATUS 0x0E
1259#define MBX_READ_RPI 0x0F
1260#define MBX_READ_XRI 0x10
1261#define MBX_READ_REV 0x11
1262#define MBX_READ_LNK_STAT 0x12
1263#define MBX_REG_LOGIN 0x13
1264#define MBX_UNREG_LOGIN 0x14
1265#define MBX_READ_LA 0x15
1266#define MBX_CLEAR_LA 0x16
1267#define MBX_DUMP_MEMORY 0x17
1268#define MBX_DUMP_CONTEXT 0x18
1269#define MBX_RUN_DIAGS 0x19
1270#define MBX_RESTART 0x1A
1271#define MBX_UPDATE_CFG 0x1B
1272#define MBX_DOWN_LOAD 0x1C
1273#define MBX_DEL_LD_ENTRY 0x1D
1274#define MBX_RUN_PROGRAM 0x1E
1275#define MBX_SET_MASK 0x20
1276#define MBX_SET_SLIM 0x21
1277#define MBX_UNREG_D_ID 0x23
Jamie Wellnitz41415862006-02-28 19:25:27 -05001278#define MBX_KILL_BOARD 0x24
dea31012005-04-17 16:05:31 -05001279#define MBX_CONFIG_FARP 0x25
Jamie Wellnitz41415862006-02-28 19:25:27 -05001280#define MBX_BEACON 0x2A
dea31012005-04-17 16:05:31 -05001281
James Smarted957682007-06-17 19:56:37 -05001282#define MBX_CONFIG_HBQ 0x7C
dea31012005-04-17 16:05:31 -05001283#define MBX_LOAD_AREA 0x81
1284#define MBX_RUN_BIU_DIAG64 0x84
1285#define MBX_CONFIG_PORT 0x88
1286#define MBX_READ_SPARM64 0x8D
1287#define MBX_READ_RPI64 0x8F
1288#define MBX_REG_LOGIN64 0x93
1289#define MBX_READ_LA64 0x95
James Smart92d7f7b2007-06-17 19:56:38 -05001290#define MBX_REG_VPI 0x96
1291#define MBX_UNREG_VPI 0x97
1292#define MBX_REG_VNPID 0x96
1293#define MBX_UNREG_VNPID 0x97
dea31012005-04-17 16:05:31 -05001294
1295#define MBX_FLASH_WR_ULA 0x98
1296#define MBX_SET_DEBUG 0x99
1297#define MBX_LOAD_EXP_ROM 0x9C
1298
1299#define MBX_MAX_CMDS 0x9D
1300#define MBX_SLI2_CMD_MASK 0x80
1301
1302/* IOCB Commands */
1303
1304#define CMD_RCV_SEQUENCE_CX 0x01
1305#define CMD_XMIT_SEQUENCE_CR 0x02
1306#define CMD_XMIT_SEQUENCE_CX 0x03
1307#define CMD_XMIT_BCAST_CN 0x04
1308#define CMD_XMIT_BCAST_CX 0x05
1309#define CMD_QUE_RING_BUF_CN 0x06
1310#define CMD_QUE_XRI_BUF_CX 0x07
1311#define CMD_IOCB_CONTINUE_CN 0x08
1312#define CMD_RET_XRI_BUF_CX 0x09
1313#define CMD_ELS_REQUEST_CR 0x0A
1314#define CMD_ELS_REQUEST_CX 0x0B
1315#define CMD_RCV_ELS_REQ_CX 0x0D
1316#define CMD_ABORT_XRI_CN 0x0E
1317#define CMD_ABORT_XRI_CX 0x0F
1318#define CMD_CLOSE_XRI_CN 0x10
1319#define CMD_CLOSE_XRI_CX 0x11
1320#define CMD_CREATE_XRI_CR 0x12
1321#define CMD_CREATE_XRI_CX 0x13
1322#define CMD_GET_RPI_CN 0x14
1323#define CMD_XMIT_ELS_RSP_CX 0x15
1324#define CMD_GET_RPI_CR 0x16
1325#define CMD_XRI_ABORTED_CX 0x17
1326#define CMD_FCP_IWRITE_CR 0x18
1327#define CMD_FCP_IWRITE_CX 0x19
1328#define CMD_FCP_IREAD_CR 0x1A
1329#define CMD_FCP_IREAD_CX 0x1B
1330#define CMD_FCP_ICMND_CR 0x1C
1331#define CMD_FCP_ICMND_CX 0x1D
James Smartf5603512006-12-02 13:35:43 -05001332#define CMD_FCP_TSEND_CX 0x1F
1333#define CMD_FCP_TRECEIVE_CX 0x21
1334#define CMD_FCP_TRSP_CX 0x23
1335#define CMD_FCP_AUTO_TRSP_CX 0x29
dea31012005-04-17 16:05:31 -05001336
1337#define CMD_ADAPTER_MSG 0x20
1338#define CMD_ADAPTER_DUMP 0x22
1339
1340/* SLI_2 IOCB Command Set */
1341
1342#define CMD_RCV_SEQUENCE64_CX 0x81
1343#define CMD_XMIT_SEQUENCE64_CR 0x82
1344#define CMD_XMIT_SEQUENCE64_CX 0x83
1345#define CMD_XMIT_BCAST64_CN 0x84
1346#define CMD_XMIT_BCAST64_CX 0x85
1347#define CMD_QUE_RING_BUF64_CN 0x86
1348#define CMD_QUE_XRI_BUF64_CX 0x87
1349#define CMD_IOCB_CONTINUE64_CN 0x88
1350#define CMD_RET_XRI_BUF64_CX 0x89
1351#define CMD_ELS_REQUEST64_CR 0x8A
1352#define CMD_ELS_REQUEST64_CX 0x8B
1353#define CMD_ABORT_MXRI64_CN 0x8C
1354#define CMD_RCV_ELS_REQ64_CX 0x8D
1355#define CMD_XMIT_ELS_RSP64_CX 0x95
1356#define CMD_FCP_IWRITE64_CR 0x98
1357#define CMD_FCP_IWRITE64_CX 0x99
1358#define CMD_FCP_IREAD64_CR 0x9A
1359#define CMD_FCP_IREAD64_CX 0x9B
1360#define CMD_FCP_ICMND64_CR 0x9C
1361#define CMD_FCP_ICMND64_CX 0x9D
James Smartf5603512006-12-02 13:35:43 -05001362#define CMD_FCP_TSEND64_CX 0x9F
1363#define CMD_FCP_TRECEIVE64_CX 0xA1
1364#define CMD_FCP_TRSP64_CX 0xA3
dea31012005-04-17 16:05:31 -05001365
James Smarted957682007-06-17 19:56:37 -05001366#define CMD_IOCB_RCV_SEQ64_CX 0xB5
1367#define CMD_IOCB_RCV_ELS64_CX 0xB7
1368#define CMD_IOCB_RCV_CONT64_CX 0xBB
1369
dea31012005-04-17 16:05:31 -05001370#define CMD_GEN_REQUEST64_CR 0xC2
1371#define CMD_GEN_REQUEST64_CX 0xC3
1372
1373#define CMD_MAX_IOCB_CMD 0xE6
1374#define CMD_IOCB_MASK 0xff
1375
1376#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1377 iocb */
1378#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1379/*
1380 * Define Status
1381 */
1382#define MBX_SUCCESS 0
1383#define MBXERR_NUM_RINGS 1
1384#define MBXERR_NUM_IOCBS 2
1385#define MBXERR_IOCBS_EXCEEDED 3
1386#define MBXERR_BAD_RING_NUMBER 4
1387#define MBXERR_MASK_ENTRIES_RANGE 5
1388#define MBXERR_MASKS_EXCEEDED 6
1389#define MBXERR_BAD_PROFILE 7
1390#define MBXERR_BAD_DEF_CLASS 8
1391#define MBXERR_BAD_MAX_RESPONDER 9
1392#define MBXERR_BAD_MAX_ORIGINATOR 10
1393#define MBXERR_RPI_REGISTERED 11
1394#define MBXERR_RPI_FULL 12
1395#define MBXERR_NO_RESOURCES 13
1396#define MBXERR_BAD_RCV_LENGTH 14
1397#define MBXERR_DMA_ERROR 15
1398#define MBXERR_ERROR 16
1399#define MBX_NOT_FINISHED 255
1400
1401#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1402#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1403
1404/*
1405 * Begin Structure Definitions for Mailbox Commands
1406 */
1407
1408typedef struct {
1409#ifdef __BIG_ENDIAN_BITFIELD
1410 uint8_t tval;
1411 uint8_t tmask;
1412 uint8_t rval;
1413 uint8_t rmask;
1414#else /* __LITTLE_ENDIAN_BITFIELD */
1415 uint8_t rmask;
1416 uint8_t rval;
1417 uint8_t tmask;
1418 uint8_t tval;
1419#endif
1420} RR_REG;
1421
1422struct ulp_bde {
1423 uint32_t bdeAddress;
1424#ifdef __BIG_ENDIAN_BITFIELD
1425 uint32_t bdeReserved:4;
1426 uint32_t bdeAddrHigh:4;
1427 uint32_t bdeSize:24;
1428#else /* __LITTLE_ENDIAN_BITFIELD */
1429 uint32_t bdeSize:24;
1430 uint32_t bdeAddrHigh:4;
1431 uint32_t bdeReserved:4;
1432#endif
1433};
1434
1435struct ulp_bde64 { /* SLI-2 */
1436 union ULP_BDE_TUS {
1437 uint32_t w;
1438 struct {
1439#ifdef __BIG_ENDIAN_BITFIELD
1440 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1441 VALUE !! */
1442 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1443#else /* __LITTLE_ENDIAN_BITFIELD */
1444 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1445 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1446 VALUE !! */
1447#endif
1448
1449#define BUFF_USE_RSVD 0x01 /* bdeFlags */
1450#define BUFF_USE_INTRPT 0x02 /* Not Implemented with LP6000 */
1451#define BUFF_USE_CMND 0x04 /* Optional, 1=cmd/rsp 0=data buffer */
1452#define BUFF_USE_RCV 0x08 /* "" "", 1=rcv buffer, 0=xmit
1453 buffer */
1454#define BUFF_TYPE_32BIT 0x10 /* "" "", 1=32 bit addr 0=64 bit
1455 addr */
1456#define BUFF_TYPE_SPECIAL 0x20 /* Not Implemented with LP6000 */
1457#define BUFF_TYPE_BDL 0x40 /* Optional, may be set in BDL */
1458#define BUFF_TYPE_INVALID 0x80 /* "" "" */
1459 } f;
1460 } tus;
1461 uint32_t addrLow;
1462 uint32_t addrHigh;
1463};
1464#define BDE64_SIZE_WORD 0
1465#define BPL64_SIZE_WORD 0x40
1466
1467typedef struct ULP_BDL { /* SLI-2 */
1468#ifdef __BIG_ENDIAN_BITFIELD
1469 uint32_t bdeFlags:8; /* BDL Flags */
1470 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1471#else /* __LITTLE_ENDIAN_BITFIELD */
1472 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1473 uint32_t bdeFlags:8; /* BDL Flags */
1474#endif
1475
1476 uint32_t addrLow; /* Address 0:31 */
1477 uint32_t addrHigh; /* Address 32:63 */
1478 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1479} ULP_BDL;
1480
1481/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1482
1483typedef struct {
1484#ifdef __BIG_ENDIAN_BITFIELD
1485 uint32_t rsvd2:25;
1486 uint32_t acknowledgment:1;
1487 uint32_t version:1;
1488 uint32_t erase_or_prog:1;
1489 uint32_t update_flash:1;
1490 uint32_t update_ram:1;
1491 uint32_t method:1;
1492 uint32_t load_cmplt:1;
1493#else /* __LITTLE_ENDIAN_BITFIELD */
1494 uint32_t load_cmplt:1;
1495 uint32_t method:1;
1496 uint32_t update_ram:1;
1497 uint32_t update_flash:1;
1498 uint32_t erase_or_prog:1;
1499 uint32_t version:1;
1500 uint32_t acknowledgment:1;
1501 uint32_t rsvd2:25;
1502#endif
1503
1504 uint32_t dl_to_adr_low;
1505 uint32_t dl_to_adr_high;
1506 uint32_t dl_len;
1507 union {
1508 uint32_t dl_from_mbx_offset;
1509 struct ulp_bde dl_from_bde;
1510 struct ulp_bde64 dl_from_bde64;
1511 } un;
1512
1513} LOAD_SM_VAR;
1514
1515/* Structure for MB Command READ_NVPARM (02) */
1516
1517typedef struct {
1518 uint32_t rsvd1[3]; /* Read as all one's */
1519 uint32_t rsvd2; /* Read as all zero's */
1520 uint32_t portname[2]; /* N_PORT name */
1521 uint32_t nodename[2]; /* NODE name */
1522
1523#ifdef __BIG_ENDIAN_BITFIELD
1524 uint32_t pref_DID:24;
1525 uint32_t hardAL_PA:8;
1526#else /* __LITTLE_ENDIAN_BITFIELD */
1527 uint32_t hardAL_PA:8;
1528 uint32_t pref_DID:24;
1529#endif
1530
1531 uint32_t rsvd3[21]; /* Read as all one's */
1532} READ_NV_VAR;
1533
1534/* Structure for MB Command WRITE_NVPARMS (03) */
1535
1536typedef struct {
1537 uint32_t rsvd1[3]; /* Must be all one's */
1538 uint32_t rsvd2; /* Must be all zero's */
1539 uint32_t portname[2]; /* N_PORT name */
1540 uint32_t nodename[2]; /* NODE name */
1541
1542#ifdef __BIG_ENDIAN_BITFIELD
1543 uint32_t pref_DID:24;
1544 uint32_t hardAL_PA:8;
1545#else /* __LITTLE_ENDIAN_BITFIELD */
1546 uint32_t hardAL_PA:8;
1547 uint32_t pref_DID:24;
1548#endif
1549
1550 uint32_t rsvd3[21]; /* Must be all one's */
1551} WRITE_NV_VAR;
1552
1553/* Structure for MB Command RUN_BIU_DIAG (04) */
1554/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1555
1556typedef struct {
1557 uint32_t rsvd1;
1558 union {
1559 struct {
1560 struct ulp_bde xmit_bde;
1561 struct ulp_bde rcv_bde;
1562 } s1;
1563 struct {
1564 struct ulp_bde64 xmit_bde64;
1565 struct ulp_bde64 rcv_bde64;
1566 } s2;
1567 } un;
1568} BIU_DIAG_VAR;
1569
1570/* Structure for MB Command INIT_LINK (05) */
1571
1572typedef struct {
1573#ifdef __BIG_ENDIAN_BITFIELD
1574 uint32_t rsvd1:24;
1575 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1576#else /* __LITTLE_ENDIAN_BITFIELD */
1577 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1578 uint32_t rsvd1:24;
1579#endif
1580
1581#ifdef __BIG_ENDIAN_BITFIELD
1582 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1583 uint8_t rsvd2;
1584 uint16_t link_flags;
1585#else /* __LITTLE_ENDIAN_BITFIELD */
1586 uint16_t link_flags;
1587 uint8_t rsvd2;
1588 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1589#endif
1590
1591#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1592#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1593#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1594#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1595#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
James Smart92d7f7b2007-06-17 19:56:38 -05001596#define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
dea31012005-04-17 16:05:31 -05001597#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1598
1599#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1600#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
James Smart4b0b91d2006-04-15 11:53:00 -04001601#define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
dea31012005-04-17 16:05:31 -05001602
1603 uint32_t link_speed;
1604#define LINK_SPEED_AUTO 0 /* Auto selection */
1605#define LINK_SPEED_1G 1 /* 1 Gigabaud */
1606#define LINK_SPEED_2G 2 /* 2 Gigabaud */
1607#define LINK_SPEED_4G 4 /* 4 Gigabaud */
James Smartb87eab32007-04-25 09:53:28 -04001608#define LINK_SPEED_8G 8 /* 8 Gigabaud */
dea31012005-04-17 16:05:31 -05001609#define LINK_SPEED_10G 16 /* 10 Gigabaud */
1610
1611} INIT_LINK_VAR;
1612
1613/* Structure for MB Command DOWN_LINK (06) */
1614
1615typedef struct {
1616 uint32_t rsvd1;
1617} DOWN_LINK_VAR;
1618
1619/* Structure for MB Command CONFIG_LINK (07) */
1620
1621typedef struct {
1622#ifdef __BIG_ENDIAN_BITFIELD
1623 uint32_t cr:1;
1624 uint32_t ci:1;
1625 uint32_t cr_delay:6;
1626 uint32_t cr_count:8;
1627 uint32_t rsvd1:8;
1628 uint32_t MaxBBC:8;
1629#else /* __LITTLE_ENDIAN_BITFIELD */
1630 uint32_t MaxBBC:8;
1631 uint32_t rsvd1:8;
1632 uint32_t cr_count:8;
1633 uint32_t cr_delay:6;
1634 uint32_t ci:1;
1635 uint32_t cr:1;
1636#endif
1637
1638 uint32_t myId;
1639 uint32_t rsvd2;
1640 uint32_t edtov;
1641 uint32_t arbtov;
1642 uint32_t ratov;
1643 uint32_t rttov;
1644 uint32_t altov;
1645 uint32_t crtov;
1646 uint32_t citov;
1647#ifdef __BIG_ENDIAN_BITFIELD
1648 uint32_t rrq_enable:1;
1649 uint32_t rrq_immed:1;
1650 uint32_t rsvd4:29;
1651 uint32_t ack0_enable:1;
1652#else /* __LITTLE_ENDIAN_BITFIELD */
1653 uint32_t ack0_enable:1;
1654 uint32_t rsvd4:29;
1655 uint32_t rrq_immed:1;
1656 uint32_t rrq_enable:1;
1657#endif
1658} CONFIG_LINK;
1659
1660/* Structure for MB Command PART_SLIM (08)
1661 * will be removed since SLI1 is no longer supported!
1662 */
1663typedef struct {
1664#ifdef __BIG_ENDIAN_BITFIELD
1665 uint16_t offCiocb;
1666 uint16_t numCiocb;
1667 uint16_t offRiocb;
1668 uint16_t numRiocb;
1669#else /* __LITTLE_ENDIAN_BITFIELD */
1670 uint16_t numCiocb;
1671 uint16_t offCiocb;
1672 uint16_t numRiocb;
1673 uint16_t offRiocb;
1674#endif
1675} RING_DEF;
1676
1677typedef struct {
1678#ifdef __BIG_ENDIAN_BITFIELD
1679 uint32_t unused1:24;
1680 uint32_t numRing:8;
1681#else /* __LITTLE_ENDIAN_BITFIELD */
1682 uint32_t numRing:8;
1683 uint32_t unused1:24;
1684#endif
1685
1686 RING_DEF ringdef[4];
1687 uint32_t hbainit;
1688} PART_SLIM_VAR;
1689
1690/* Structure for MB Command CONFIG_RING (09) */
1691
1692typedef struct {
1693#ifdef __BIG_ENDIAN_BITFIELD
1694 uint32_t unused2:6;
1695 uint32_t recvSeq:1;
1696 uint32_t recvNotify:1;
1697 uint32_t numMask:8;
1698 uint32_t profile:8;
1699 uint32_t unused1:4;
1700 uint32_t ring:4;
1701#else /* __LITTLE_ENDIAN_BITFIELD */
1702 uint32_t ring:4;
1703 uint32_t unused1:4;
1704 uint32_t profile:8;
1705 uint32_t numMask:8;
1706 uint32_t recvNotify:1;
1707 uint32_t recvSeq:1;
1708 uint32_t unused2:6;
1709#endif
1710
1711#ifdef __BIG_ENDIAN_BITFIELD
1712 uint16_t maxRespXchg;
1713 uint16_t maxOrigXchg;
1714#else /* __LITTLE_ENDIAN_BITFIELD */
1715 uint16_t maxOrigXchg;
1716 uint16_t maxRespXchg;
1717#endif
1718
1719 RR_REG rrRegs[6];
1720} CONFIG_RING_VAR;
1721
1722/* Structure for MB Command RESET_RING (10) */
1723
1724typedef struct {
1725 uint32_t ring_no;
1726} RESET_RING_VAR;
1727
1728/* Structure for MB Command READ_CONFIG (11) */
1729
1730typedef struct {
1731#ifdef __BIG_ENDIAN_BITFIELD
1732 uint32_t cr:1;
1733 uint32_t ci:1;
1734 uint32_t cr_delay:6;
1735 uint32_t cr_count:8;
1736 uint32_t InitBBC:8;
1737 uint32_t MaxBBC:8;
1738#else /* __LITTLE_ENDIAN_BITFIELD */
1739 uint32_t MaxBBC:8;
1740 uint32_t InitBBC:8;
1741 uint32_t cr_count:8;
1742 uint32_t cr_delay:6;
1743 uint32_t ci:1;
1744 uint32_t cr:1;
1745#endif
1746
1747#ifdef __BIG_ENDIAN_BITFIELD
1748 uint32_t topology:8;
1749 uint32_t myDid:24;
1750#else /* __LITTLE_ENDIAN_BITFIELD */
1751 uint32_t myDid:24;
1752 uint32_t topology:8;
1753#endif
1754
1755 /* Defines for topology (defined previously) */
1756#ifdef __BIG_ENDIAN_BITFIELD
1757 uint32_t AR:1;
1758 uint32_t IR:1;
1759 uint32_t rsvd1:29;
1760 uint32_t ack0:1;
1761#else /* __LITTLE_ENDIAN_BITFIELD */
1762 uint32_t ack0:1;
1763 uint32_t rsvd1:29;
1764 uint32_t IR:1;
1765 uint32_t AR:1;
1766#endif
1767
1768 uint32_t edtov;
1769 uint32_t arbtov;
1770 uint32_t ratov;
1771 uint32_t rttov;
1772 uint32_t altov;
1773 uint32_t lmt;
Jamie Wellnitz74b72a52006-02-28 22:33:04 -05001774#define LMT_RESERVED 0x000 /* Not used */
1775#define LMT_1Gb 0x004
1776#define LMT_2Gb 0x008
1777#define LMT_4Gb 0x040
1778#define LMT_8Gb 0x080
1779#define LMT_10Gb 0x100
1780
dea31012005-04-17 16:05:31 -05001781
1782 uint32_t rsvd2;
1783 uint32_t rsvd3;
1784 uint32_t max_xri;
1785 uint32_t max_iocb;
1786 uint32_t max_rpi;
1787 uint32_t avail_xri;
1788 uint32_t avail_iocb;
1789 uint32_t avail_rpi;
1790 uint32_t default_rpi;
1791} READ_CONFIG_VAR;
1792
1793/* Structure for MB Command READ_RCONFIG (12) */
1794
1795typedef struct {
1796#ifdef __BIG_ENDIAN_BITFIELD
1797 uint32_t rsvd2:7;
1798 uint32_t recvNotify:1;
1799 uint32_t numMask:8;
1800 uint32_t profile:8;
1801 uint32_t rsvd1:4;
1802 uint32_t ring:4;
1803#else /* __LITTLE_ENDIAN_BITFIELD */
1804 uint32_t ring:4;
1805 uint32_t rsvd1:4;
1806 uint32_t profile:8;
1807 uint32_t numMask:8;
1808 uint32_t recvNotify:1;
1809 uint32_t rsvd2:7;
1810#endif
1811
1812#ifdef __BIG_ENDIAN_BITFIELD
1813 uint16_t maxResp;
1814 uint16_t maxOrig;
1815#else /* __LITTLE_ENDIAN_BITFIELD */
1816 uint16_t maxOrig;
1817 uint16_t maxResp;
1818#endif
1819
1820 RR_REG rrRegs[6];
1821
1822#ifdef __BIG_ENDIAN_BITFIELD
1823 uint16_t cmdRingOffset;
1824 uint16_t cmdEntryCnt;
1825 uint16_t rspRingOffset;
1826 uint16_t rspEntryCnt;
1827 uint16_t nextCmdOffset;
1828 uint16_t rsvd3;
1829 uint16_t nextRspOffset;
1830 uint16_t rsvd4;
1831#else /* __LITTLE_ENDIAN_BITFIELD */
1832 uint16_t cmdEntryCnt;
1833 uint16_t cmdRingOffset;
1834 uint16_t rspEntryCnt;
1835 uint16_t rspRingOffset;
1836 uint16_t rsvd3;
1837 uint16_t nextCmdOffset;
1838 uint16_t rsvd4;
1839 uint16_t nextRspOffset;
1840#endif
1841} READ_RCONF_VAR;
1842
1843/* Structure for MB Command READ_SPARM (13) */
1844/* Structure for MB Command READ_SPARM64 (0x8D) */
1845
1846typedef struct {
1847 uint32_t rsvd1;
1848 uint32_t rsvd2;
1849 union {
1850 struct ulp_bde sp; /* This BDE points to struct serv_parm
1851 structure */
1852 struct ulp_bde64 sp64;
1853 } un;
James Smarted957682007-06-17 19:56:37 -05001854#ifdef __BIG_ENDIAN_BITFIELD
1855 uint16_t rsvd3;
1856 uint16_t vpi;
1857#else /* __LITTLE_ENDIAN_BITFIELD */
1858 uint16_t vpi;
1859 uint16_t rsvd3;
1860#endif
dea31012005-04-17 16:05:31 -05001861} READ_SPARM_VAR;
1862
1863/* Structure for MB Command READ_STATUS (14) */
1864
1865typedef struct {
1866#ifdef __BIG_ENDIAN_BITFIELD
1867 uint32_t rsvd1:31;
1868 uint32_t clrCounters:1;
1869 uint16_t activeXriCnt;
1870 uint16_t activeRpiCnt;
1871#else /* __LITTLE_ENDIAN_BITFIELD */
1872 uint32_t clrCounters:1;
1873 uint32_t rsvd1:31;
1874 uint16_t activeRpiCnt;
1875 uint16_t activeXriCnt;
1876#endif
1877
1878 uint32_t xmitByteCnt;
1879 uint32_t rcvByteCnt;
1880 uint32_t xmitFrameCnt;
1881 uint32_t rcvFrameCnt;
1882 uint32_t xmitSeqCnt;
1883 uint32_t rcvSeqCnt;
1884 uint32_t totalOrigExchanges;
1885 uint32_t totalRespExchanges;
1886 uint32_t rcvPbsyCnt;
1887 uint32_t rcvFbsyCnt;
1888} READ_STATUS_VAR;
1889
1890/* Structure for MB Command READ_RPI (15) */
1891/* Structure for MB Command READ_RPI64 (0x8F) */
1892
1893typedef struct {
1894#ifdef __BIG_ENDIAN_BITFIELD
1895 uint16_t nextRpi;
1896 uint16_t reqRpi;
1897 uint32_t rsvd2:8;
1898 uint32_t DID:24;
1899#else /* __LITTLE_ENDIAN_BITFIELD */
1900 uint16_t reqRpi;
1901 uint16_t nextRpi;
1902 uint32_t DID:24;
1903 uint32_t rsvd2:8;
1904#endif
1905
1906 union {
1907 struct ulp_bde sp;
1908 struct ulp_bde64 sp64;
1909 } un;
1910
1911} READ_RPI_VAR;
1912
1913/* Structure for MB Command READ_XRI (16) */
1914
1915typedef struct {
1916#ifdef __BIG_ENDIAN_BITFIELD
1917 uint16_t nextXri;
1918 uint16_t reqXri;
1919 uint16_t rsvd1;
1920 uint16_t rpi;
1921 uint32_t rsvd2:8;
1922 uint32_t DID:24;
1923 uint32_t rsvd3:8;
1924 uint32_t SID:24;
1925 uint32_t rsvd4;
1926 uint8_t seqId;
1927 uint8_t rsvd5;
1928 uint16_t seqCount;
1929 uint16_t oxId;
1930 uint16_t rxId;
1931 uint32_t rsvd6:30;
1932 uint32_t si:1;
1933 uint32_t exchOrig:1;
1934#else /* __LITTLE_ENDIAN_BITFIELD */
1935 uint16_t reqXri;
1936 uint16_t nextXri;
1937 uint16_t rpi;
1938 uint16_t rsvd1;
1939 uint32_t DID:24;
1940 uint32_t rsvd2:8;
1941 uint32_t SID:24;
1942 uint32_t rsvd3:8;
1943 uint32_t rsvd4;
1944 uint16_t seqCount;
1945 uint8_t rsvd5;
1946 uint8_t seqId;
1947 uint16_t rxId;
1948 uint16_t oxId;
1949 uint32_t exchOrig:1;
1950 uint32_t si:1;
1951 uint32_t rsvd6:30;
1952#endif
1953} READ_XRI_VAR;
1954
1955/* Structure for MB Command READ_REV (17) */
1956
1957typedef struct {
1958#ifdef __BIG_ENDIAN_BITFIELD
1959 uint32_t cv:1;
1960 uint32_t rr:1;
James Smarted957682007-06-17 19:56:37 -05001961 uint32_t rsvd2:2;
1962 uint32_t v3req:1;
1963 uint32_t v3rsp:1;
1964 uint32_t rsvd1:25;
dea31012005-04-17 16:05:31 -05001965 uint32_t rv:1;
1966#else /* __LITTLE_ENDIAN_BITFIELD */
1967 uint32_t rv:1;
James Smarted957682007-06-17 19:56:37 -05001968 uint32_t rsvd1:25;
1969 uint32_t v3rsp:1;
1970 uint32_t v3req:1;
1971 uint32_t rsvd2:2;
dea31012005-04-17 16:05:31 -05001972 uint32_t rr:1;
1973 uint32_t cv:1;
1974#endif
1975
1976 uint32_t biuRev;
1977 uint32_t smRev;
1978 union {
1979 uint32_t smFwRev;
1980 struct {
1981#ifdef __BIG_ENDIAN_BITFIELD
1982 uint8_t ProgType;
1983 uint8_t ProgId;
1984 uint16_t ProgVer:4;
1985 uint16_t ProgRev:4;
1986 uint16_t ProgFixLvl:2;
1987 uint16_t ProgDistType:2;
1988 uint16_t DistCnt:4;
1989#else /* __LITTLE_ENDIAN_BITFIELD */
1990 uint16_t DistCnt:4;
1991 uint16_t ProgDistType:2;
1992 uint16_t ProgFixLvl:2;
1993 uint16_t ProgRev:4;
1994 uint16_t ProgVer:4;
1995 uint8_t ProgId;
1996 uint8_t ProgType;
1997#endif
1998
1999 } b;
2000 } un;
2001 uint32_t endecRev;
2002#ifdef __BIG_ENDIAN_BITFIELD
2003 uint8_t feaLevelHigh;
2004 uint8_t feaLevelLow;
2005 uint8_t fcphHigh;
2006 uint8_t fcphLow;
2007#else /* __LITTLE_ENDIAN_BITFIELD */
2008 uint8_t fcphLow;
2009 uint8_t fcphHigh;
2010 uint8_t feaLevelLow;
2011 uint8_t feaLevelHigh;
2012#endif
2013
2014 uint32_t postKernRev;
2015 uint32_t opFwRev;
2016 uint8_t opFwName[16];
2017 uint32_t sli1FwRev;
2018 uint8_t sli1FwName[16];
2019 uint32_t sli2FwRev;
2020 uint8_t sli2FwName[16];
James Smarted957682007-06-17 19:56:37 -05002021 uint32_t sli3Feat;
2022 uint32_t RandomData[6];
dea31012005-04-17 16:05:31 -05002023} READ_REV_VAR;
2024
2025/* Structure for MB Command READ_LINK_STAT (18) */
2026
2027typedef struct {
2028 uint32_t rsvd1;
2029 uint32_t linkFailureCnt;
2030 uint32_t lossSyncCnt;
2031
2032 uint32_t lossSignalCnt;
2033 uint32_t primSeqErrCnt;
2034 uint32_t invalidXmitWord;
2035 uint32_t crcCnt;
2036 uint32_t primSeqTimeout;
2037 uint32_t elasticOverrun;
2038 uint32_t arbTimeout;
2039} READ_LNK_VAR;
2040
2041/* Structure for MB Command REG_LOGIN (19) */
2042/* Structure for MB Command REG_LOGIN64 (0x93) */
2043
2044typedef struct {
2045#ifdef __BIG_ENDIAN_BITFIELD
2046 uint16_t rsvd1;
2047 uint16_t rpi;
2048 uint32_t rsvd2:8;
2049 uint32_t did:24;
2050#else /* __LITTLE_ENDIAN_BITFIELD */
2051 uint16_t rpi;
2052 uint16_t rsvd1;
2053 uint32_t did:24;
2054 uint32_t rsvd2:8;
2055#endif
2056
2057 union {
2058 struct ulp_bde sp;
2059 struct ulp_bde64 sp64;
2060 } un;
2061
James Smarted957682007-06-17 19:56:37 -05002062#ifdef __BIG_ENDIAN_BITFIELD
2063 uint16_t rsvd6;
2064 uint16_t vpi;
2065#else /* __LITTLE_ENDIAN_BITFIELD */
2066 uint16_t vpi;
2067 uint16_t rsvd6;
2068#endif
2069
dea31012005-04-17 16:05:31 -05002070} REG_LOGIN_VAR;
2071
2072/* Word 30 contents for REG_LOGIN */
2073typedef union {
2074 struct {
2075#ifdef __BIG_ENDIAN_BITFIELD
2076 uint16_t rsvd1:12;
2077 uint16_t wd30_class:4;
2078 uint16_t xri;
2079#else /* __LITTLE_ENDIAN_BITFIELD */
2080 uint16_t xri;
2081 uint16_t wd30_class:4;
2082 uint16_t rsvd1:12;
2083#endif
2084 } f;
2085 uint32_t word;
2086} REG_WD30;
2087
2088/* Structure for MB Command UNREG_LOGIN (20) */
2089
2090typedef struct {
2091#ifdef __BIG_ENDIAN_BITFIELD
2092 uint16_t rsvd1;
2093 uint16_t rpi;
James Smarted957682007-06-17 19:56:37 -05002094 uint32_t rsvd2;
2095 uint32_t rsvd3;
2096 uint32_t rsvd4;
2097 uint32_t rsvd5;
2098 uint16_t rsvd6;
2099 uint16_t vpi;
dea31012005-04-17 16:05:31 -05002100#else /* __LITTLE_ENDIAN_BITFIELD */
2101 uint16_t rpi;
2102 uint16_t rsvd1;
James Smarted957682007-06-17 19:56:37 -05002103 uint32_t rsvd2;
2104 uint32_t rsvd3;
2105 uint32_t rsvd4;
2106 uint32_t rsvd5;
2107 uint16_t vpi;
2108 uint16_t rsvd6;
dea31012005-04-17 16:05:31 -05002109#endif
2110} UNREG_LOGIN_VAR;
2111
James Smart92d7f7b2007-06-17 19:56:38 -05002112/* Structure for MB Command REG_VPI (0x96) */
2113typedef struct {
2114#ifdef __BIG_ENDIAN_BITFIELD
2115 uint32_t rsvd1;
2116 uint32_t rsvd2:8;
2117 uint32_t sid:24;
2118 uint32_t rsvd3;
2119 uint32_t rsvd4;
2120 uint32_t rsvd5;
2121 uint16_t rsvd6;
2122 uint16_t vpi;
2123#else /* __LITTLE_ENDIAN */
2124 uint32_t rsvd1;
2125 uint32_t sid:24;
2126 uint32_t rsvd2:8;
2127 uint32_t rsvd3;
2128 uint32_t rsvd4;
2129 uint32_t rsvd5;
2130 uint16_t vpi;
2131 uint16_t rsvd6;
2132#endif
2133} REG_VPI_VAR;
2134
2135/* Structure for MB Command UNREG_VPI (0x97) */
2136typedef struct {
2137 uint32_t rsvd1;
2138 uint32_t rsvd2;
2139 uint32_t rsvd3;
2140 uint32_t rsvd4;
2141 uint32_t rsvd5;
2142#ifdef __BIG_ENDIAN_BITFIELD
2143 uint16_t rsvd6;
2144 uint16_t vpi;
2145#else /* __LITTLE_ENDIAN */
2146 uint16_t vpi;
2147 uint16_t rsvd6;
2148#endif
2149} UNREG_VPI_VAR;
2150
dea31012005-04-17 16:05:31 -05002151/* Structure for MB Command UNREG_D_ID (0x23) */
2152
2153typedef struct {
2154 uint32_t did;
James Smarted957682007-06-17 19:56:37 -05002155 uint32_t rsvd2;
2156 uint32_t rsvd3;
2157 uint32_t rsvd4;
2158 uint32_t rsvd5;
2159#ifdef __BIG_ENDIAN_BITFIELD
2160 uint16_t rsvd6;
2161 uint16_t vpi;
2162#else
2163 uint16_t vpi;
2164 uint16_t rsvd6;
2165#endif
dea31012005-04-17 16:05:31 -05002166} UNREG_D_ID_VAR;
2167
2168/* Structure for MB Command READ_LA (21) */
2169/* Structure for MB Command READ_LA64 (0x95) */
2170
2171typedef struct {
2172 uint32_t eventTag; /* Event tag */
2173#ifdef __BIG_ENDIAN_BITFIELD
2174 uint32_t rsvd1:22;
2175 uint32_t pb:1;
2176 uint32_t il:1;
2177 uint32_t attType:8;
2178#else /* __LITTLE_ENDIAN_BITFIELD */
2179 uint32_t attType:8;
2180 uint32_t il:1;
2181 uint32_t pb:1;
2182 uint32_t rsvd1:22;
2183#endif
2184
2185#define AT_RESERVED 0x00 /* Reserved - attType */
2186#define AT_LINK_UP 0x01 /* Link is up */
2187#define AT_LINK_DOWN 0x02 /* Link is down */
2188
2189#ifdef __BIG_ENDIAN_BITFIELD
2190 uint8_t granted_AL_PA;
2191 uint8_t lipAlPs;
2192 uint8_t lipType;
2193 uint8_t topology;
2194#else /* __LITTLE_ENDIAN_BITFIELD */
2195 uint8_t topology;
2196 uint8_t lipType;
2197 uint8_t lipAlPs;
2198 uint8_t granted_AL_PA;
2199#endif
2200
2201#define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2202#define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
2203
2204 union {
2205 struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
2206 to */
2207 /* store the LILP AL_PA position map into */
2208 struct ulp_bde64 lilpBde64;
2209 } un;
2210
2211#ifdef __BIG_ENDIAN_BITFIELD
2212 uint32_t Dlu:1;
2213 uint32_t Dtf:1;
2214 uint32_t Drsvd2:14;
2215 uint32_t DlnkSpeed:8;
2216 uint32_t DnlPort:4;
2217 uint32_t Dtx:2;
2218 uint32_t Drx:2;
2219#else /* __LITTLE_ENDIAN_BITFIELD */
2220 uint32_t Drx:2;
2221 uint32_t Dtx:2;
2222 uint32_t DnlPort:4;
2223 uint32_t DlnkSpeed:8;
2224 uint32_t Drsvd2:14;
2225 uint32_t Dtf:1;
2226 uint32_t Dlu:1;
2227#endif
2228
2229#ifdef __BIG_ENDIAN_BITFIELD
2230 uint32_t Ulu:1;
2231 uint32_t Utf:1;
2232 uint32_t Ursvd2:14;
2233 uint32_t UlnkSpeed:8;
2234 uint32_t UnlPort:4;
2235 uint32_t Utx:2;
2236 uint32_t Urx:2;
2237#else /* __LITTLE_ENDIAN_BITFIELD */
2238 uint32_t Urx:2;
2239 uint32_t Utx:2;
2240 uint32_t UnlPort:4;
2241 uint32_t UlnkSpeed:8;
2242 uint32_t Ursvd2:14;
2243 uint32_t Utf:1;
2244 uint32_t Ulu:1;
2245#endif
2246
2247#define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2248#define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2249#define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2250#define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2251#define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2252#define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2253
2254} READ_LA_VAR;
2255
2256/* Structure for MB Command CLEAR_LA (22) */
2257
2258typedef struct {
2259 uint32_t eventTag; /* Event tag */
2260 uint32_t rsvd1;
2261} CLEAR_LA_VAR;
2262
2263/* Structure for MB Command DUMP */
2264
2265typedef struct {
2266#ifdef __BIG_ENDIAN_BITFIELD
2267 uint32_t rsvd:25;
2268 uint32_t ra:1;
2269 uint32_t co:1;
2270 uint32_t cv:1;
2271 uint32_t type:4;
2272 uint32_t entry_index:16;
2273 uint32_t region_id:16;
2274#else /* __LITTLE_ENDIAN_BITFIELD */
2275 uint32_t type:4;
2276 uint32_t cv:1;
2277 uint32_t co:1;
2278 uint32_t ra:1;
2279 uint32_t rsvd:25;
2280 uint32_t region_id:16;
2281 uint32_t entry_index:16;
2282#endif
2283
2284 uint32_t rsvd1;
2285 uint32_t word_cnt;
2286 uint32_t resp_offset;
2287} DUMP_VAR;
2288
2289#define DMP_MEM_REG 0x1
2290#define DMP_NV_PARAMS 0x2
2291
2292#define DMP_REGION_VPD 0xe
2293#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2294#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2295#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2296
James Smarted957682007-06-17 19:56:37 -05002297struct hbq_mask {
2298#ifdef __BIG_ENDIAN_BITFIELD
2299 uint8_t tmatch;
2300 uint8_t tmask;
2301 uint8_t rctlmatch;
2302 uint8_t rctlmask;
2303#else /* __LITTLE_ENDIAN */
2304 uint8_t rctlmask;
2305 uint8_t rctlmatch;
2306 uint8_t tmask;
2307 uint8_t tmatch;
2308#endif
2309};
2310
2311
2312/* Structure for MB Command CONFIG_HBQ (7c) */
2313
2314struct config_hbq_var {
2315#ifdef __BIG_ENDIAN_BITFIELD
2316 uint32_t rsvd1 :7;
2317 uint32_t recvNotify :1; /* Receive Notification */
2318 uint32_t numMask :8; /* # Mask Entries */
2319 uint32_t profile :8; /* Selection Profile */
2320 uint32_t rsvd2 :8;
2321#else /* __LITTLE_ENDIAN */
2322 uint32_t rsvd2 :8;
2323 uint32_t profile :8; /* Selection Profile */
2324 uint32_t numMask :8; /* # Mask Entries */
2325 uint32_t recvNotify :1; /* Receive Notification */
2326 uint32_t rsvd1 :7;
2327#endif
2328
2329#ifdef __BIG_ENDIAN_BITFIELD
2330 uint32_t hbqId :16;
2331 uint32_t rsvd3 :12;
2332 uint32_t ringMask :4;
2333#else /* __LITTLE_ENDIAN */
2334 uint32_t ringMask :4;
2335 uint32_t rsvd3 :12;
2336 uint32_t hbqId :16;
2337#endif
2338
2339#ifdef __BIG_ENDIAN_BITFIELD
2340 uint32_t entry_count :16;
2341 uint32_t rsvd4 :8;
2342 uint32_t headerLen :8;
2343#else /* __LITTLE_ENDIAN */
2344 uint32_t headerLen :8;
2345 uint32_t rsvd4 :8;
2346 uint32_t entry_count :16;
2347#endif
2348
2349 uint32_t hbqaddrLow;
2350 uint32_t hbqaddrHigh;
2351
2352#ifdef __BIG_ENDIAN_BITFIELD
2353 uint32_t rsvd5 :31;
2354 uint32_t logEntry :1;
2355#else /* __LITTLE_ENDIAN */
2356 uint32_t logEntry :1;
2357 uint32_t rsvd5 :31;
2358#endif
2359
2360 uint32_t rsvd6; /* w7 */
2361 uint32_t rsvd7; /* w8 */
2362 uint32_t rsvd8; /* w9 */
2363
2364 struct hbq_mask hbqMasks[6];
2365
2366
2367 union {
2368 uint32_t allprofiles[12];
2369
2370 struct {
2371 #ifdef __BIG_ENDIAN_BITFIELD
2372 uint32_t seqlenoff :16;
2373 uint32_t maxlen :16;
2374 #else /* __LITTLE_ENDIAN */
2375 uint32_t maxlen :16;
2376 uint32_t seqlenoff :16;
2377 #endif
2378 #ifdef __BIG_ENDIAN_BITFIELD
2379 uint32_t rsvd1 :28;
2380 uint32_t seqlenbcnt :4;
2381 #else /* __LITTLE_ENDIAN */
2382 uint32_t seqlenbcnt :4;
2383 uint32_t rsvd1 :28;
2384 #endif
2385 uint32_t rsvd[10];
2386 } profile2;
2387
2388 struct {
2389 #ifdef __BIG_ENDIAN_BITFIELD
2390 uint32_t seqlenoff :16;
2391 uint32_t maxlen :16;
2392 #else /* __LITTLE_ENDIAN */
2393 uint32_t maxlen :16;
2394 uint32_t seqlenoff :16;
2395 #endif
2396 #ifdef __BIG_ENDIAN_BITFIELD
2397 uint32_t cmdcodeoff :28;
2398 uint32_t rsvd1 :12;
2399 uint32_t seqlenbcnt :4;
2400 #else /* __LITTLE_ENDIAN */
2401 uint32_t seqlenbcnt :4;
2402 uint32_t rsvd1 :12;
2403 uint32_t cmdcodeoff :28;
2404 #endif
2405 uint32_t cmdmatch[8];
2406
2407 uint32_t rsvd[2];
2408 } profile3;
2409
2410 struct {
2411 #ifdef __BIG_ENDIAN_BITFIELD
2412 uint32_t seqlenoff :16;
2413 uint32_t maxlen :16;
2414 #else /* __LITTLE_ENDIAN */
2415 uint32_t maxlen :16;
2416 uint32_t seqlenoff :16;
2417 #endif
2418 #ifdef __BIG_ENDIAN_BITFIELD
2419 uint32_t cmdcodeoff :28;
2420 uint32_t rsvd1 :12;
2421 uint32_t seqlenbcnt :4;
2422 #else /* __LITTLE_ENDIAN */
2423 uint32_t seqlenbcnt :4;
2424 uint32_t rsvd1 :12;
2425 uint32_t cmdcodeoff :28;
2426 #endif
2427 uint32_t cmdmatch[8];
2428
2429 uint32_t rsvd[2];
2430 } profile5;
2431
2432 } profiles;
2433
2434};
2435
2436
dea31012005-04-17 16:05:31 -05002437
James Smart2e0fef82007-06-17 19:56:36 -05002438/* Structure for MB Command CONFIG_PORT (0x88) */
dea31012005-04-17 16:05:31 -05002439typedef struct {
James Smarted957682007-06-17 19:56:37 -05002440#ifdef __BIG_ENDIAN_BITFIELD
2441 uint32_t cBE : 1;
2442 uint32_t cET : 1;
2443 uint32_t cHpcb : 1;
2444 uint32_t cMA : 1;
2445 uint32_t sli_mode : 4;
2446 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2447 * config block */
2448#else /* __LITTLE_ENDIAN */
2449 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2450 * config block */
2451 uint32_t sli_mode : 4;
2452 uint32_t cMA : 1;
2453 uint32_t cHpcb : 1;
2454 uint32_t cET : 1;
2455 uint32_t cBE : 1;
2456#endif
2457
dea31012005-04-17 16:05:31 -05002458 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2459 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
James Smarted957682007-06-17 19:56:37 -05002460 uint32_t hbainit[6];
2461
2462#ifdef __BIG_ENDIAN_BITFIELD
2463 uint32_t rsvd : 24; /* Reserved */
2464 uint32_t cmv : 1; /* Configure Max VPIs */
2465 uint32_t ccrp : 1; /* Config Command Ring Polling */
2466 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2467 uint32_t chbs : 1; /* Cofigure Host Backing store */
2468 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2469 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2470 uint32_t cmx : 1; /* Configure Max XRIs */
2471 uint32_t cmr : 1; /* Configure Max RPIs */
2472#else /* __LITTLE_ENDIAN */
2473 uint32_t cmr : 1; /* Configure Max RPIs */
2474 uint32_t cmx : 1; /* Configure Max XRIs */
2475 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2476 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2477 uint32_t chbs : 1; /* Cofigure Host Backing store */
2478 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2479 uint32_t ccrp : 1; /* Config Command Ring Polling */
2480 uint32_t cmv : 1; /* Configure Max VPIs */
2481 uint32_t rsvd : 24; /* Reserved */
2482#endif
2483#ifdef __BIG_ENDIAN_BITFIELD
2484 uint32_t rsvd2 : 24; /* Reserved */
2485 uint32_t gmv : 1; /* Grant Max VPIs */
2486 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2487 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2488 uint32_t ghbs : 1; /* Grant Host Backing Store */
2489 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2490 uint32_t gerbm : 1; /* Grant ERBM Request */
2491 uint32_t gmx : 1; /* Grant Max XRIs */
2492 uint32_t gmr : 1; /* Grant Max RPIs */
2493#else /* __LITTLE_ENDIAN */
2494 uint32_t gmr : 1; /* Grant Max RPIs */
2495 uint32_t gmx : 1; /* Grant Max XRIs */
2496 uint32_t gerbm : 1; /* Grant ERBM Request */
2497 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2498 uint32_t ghbs : 1; /* Grant Host Backing Store */
2499 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2500 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2501 uint32_t gmv : 1; /* Grant Max VPIs */
2502 uint32_t rsvd2 : 24; /* Reserved */
2503#endif
2504
2505#ifdef __BIG_ENDIAN_BITFIELD
2506 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2507 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2508#else /* __LITTLE_ENDIAN */
2509 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2510 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2511#endif
2512
2513#ifdef __BIG_ENDIAN_BITFIELD
2514 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2515 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2516#else /* __LITTLE_ENDIAN */
2517 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2518 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2519#endif
2520
2521 uint32_t rsvd4; /* Reserved */
2522
2523#ifdef __BIG_ENDIAN_BITFIELD
2524 uint32_t rsvd5 : 16; /* Reserved */
2525 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2526#else /* __LITTLE_ENDIAN */
2527 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2528 uint32_t rsvd5 : 16; /* Reserved */
2529#endif
2530
dea31012005-04-17 16:05:31 -05002531} CONFIG_PORT_VAR;
2532
2533/* SLI-2 Port Control Block */
2534
2535/* SLIM POINTER */
2536#define SLIMOFF 0x30 /* WORD */
2537
2538typedef struct _SLI2_RDSC {
2539 uint32_t cmdEntries;
2540 uint32_t cmdAddrLow;
2541 uint32_t cmdAddrHigh;
2542
2543 uint32_t rspEntries;
2544 uint32_t rspAddrLow;
2545 uint32_t rspAddrHigh;
2546} SLI2_RDSC;
2547
2548typedef struct _PCB {
2549#ifdef __BIG_ENDIAN_BITFIELD
2550 uint32_t type:8;
2551#define TYPE_NATIVE_SLI2 0x01;
2552 uint32_t feature:8;
2553#define FEATURE_INITIAL_SLI2 0x01;
2554 uint32_t rsvd:12;
2555 uint32_t maxRing:4;
2556#else /* __LITTLE_ENDIAN_BITFIELD */
2557 uint32_t maxRing:4;
2558 uint32_t rsvd:12;
2559 uint32_t feature:8;
2560#define FEATURE_INITIAL_SLI2 0x01;
2561 uint32_t type:8;
2562#define TYPE_NATIVE_SLI2 0x01;
2563#endif
2564
2565 uint32_t mailBoxSize;
2566 uint32_t mbAddrLow;
2567 uint32_t mbAddrHigh;
2568
2569 uint32_t hgpAddrLow;
2570 uint32_t hgpAddrHigh;
2571
2572 uint32_t pgpAddrLow;
2573 uint32_t pgpAddrHigh;
2574 SLI2_RDSC rdsc[MAX_RINGS];
2575} PCB_t;
2576
2577/* NEW_FEATURE */
2578typedef struct {
2579#ifdef __BIG_ENDIAN_BITFIELD
2580 uint32_t rsvd0:27;
2581 uint32_t discardFarp:1;
2582 uint32_t IPEnable:1;
2583 uint32_t nodeName:1;
2584 uint32_t portName:1;
2585 uint32_t filterEnable:1;
2586#else /* __LITTLE_ENDIAN_BITFIELD */
2587 uint32_t filterEnable:1;
2588 uint32_t portName:1;
2589 uint32_t nodeName:1;
2590 uint32_t IPEnable:1;
2591 uint32_t discardFarp:1;
2592 uint32_t rsvd:27;
2593#endif
2594
2595 uint8_t portname[8]; /* Used to be struct lpfc_name */
2596 uint8_t nodename[8];
2597 uint32_t rsvd1;
2598 uint32_t rsvd2;
2599 uint32_t rsvd3;
2600 uint32_t IPAddress;
2601} CONFIG_FARP_VAR;
2602
2603/* Union of all Mailbox Command types */
2604#define MAILBOX_CMD_WSIZE 32
2605#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2606
2607typedef union {
James Smarted957682007-06-17 19:56:37 -05002608 uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
2609 * feature/max ring number
2610 */
2611 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
2612 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
2613 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
James Smart92d7f7b2007-06-17 19:56:38 -05002614 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
2615 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
dea31012005-04-17 16:05:31 -05002616 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
James Smarted957682007-06-17 19:56:37 -05002617 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
2618 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
dea31012005-04-17 16:05:31 -05002619 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
2620 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
2621 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
2622 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
2623 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
2624 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
James Smarted957682007-06-17 19:56:37 -05002625 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
2626 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
2627 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
2628 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
dea31012005-04-17 16:05:31 -05002629 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
2630 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
James Smarted957682007-06-17 19:56:37 -05002631 READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
dea31012005-04-17 16:05:31 -05002632 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
James Smarted957682007-06-17 19:56:37 -05002633 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
2634 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
2635 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
2636 * NEW_FEATURE
2637 */
2638 struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
2639 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
James Smart92d7f7b2007-06-17 19:56:38 -05002640 REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
2641 UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
dea31012005-04-17 16:05:31 -05002642} MAILVARIANTS;
2643
2644/*
2645 * SLI-2 specific structures
2646 */
2647
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002648struct lpfc_hgp {
2649 __le32 cmdPutInx;
2650 __le32 rspGetInx;
2651};
dea31012005-04-17 16:05:31 -05002652
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002653struct lpfc_pgp {
2654 __le32 cmdGetInx;
2655 __le32 rspPutInx;
2656};
dea31012005-04-17 16:05:31 -05002657
James Smarted957682007-06-17 19:56:37 -05002658struct sli2_desc {
dea31012005-04-17 16:05:31 -05002659 uint32_t unused1[16];
James Smarted957682007-06-17 19:56:37 -05002660 struct lpfc_hgp host[MAX_RINGS];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002661 struct lpfc_pgp port[MAX_RINGS];
James Smarted957682007-06-17 19:56:37 -05002662};
2663
2664struct sli3_desc {
2665 struct lpfc_hgp host[MAX_RINGS];
2666 uint32_t reserved[8];
2667 uint32_t hbq_put[16];
2668};
2669
2670struct sli3_pgp {
2671 struct lpfc_pgp port[MAX_RINGS];
2672 uint32_t hbq_get[16];
2673};
dea31012005-04-17 16:05:31 -05002674
2675typedef union {
James Smarted957682007-06-17 19:56:37 -05002676 struct sli2_desc s2;
2677 struct sli3_desc s3;
2678 struct sli3_pgp s3_pgp;
dea31012005-04-17 16:05:31 -05002679} SLI_VAR;
2680
2681typedef struct {
2682#ifdef __BIG_ENDIAN_BITFIELD
2683 uint16_t mbxStatus;
2684 uint8_t mbxCommand;
2685 uint8_t mbxReserved:6;
2686 uint8_t mbxHc:1;
2687 uint8_t mbxOwner:1; /* Low order bit first word */
2688#else /* __LITTLE_ENDIAN_BITFIELD */
2689 uint8_t mbxOwner:1; /* Low order bit first word */
2690 uint8_t mbxHc:1;
2691 uint8_t mbxReserved:6;
2692 uint8_t mbxCommand;
2693 uint16_t mbxStatus;
2694#endif
2695
2696 MAILVARIANTS un;
2697 SLI_VAR us;
2698} MAILBOX_t;
2699
2700/*
2701 * Begin Structure Definitions for IOCB Commands
2702 */
2703
2704typedef struct {
2705#ifdef __BIG_ENDIAN_BITFIELD
2706 uint8_t statAction;
2707 uint8_t statRsn;
2708 uint8_t statBaExp;
2709 uint8_t statLocalError;
2710#else /* __LITTLE_ENDIAN_BITFIELD */
2711 uint8_t statLocalError;
2712 uint8_t statBaExp;
2713 uint8_t statRsn;
2714 uint8_t statAction;
2715#endif
2716 /* statRsn P/F_RJT reason codes */
2717#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
2718#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
2719#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
2720#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
2721#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
2722#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
2723#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
2724#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
2725#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
2726#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
2727#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
2728#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
2729#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
2730#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
2731#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
2732#define RJT_BAD_PARM 0x10 /* Param. field invalid */
2733#define RJT_XCHG_ERR 0x11 /* Exchange error */
2734#define RJT_PROT_ERR 0x12 /* Protocol error */
2735#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
2736#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
2737#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
2738#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
2739#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
2740#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
2741#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
2742#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
2743
2744#define IOERR_SUCCESS 0x00 /* statLocalError */
2745#define IOERR_MISSING_CONTINUE 0x01
2746#define IOERR_SEQUENCE_TIMEOUT 0x02
2747#define IOERR_INTERNAL_ERROR 0x03
2748#define IOERR_INVALID_RPI 0x04
2749#define IOERR_NO_XRI 0x05
2750#define IOERR_ILLEGAL_COMMAND 0x06
2751#define IOERR_XCHG_DROPPED 0x07
2752#define IOERR_ILLEGAL_FIELD 0x08
2753#define IOERR_BAD_CONTINUE 0x09
2754#define IOERR_TOO_MANY_BUFFERS 0x0A
2755#define IOERR_RCV_BUFFER_WAITING 0x0B
2756#define IOERR_NO_CONNECTION 0x0C
2757#define IOERR_TX_DMA_FAILED 0x0D
2758#define IOERR_RX_DMA_FAILED 0x0E
2759#define IOERR_ILLEGAL_FRAME 0x0F
2760#define IOERR_EXTRA_DATA 0x10
2761#define IOERR_NO_RESOURCES 0x11
2762#define IOERR_RESERVED 0x12
2763#define IOERR_ILLEGAL_LENGTH 0x13
2764#define IOERR_UNSUPPORTED_FEATURE 0x14
2765#define IOERR_ABORT_IN_PROGRESS 0x15
2766#define IOERR_ABORT_REQUESTED 0x16
2767#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
2768#define IOERR_LOOP_OPEN_FAILURE 0x18
2769#define IOERR_RING_RESET 0x19
2770#define IOERR_LINK_DOWN 0x1A
2771#define IOERR_CORRUPTED_DATA 0x1B
2772#define IOERR_CORRUPTED_RPI 0x1C
2773#define IOERR_OUT_OF_ORDER_DATA 0x1D
2774#define IOERR_OUT_OF_ORDER_ACK 0x1E
2775#define IOERR_DUP_FRAME 0x1F
2776#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
2777#define IOERR_BAD_HOST_ADDRESS 0x21
2778#define IOERR_RCV_HDRBUF_WAITING 0x22
2779#define IOERR_MISSING_HDR_BUFFER 0x23
2780#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
2781#define IOERR_ABORTMULT_REQUESTED 0x25
2782#define IOERR_BUFFER_SHORTAGE 0x28
2783#define IOERR_DEFAULT 0x29
2784#define IOERR_CNT 0x2A
2785
2786#define IOERR_DRVR_MASK 0x100
2787#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
2788#define IOERR_SLI_BRESET 0x102
2789#define IOERR_SLI_ABORTED 0x103
2790} PARM_ERR;
2791
2792typedef union {
2793 struct {
2794#ifdef __BIG_ENDIAN_BITFIELD
2795 uint8_t Rctl; /* R_CTL field */
2796 uint8_t Type; /* TYPE field */
2797 uint8_t Dfctl; /* DF_CTL field */
2798 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2799#else /* __LITTLE_ENDIAN_BITFIELD */
2800 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2801 uint8_t Dfctl; /* DF_CTL field */
2802 uint8_t Type; /* TYPE field */
2803 uint8_t Rctl; /* R_CTL field */
2804#endif
2805
2806#define BC 0x02 /* Broadcast Received - Fctl */
2807#define SI 0x04 /* Sequence Initiative */
2808#define LA 0x08 /* Ignore Link Attention state */
2809#define LS 0x80 /* Last Sequence */
2810 } hcsw;
2811 uint32_t reserved;
2812} WORD5;
2813
2814/* IOCB Command template for a generic response */
2815typedef struct {
2816 uint32_t reserved[4];
2817 PARM_ERR perr;
2818} GENERIC_RSP;
2819
2820/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
2821typedef struct {
2822 struct ulp_bde xrsqbde[2];
2823 uint32_t xrsqRo; /* Starting Relative Offset */
2824 WORD5 w5; /* Header control/status word */
2825} XR_SEQ_FIELDS;
2826
2827/* IOCB Command template for ELS_REQUEST */
2828typedef struct {
2829 struct ulp_bde elsReq;
2830 struct ulp_bde elsRsp;
2831
2832#ifdef __BIG_ENDIAN_BITFIELD
2833 uint32_t word4Rsvd:7;
2834 uint32_t fl:1;
2835 uint32_t myID:24;
2836 uint32_t word5Rsvd:8;
2837 uint32_t remoteID:24;
2838#else /* __LITTLE_ENDIAN_BITFIELD */
2839 uint32_t myID:24;
2840 uint32_t fl:1;
2841 uint32_t word4Rsvd:7;
2842 uint32_t remoteID:24;
2843 uint32_t word5Rsvd:8;
2844#endif
2845} ELS_REQUEST;
2846
2847/* IOCB Command template for RCV_ELS_REQ */
2848typedef struct {
2849 struct ulp_bde elsReq[2];
2850 uint32_t parmRo;
2851
2852#ifdef __BIG_ENDIAN_BITFIELD
2853 uint32_t word5Rsvd:8;
2854 uint32_t remoteID:24;
2855#else /* __LITTLE_ENDIAN_BITFIELD */
2856 uint32_t remoteID:24;
2857 uint32_t word5Rsvd:8;
2858#endif
2859} RCV_ELS_REQ;
2860
2861/* IOCB Command template for ABORT / CLOSE_XRI */
2862typedef struct {
2863 uint32_t rsvd[3];
2864 uint32_t abortType;
2865#define ABORT_TYPE_ABTX 0x00000000
2866#define ABORT_TYPE_ABTS 0x00000001
2867 uint32_t parm;
2868#ifdef __BIG_ENDIAN_BITFIELD
2869 uint16_t abortContextTag; /* ulpContext from command to abort/close */
2870 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
2871#else /* __LITTLE_ENDIAN_BITFIELD */
2872 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
2873 uint16_t abortContextTag; /* ulpContext from command to abort/close */
2874#endif
2875} AC_XRI;
2876
2877/* IOCB Command template for ABORT_MXRI64 */
2878typedef struct {
2879 uint32_t rsvd[3];
2880 uint32_t abortType;
2881 uint32_t parm;
2882 uint32_t iotag32;
2883} A_MXRI64;
2884
2885/* IOCB Command template for GET_RPI */
2886typedef struct {
2887 uint32_t rsvd[4];
2888 uint32_t parmRo;
2889#ifdef __BIG_ENDIAN_BITFIELD
2890 uint32_t word5Rsvd:8;
2891 uint32_t remoteID:24;
2892#else /* __LITTLE_ENDIAN_BITFIELD */
2893 uint32_t remoteID:24;
2894 uint32_t word5Rsvd:8;
2895#endif
2896} GET_RPI;
2897
2898/* IOCB Command template for all FCP Initiator commands */
2899typedef struct {
2900 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
2901 struct ulp_bde fcpi_rsp; /* Rcv buffer */
2902 uint32_t fcpi_parm;
2903 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
2904} FCPI_FIELDS;
2905
2906/* IOCB Command template for all FCP Target commands */
2907typedef struct {
2908 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
2909 uint32_t fcpt_Offset;
2910 uint32_t fcpt_Length; /* transfer ready for IWRITE */
2911} FCPT_FIELDS;
2912
2913/* SLI-2 IOCB structure definitions */
2914
2915/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
2916typedef struct {
2917 ULP_BDL bdl;
2918 uint32_t xrsqRo; /* Starting Relative Offset */
2919 WORD5 w5; /* Header control/status word */
2920} XMT_SEQ_FIELDS64;
2921
2922/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
2923typedef struct {
2924 struct ulp_bde64 rcvBde;
2925 uint32_t rsvd1;
2926 uint32_t xrsqRo; /* Starting Relative Offset */
2927 WORD5 w5; /* Header control/status word */
2928} RCV_SEQ_FIELDS64;
2929
2930/* IOCB Command template for ELS_REQUEST64 */
2931typedef struct {
2932 ULP_BDL bdl;
2933#ifdef __BIG_ENDIAN_BITFIELD
2934 uint32_t word4Rsvd:7;
2935 uint32_t fl:1;
2936 uint32_t myID:24;
2937 uint32_t word5Rsvd:8;
2938 uint32_t remoteID:24;
2939#else /* __LITTLE_ENDIAN_BITFIELD */
2940 uint32_t myID:24;
2941 uint32_t fl:1;
2942 uint32_t word4Rsvd:7;
2943 uint32_t remoteID:24;
2944 uint32_t word5Rsvd:8;
2945#endif
2946} ELS_REQUEST64;
2947
2948/* IOCB Command template for GEN_REQUEST64 */
2949typedef struct {
2950 ULP_BDL bdl;
2951 uint32_t xrsqRo; /* Starting Relative Offset */
2952 WORD5 w5; /* Header control/status word */
2953} GEN_REQUEST64;
2954
2955/* IOCB Command template for RCV_ELS_REQ64 */
2956typedef struct {
2957 struct ulp_bde64 elsReq;
2958 uint32_t rcvd1;
2959 uint32_t parmRo;
2960
2961#ifdef __BIG_ENDIAN_BITFIELD
2962 uint32_t word5Rsvd:8;
2963 uint32_t remoteID:24;
2964#else /* __LITTLE_ENDIAN_BITFIELD */
2965 uint32_t remoteID:24;
2966 uint32_t word5Rsvd:8;
2967#endif
2968} RCV_ELS_REQ64;
2969
2970/* IOCB Command template for all 64 bit FCP Initiator commands */
2971typedef struct {
2972 ULP_BDL bdl;
2973 uint32_t fcpi_parm;
2974 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
2975} FCPI_FIELDS64;
2976
2977/* IOCB Command template for all 64 bit FCP Target commands */
2978typedef struct {
2979 ULP_BDL bdl;
2980 uint32_t fcpt_Offset;
2981 uint32_t fcpt_Length; /* transfer ready for IWRITE */
2982} FCPT_FIELDS64;
2983
James Smarted957682007-06-17 19:56:37 -05002984/* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
2985 or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
2986
2987struct rcv_sli3 {
2988 uint32_t word8Rsvd;
2989#ifdef __BIG_ENDIAN_BITFIELD
2990 uint16_t vpi;
2991 uint16_t word9Rsvd;
2992#else /* __LITTLE_ENDIAN */
2993 uint16_t word9Rsvd;
2994 uint16_t vpi;
2995#endif
2996 uint32_t word10Rsvd;
2997 uint32_t acc_len; /* accumulated length */
2998 struct ulp_bde64 bde2;
2999};
3000
James Smart92d7f7b2007-06-17 19:56:38 -05003001
3002
dea31012005-04-17 16:05:31 -05003003typedef struct _IOCB { /* IOCB structure */
3004 union {
3005 GENERIC_RSP grsp; /* Generic response */
3006 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
3007 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
3008 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
3009 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
3010 A_MXRI64 amxri; /* abort multiple xri command overlay */
3011 GET_RPI getrpi; /* GET_RPI template */
3012 FCPI_FIELDS fcpi; /* FCP Initiator template */
3013 FCPT_FIELDS fcpt; /* FCP target template */
3014
3015 /* SLI-2 structures */
3016
James Smarted957682007-06-17 19:56:37 -05003017 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
3018 * bde_64s */
dea31012005-04-17 16:05:31 -05003019 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
3020 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
3021 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
3022 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
3023 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
3024 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
3025
3026 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
3027 } un;
3028 union {
3029 struct {
3030#ifdef __BIG_ENDIAN_BITFIELD
3031 uint16_t ulpContext; /* High order bits word 6 */
3032 uint16_t ulpIoTag; /* Low order bits word 6 */
3033#else /* __LITTLE_ENDIAN_BITFIELD */
3034 uint16_t ulpIoTag; /* Low order bits word 6 */
3035 uint16_t ulpContext; /* High order bits word 6 */
3036#endif
3037 } t1;
3038 struct {
3039#ifdef __BIG_ENDIAN_BITFIELD
3040 uint16_t ulpContext; /* High order bits word 6 */
3041 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3042 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3043#else /* __LITTLE_ENDIAN_BITFIELD */
3044 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3045 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3046 uint16_t ulpContext; /* High order bits word 6 */
3047#endif
3048 } t2;
3049 } un1;
3050#define ulpContext un1.t1.ulpContext
3051#define ulpIoTag un1.t1.ulpIoTag
3052#define ulpIoTag0 un1.t2.ulpIoTag0
3053
3054#ifdef __BIG_ENDIAN_BITFIELD
3055 uint32_t ulpTimeout:8;
3056 uint32_t ulpXS:1;
3057 uint32_t ulpFCP2Rcvy:1;
3058 uint32_t ulpPU:2;
3059 uint32_t ulpIr:1;
3060 uint32_t ulpClass:3;
3061 uint32_t ulpCommand:8;
3062 uint32_t ulpStatus:4;
3063 uint32_t ulpBdeCount:2;
3064 uint32_t ulpLe:1;
3065 uint32_t ulpOwner:1; /* Low order bit word 7 */
3066#else /* __LITTLE_ENDIAN_BITFIELD */
3067 uint32_t ulpOwner:1; /* Low order bit word 7 */
3068 uint32_t ulpLe:1;
3069 uint32_t ulpBdeCount:2;
3070 uint32_t ulpStatus:4;
3071 uint32_t ulpCommand:8;
3072 uint32_t ulpClass:3;
3073 uint32_t ulpIr:1;
3074 uint32_t ulpPU:2;
3075 uint32_t ulpFCP2Rcvy:1;
3076 uint32_t ulpXS:1;
3077 uint32_t ulpTimeout:8;
3078#endif
James Smart92d7f7b2007-06-17 19:56:38 -05003079
James Smarted957682007-06-17 19:56:37 -05003080 union {
3081 struct rcv_sli3 rcvsli3; /* words 8 - 15 */
3082 uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
3083 } unsli3;
dea31012005-04-17 16:05:31 -05003084
James Smarted957682007-06-17 19:56:37 -05003085#define ulpCt_h ulpXS
3086#define ulpCt_l ulpFCP2Rcvy
3087
3088#define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
3089#define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
dea31012005-04-17 16:05:31 -05003090#define PARM_UNUSED 0 /* PU field (Word 4) not used */
3091#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
3092#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
James Smart92d7f7b2007-06-17 19:56:38 -05003093#define PARM_NPIV_DID 3
dea31012005-04-17 16:05:31 -05003094#define CLASS1 0 /* Class 1 */
3095#define CLASS2 1 /* Class 2 */
3096#define CLASS3 2 /* Class 3 */
3097#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
3098
3099#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
3100#define IOSTAT_FCP_RSP_ERROR 0x1
3101#define IOSTAT_REMOTE_STOP 0x2
3102#define IOSTAT_LOCAL_REJECT 0x3
3103#define IOSTAT_NPORT_RJT 0x4
3104#define IOSTAT_FABRIC_RJT 0x5
3105#define IOSTAT_NPORT_BSY 0x6
3106#define IOSTAT_FABRIC_BSY 0x7
3107#define IOSTAT_INTERMED_RSP 0x8
3108#define IOSTAT_LS_RJT 0x9
3109#define IOSTAT_BA_RJT 0xA
3110#define IOSTAT_RSVD1 0xB
3111#define IOSTAT_RSVD2 0xC
3112#define IOSTAT_RSVD3 0xD
3113#define IOSTAT_RSVD4 0xE
James Smart92d7f7b2007-06-17 19:56:38 -05003114#define IOSTAT_NEED_BUFFER 0xF
dea31012005-04-17 16:05:31 -05003115#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
3116#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
3117#define IOSTAT_CNT 0x11
3118
3119} IOCB_t;
3120
James Smarted957682007-06-17 19:56:37 -05003121/* Structure used for a single HBQ entry */
3122struct lpfc_hbq_entry {
3123 struct ulp_bde64 bde;
3124 uint32_t buffer_tag;
3125};
3126
dea31012005-04-17 16:05:31 -05003127
3128#define SLI1_SLIM_SIZE (4 * 1024)
3129
3130/* Up to 498 IOCBs will fit into 16k
3131 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3132 */
James Smarted957682007-06-17 19:56:37 -05003133#define SLI2_SLIM_SIZE (64 * 1024)
dea31012005-04-17 16:05:31 -05003134
3135/* Maximum IOCBs that will fit in SLI2 slim */
3136#define MAX_SLI2_IOCB 498
James Smarted957682007-06-17 19:56:37 -05003137#define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
3138 (sizeof(MAILBOX_t) + sizeof(PCB_t)))
3139
3140/* HBQ entries are 4 words each = 4k */
3141#define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
3142 lpfc_sli_hbq_count())
dea31012005-04-17 16:05:31 -05003143
3144struct lpfc_sli2_slim {
3145 MAILBOX_t mbx;
3146 PCB_t pcb;
James Smarted957682007-06-17 19:56:37 -05003147 IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
dea31012005-04-17 16:05:31 -05003148};
3149
James Smart2e0fef82007-06-17 19:56:36 -05003150/*
3151 * This function checks PCI device to allow special handling for LC HBAs.
3152 *
3153 * Parameters:
3154 * device : struct pci_dev 's device field
3155 *
3156 * return 1 => TRUE
3157 * 0 => FALSE
3158 */
dea31012005-04-17 16:05:31 -05003159static inline int
3160lpfc_is_LC_HBA(unsigned short device)
3161{
3162 if ((device == PCI_DEVICE_ID_TFLY) ||
3163 (device == PCI_DEVICE_ID_PFLY) ||
3164 (device == PCI_DEVICE_ID_LP101) ||
3165 (device == PCI_DEVICE_ID_BMID) ||
3166 (device == PCI_DEVICE_ID_BSMB) ||
3167 (device == PCI_DEVICE_ID_ZMID) ||
3168 (device == PCI_DEVICE_ID_ZSMB) ||
3169 (device == PCI_DEVICE_ID_RFLY))
3170 return 1;
3171 else
3172 return 0;
3173}