blob: a49ab998329c214519e9a6cbb122e4572943985e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
65struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070066 /* glue to PCI and HCD framework */
67 struct ehci_caps __iomem *caps;
68 struct ehci_regs __iomem *regs;
69 struct ehci_dbg_port __iomem *debug;
70
71 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 spinlock_t lock;
73
74 /* async schedule support */
75 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +080076 struct ehci_qh *dummy; /* For AMD quirk use */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 struct ehci_qh *reclaim;
Alan Stern22007e12011-07-05 12:34:05 -040078 struct ehci_qh *qh_scan_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 unsigned scanning : 1;
80
81 /* periodic schedule support */
82#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
83 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -070084 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 dma_addr_t periodic_dma;
86 unsigned i_thresh; /* uframes HC might cache */
87
88 union ehci_shadow *pshadow; /* mirror hw periodic table */
89 int next_uframe; /* scan periodic, start here */
90 unsigned periodic_sched; /* periodic activity count */
91
Alan Stern0e5f2312010-04-08 16:56:37 -040092 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -080093 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -040094 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -080095 unsigned clock_frame;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 /* per root hub port */
98 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -040099
Alan Stern57e06c12007-01-16 11:59:45 -0500100 /* bit vectors (one bit per port) */
101 unsigned long bus_suspended; /* which ports were
102 already suspended at the start of a bus suspend */
103 unsigned long companion_ports; /* which ports are
104 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400105 unsigned long owned_ports; /* which ports are
106 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400107 unsigned long port_c_suspend; /* which ports have
108 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400109 unsigned long suspended_ports; /* which ports are
110 suspended */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112 /* per-HC memory pools (could be per-bus, but ...) */
113 struct dma_pool *qh_pool; /* qh per active urb */
114 struct dma_pool *qtd_pool; /* one or more per qh */
115 struct dma_pool *itd_pool; /* itd per iso urb */
116 struct dma_pool *sitd_pool; /* sitd per split iso urb */
117
Alan Stern07d29b62007-12-11 16:05:30 -0500118 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400121 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400122 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100124 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 u32 command;
126
Hemant Kumar933e0402012-05-22 11:11:40 -0700127 unsigned max_log2_irq_thresh;
128
Kumar Gala8cd42e92006-01-20 13:57:52 -0800129 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800130 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800131 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100132 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700133 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200134 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100135 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800136 unsigned need_io_watchdog:1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100137 unsigned broken_periodic:1;
Andiry Xuad935622011-03-01 14:57:05 +0800138 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400139 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800140 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200141 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern21f25cd2011-10-12 10:39:14 -0400142 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Hemant Kumar38ce5d82012-05-29 13:00:58 -0700143 unsigned susp_sof_bug:1; /*Chip Idea HC*/
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100144
145 /* required for usb32 quirk */
146 #define OHCI_CTRL_HCFS (3 << 6)
147 #define OHCI_USB_OPER (2 << 6)
148 #define OHCI_USB_SUSPEND (3 << 6)
149
150 #define OHCI_HCCTRL_OFFSET 0x4
151 #define OHCI_HCCTRL_LEN 0x4
152 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800153 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800154 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800155 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800156 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 /* irq statistics */
159#ifdef EHCI_STATS
160 struct ehci_stats stats;
161# define COUNT(x) do { (x)++; } while (0)
162#else
163# define COUNT(x) do {} while (0)
164#endif
Tony Jones694cc202007-09-11 14:07:31 -0700165
166 /* debug files */
167#ifdef DEBUG
168 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700169#endif
Anatolij Gustschin83722bc2011-04-18 22:02:00 +0200170 /*
171 * OTG controllers and transceivers need software interaction
172 */
173 struct otg_transceiver *transceiver;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174};
175
David Brownell53bd6a62006-08-30 14:50:06 -0700176/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
178{
179 return (struct ehci_hcd *) (hcd->hcd_priv);
180}
181static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
182{
183 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
184}
185
186
Alan Stern07d29b62007-12-11 16:05:30 -0500187static inline void
188iaa_watchdog_start(struct ehci_hcd *ehci)
189{
190 WARN_ON(timer_pending(&ehci->iaa_watchdog));
191 mod_timer(&ehci->iaa_watchdog,
192 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
193}
194
195static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
196{
197 del_timer(&ehci->iaa_watchdog);
198}
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200enum ehci_timer_action {
201 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 TIMER_ASYNC_SHRINK,
203 TIMER_ASYNC_OFF,
204};
205
206static inline void
207timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
208{
209 clear_bit (action, &ehci->actions);
210}
211
Alan Stern0e5f2312010-04-08 16:56:37 -0400212static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214/*-------------------------------------------------------------------------*/
215
Yinghai Lu0af36732008-07-24 17:27:57 -0700216#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218/*-------------------------------------------------------------------------*/
219
Stefan Roese6dbd6822007-05-01 09:29:37 -0700220#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222/*
223 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700224 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
226 *
227 * These are associated only with "QH" (Queue Head) structures,
228 * used with control, bulk, and interrupt transfers.
229 */
230struct ehci_qtd {
231 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700232 __hc32 hw_next; /* see EHCI 3.5.1 */
233 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
234 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define QTD_TOGGLE (1 << 31) /* data toggle */
236#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
237#define QTD_IOC (1 << 15) /* interrupt on complete */
238#define QTD_CERR(tok) (((tok)>>10) & 0x3)
239#define QTD_PID(tok) (((tok)>>8) & 0x3)
240#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
241#define QTD_STS_HALT (1 << 6) /* halted on error */
242#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
243#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
244#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
245#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
246#define QTD_STS_STS (1 << 1) /* split transaction state */
247#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700248
249#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
250#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
251#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
252
253 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
254 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256 /* the rest is HCD-private */
257 dma_addr_t qtd_dma; /* qtd address */
258 struct list_head qtd_list; /* sw qtd list */
259 struct urb *urb; /* qtd's urb */
260 size_t length; /* length of buffer */
261} __attribute__ ((aligned (32)));
262
263/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700264#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
267
268/*-------------------------------------------------------------------------*/
269
270/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700271#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Stefan Roese6dbd6822007-05-01 09:29:37 -0700273/*
274 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800275 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700276 * "dynamic" switching between be and le support, so that the driver
277 * can be used on one system with SoC EHCI controller using big-endian
278 * descriptors as well as a normal little-endian PCI EHCI controller.
279 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700281#define Q_TYPE_ITD (0 << 1)
282#define Q_TYPE_QH (1 << 1)
283#define Q_TYPE_SITD (2 << 1)
284#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
286/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700287#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700290#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293 * Entries in periodic shadow table are pointers to one of four kinds
294 * of data structure. That's dictated by the hardware; a type tag is
295 * encoded in the low bits of the hardware's periodic schedule. Use
296 * Q_NEXT_TYPE to get the tag.
297 *
298 * For entries in the async schedule, the type tag always says "qh".
299 */
300union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700301 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 struct ehci_itd *itd; /* Q_TYPE_ITD */
303 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
304 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700305 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 void *ptr;
307};
308
309/*-------------------------------------------------------------------------*/
310
311/*
312 * EHCI Specification 0.95 Section 3.6
313 * QH: describes control/bulk/interrupt endpoints
314 * See Fig 3-7 "Queue Head Structure Layout".
315 *
316 * These appear in both the async and (for interrupt) periodic schedules.
317 */
318
Alek Du3807e262009-07-14 07:23:29 +0800319/* first part defined by EHCI spec */
320struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700321 __hc32 hw_next; /* see EHCI 3.6.1 */
322 __hc32 hw_info1; /* see EHCI 3.6.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323#define QH_HEAD 0x00008000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700324 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700325#define QH_SMASK 0x000000ff
326#define QH_CMASK 0x0000ff00
327#define QH_HUBADDR 0x007f0000
328#define QH_HUBPORT 0x3f800000
329#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700330 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700333 __hc32 hw_qtd_next;
334 __hc32 hw_alt_next;
335 __hc32 hw_token;
336 __hc32 hw_buf [5];
337 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800338} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Alek Du3807e262009-07-14 07:23:29 +0800340struct ehci_qh {
341 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 /* the rest is HCD-private */
343 dma_addr_t qh_dma; /* address of qh */
344 union ehci_shadow qh_next; /* ptr to qh; or periodic */
345 struct list_head qtd_list; /* sw qtd list */
346 struct ehci_qtd *dummy;
347 struct ehci_qh *reclaim; /* next to reclaim */
348
349 struct ehci_hcd *ehci;
Alan Stern22007e12011-07-05 12:34:05 -0400350 unsigned long unlink_time;
David Brownell9c033e82007-05-17 12:21:19 -0700351
352 /*
353 * Do NOT use atomic operations for QH refcounting. On some CPUs
354 * (PPC7448 for example), atomic operations cannot be performed on
355 * memory that is cache-inhibited (i.e. being used for DMA).
356 * Spinlocks are used to protect all QH fields.
357 */
358 u32 refcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 unsigned stamp;
360
Alan Stern3a444942009-08-19 12:22:06 -0400361 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 u8 qh_state;
363#define QH_STATE_LINKED 1 /* HC sees this */
364#define QH_STATE_UNLINK 2 /* HC may still see this */
365#define QH_STATE_IDLE 3 /* HC doesn't see this */
366#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
367#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
368
Alan Sterna2c27062009-02-10 10:16:58 -0500369 u8 xacterrs; /* XactErr retry counter */
370#define QH_XACTERR_MAX 32 /* XactErr retry limit */
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 /* periodic schedule info */
373 u8 usecs; /* intr bandwidth */
374 u8 gap_uf; /* uframes split/csplit gap */
375 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700376 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 unsigned short period; /* polling interval */
378 unsigned short start; /* where polling starts */
379#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 struct usb_device *dev; /* access to TT */
Alan Sternd10a6cb2011-07-19 14:01:23 -0400382 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400383 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800384};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386/*-------------------------------------------------------------------------*/
387
388/* description of one iso transaction (up to 3 KB data if highspeed) */
389struct ehci_iso_packet {
390 /* These will be copied to iTD when scheduling */
391 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700392 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 u8 cross; /* buf crosses pages */
394 /* for full speed OUT splits */
395 u32 buf1;
396};
397
398/* temporary schedule data for packets from iso urbs (both speeds)
399 * each packet is one logical usb transaction to the device (not TT),
400 * beginning at stream->next_uframe
401 */
402struct ehci_iso_sched {
403 struct list_head td_list;
404 unsigned span;
405 struct ehci_iso_packet packet [0];
406};
407
408/*
409 * ehci_iso_stream - groups all (s)itds for this endpoint.
410 * acts like a qh would, if EHCI had them for ISO.
411 */
412struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100413 /* first field matches ehci_hq, but is NULL */
414 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416 u32 refcount;
417 u8 bEndpointAddress;
418 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 struct list_head td_list; /* queued itds/sitds */
420 struct list_head free_list; /* list of unused itds/sitds */
421 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700422 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700426 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 /* the rest is derived from the endpoint descriptor,
429 * trusting urb->interval == f(epdesc->bInterval) and
430 * including the extra info for hw_bufp[0..2]
431 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800433 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700434 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 u16 maxp;
436 u16 raw_mask;
437 unsigned bandwidth;
438
439 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700440 __hc32 buf0;
441 __hc32 buf1;
442 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700445 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
448/*-------------------------------------------------------------------------*/
449
450/*
451 * EHCI Specification 0.95 Section 3.3
452 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
453 *
454 * Schedule records for high speed iso xfers
455 */
456struct ehci_itd {
457 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700458 __hc32 hw_next; /* see EHCI 3.3.1 */
459 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
461#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
462#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
463#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
464#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
465#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
466
Stefan Roese6dbd6822007-05-01 09:29:37 -0700467#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Stefan Roese6dbd6822007-05-01 09:29:37 -0700469 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
470 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
472 /* the rest is HCD-private */
473 dma_addr_t itd_dma; /* for this itd */
474 union ehci_shadow itd_next; /* ptr to periodic q entry */
475
476 struct urb *urb;
477 struct ehci_iso_stream *stream; /* endpoint's queue */
478 struct list_head itd_list; /* list of stream's itds */
479
480 /* any/all hw_transactions here may be used by that urb */
481 unsigned frame; /* where scheduled */
482 unsigned pg;
483 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484} __attribute__ ((aligned (32)));
485
486/*-------------------------------------------------------------------------*/
487
488/*
David Brownell53bd6a62006-08-30 14:50:06 -0700489 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 * siTD, aka split-transaction isochronous Transfer Descriptor
491 * ... describe full speed iso xfers through TT in hubs
492 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
493 */
494struct ehci_sitd {
495 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700496 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700498 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
499 __hc32 hw_uframe; /* EHCI table 3-10 */
500 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501#define SITD_IOC (1 << 31) /* interrupt on completion */
502#define SITD_PAGE (1 << 30) /* buffer 0/1 */
503#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
504#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
505#define SITD_STS_ERR (1 << 6) /* error from TT */
506#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
507#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
508#define SITD_STS_XACT (1 << 3) /* illegal IN response */
509#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
510#define SITD_STS_STS (1 << 1) /* split transaction state */
511
Stefan Roese6dbd6822007-05-01 09:29:37 -0700512#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Stefan Roese6dbd6822007-05-01 09:29:37 -0700514 __hc32 hw_buf [2]; /* EHCI table 3-12 */
515 __hc32 hw_backpointer; /* EHCI table 3-13 */
516 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
518 /* the rest is HCD-private */
519 dma_addr_t sitd_dma;
520 union ehci_shadow sitd_next; /* ptr to periodic q entry */
521
522 struct urb *urb;
523 struct ehci_iso_stream *stream; /* endpoint's queue */
524 struct list_head sitd_list; /* list of stream's sitds */
525 unsigned frame;
526 unsigned index;
527} __attribute__ ((aligned (32)));
528
529/*-------------------------------------------------------------------------*/
530
531/*
532 * EHCI Specification 0.96 Section 3.7
533 * Periodic Frame Span Traversal Node (FSTN)
534 *
535 * Manages split interrupt transactions (using TT) that span frame boundaries
536 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
537 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
538 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
539 */
540struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700541 __hc32 hw_next; /* any periodic q entry */
542 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
544 /* the rest is HCD-private */
545 dma_addr_t fstn_dma;
546 union ehci_shadow fstn_next; /* ptr to periodic q entry */
547} __attribute__ ((aligned (32)));
548
549/*-------------------------------------------------------------------------*/
550
Alan Stern16032c42010-05-12 18:21:35 -0400551/* Prepare the PORTSC wakeup flags during controller suspend/resume */
552
Alan Stern41472002010-06-25 14:02:14 -0400553#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
554 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400555
Alan Stern41472002010-06-25 14:02:14 -0400556#define ehci_prepare_ports_for_controller_resume(ehci) \
557 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400558
559/*-------------------------------------------------------------------------*/
560
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
562
563/*
564 * Some EHCI controllers have a Transaction Translator built into the
565 * root hub. This is a non-standard feature. Each controller will need
566 * to add code to the following inline functions, and call them as
567 * needed (mostly in root hub code).
568 */
569
Alan Sterna8e51772008-05-20 16:58:11 -0400570#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572/* Returns the speed of a device attached to a port on the root hub. */
573static inline unsigned int
574ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
575{
576 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800577 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 case 0:
579 return 0;
580 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500581 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 case 2:
583 default:
Alan Stern288ead42010-03-04 11:32:30 -0500584 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 }
586 }
Alan Stern288ead42010-03-04 11:32:30 -0500587 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588}
589
590#else
591
592#define ehci_is_TDI(e) (0)
593
Alan Stern288ead42010-03-04 11:32:30 -0500594#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595#endif
596
597/*-------------------------------------------------------------------------*/
598
Kumar Gala8cd42e92006-01-20 13:57:52 -0800599#ifdef CONFIG_PPC_83xx
600/* Some Freescale processors have an erratum in which the TT
601 * port number in the queue head was 0..N-1 instead of 1..N.
602 */
603#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
604#else
605#define ehci_has_fsl_portno_bug(e) (0)
606#endif
607
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100608/*
609 * While most USB host controllers implement their registers in
610 * little-endian format, a minority (celleb companion chip) implement
611 * them in big endian format.
612 *
613 * This attempts to support either format at compile time without a
614 * runtime penalty, or both formats with the additional overhead
615 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200616 *
617 * ehci_big_endian_capbase is a special quirk for controllers that
618 * implement the HC capability registers as separate registers and not
619 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100620 */
621
622#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
623#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200624#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100625#else
626#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200627#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100628#endif
629
Stefan Roese6dbd6822007-05-01 09:29:37 -0700630/*
631 * Big-endian read/write functions are arch-specific.
632 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700633 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800634#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
635#define readl_be(addr) __raw_readl((__force unsigned *)addr)
636#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
637#endif
638
Stefan Roese6dbd6822007-05-01 09:29:37 -0700639static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
640 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100641{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100642#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100643 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000644 readl_be(regs) :
645 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100646#else
Al Viro68f50e52007-02-09 16:40:00 +0000647 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100648#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100649}
650
Stefan Roese6dbd6822007-05-01 09:29:37 -0700651static inline void ehci_writel(const struct ehci_hcd *ehci,
652 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100653{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100654#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100655 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000656 writel_be(val, regs) :
657 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100658#else
Al Viro68f50e52007-02-09 16:40:00 +0000659 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100660#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100661}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800662
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100663/*
664 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
665 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300666 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100667 */
668#ifdef CONFIG_44x
669static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
670{
671 u32 hc_control;
672
673 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
674 if (operational)
675 hc_control |= OHCI_USB_OPER;
676 else
677 hc_control |= OHCI_USB_SUSPEND;
678
679 writel_be(hc_control, ehci->ohci_hcctrl_reg);
680 (void) readl_be(ehci->ohci_hcctrl_reg);
681}
682#else
683static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
684{ }
685#endif
686
Kumar Gala8cd42e92006-01-20 13:57:52 -0800687/*-------------------------------------------------------------------------*/
688
Stefan Roese6dbd6822007-05-01 09:29:37 -0700689/*
690 * The AMCC 440EPx not only implements its EHCI registers in big-endian
691 * format, but also its DMA data structures (descriptors).
692 *
693 * EHCI controllers accessed through PCI work normally (little-endian
694 * everywhere), so we won't bother supporting a BE-only mode for now.
695 */
696#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
697#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
698
699/* cpu to ehci */
700static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
701{
702 return ehci_big_endian_desc(ehci)
703 ? (__force __hc32)cpu_to_be32(x)
704 : (__force __hc32)cpu_to_le32(x);
705}
706
707/* ehci to cpu */
708static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
709{
710 return ehci_big_endian_desc(ehci)
711 ? be32_to_cpu((__force __be32)x)
712 : le32_to_cpu((__force __le32)x);
713}
714
715static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
716{
717 return ehci_big_endian_desc(ehci)
718 ? be32_to_cpup((__force __be32 *)x)
719 : le32_to_cpup((__force __le32 *)x);
720}
721
722#else
723
724/* cpu to ehci */
725static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
726{
727 return cpu_to_le32(x);
728}
729
730/* ehci to cpu */
731static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
732{
733 return le32_to_cpu(x);
734}
735
736static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
737{
738 return le32_to_cpup(x);
739}
740
741#endif
742
Ming Lei95cf7a12011-08-30 16:03:13 +0000743/*
744 * Writing to dma coherent memory on ARM may be delayed via L2
745 * writing buffer, so introduce the helper which can flush L2 writing
746 * buffer into memory immediately, especially used to flush ehci
747 * descriptor to memory.
748 * */
749#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800750static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000751{
752 mb();
753}
754#else
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800755static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000756{
757}
758#endif
759
Stefan Roese6dbd6822007-05-01 09:29:37 -0700760/*-------------------------------------------------------------------------*/
761
Alan Stern21f25cd2011-10-12 10:39:14 -0400762#ifdef CONFIG_PCI
763
764/* For working around the MosChip frame-index-register bug */
765static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
766
767#else
768
769static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
770{
771 return ehci_readl(ehci, &ehci->regs->frame_index);
772}
773
774#endif
775
776/*-------------------------------------------------------------------------*/
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778#ifndef DEBUG
779#define STUB_DEBUG_FILES
780#endif /* DEBUG */
781
782/*-------------------------------------------------------------------------*/
783
784#endif /* __LINUX_EHCI_HCD_H */