blob: 16d574dbe3697164a9635f8b894830d244c7bac4 [file] [log] [blame]
Ben Skeggsfade7ad2010-09-27 11:18:14 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26#include "nouveau_drv.h"
27#include "nouveau_bios.h"
28#include "nouveau_pm.h"
29
Ben Skeggsca94a712011-06-17 15:38:48 +100030static u32 read_clk(struct drm_device *, int, bool);
Ben Skeggscec2a272011-06-17 16:33:13 +100031static u32 read_pll(struct drm_device *, int, u32);
Ben Skeggs3b0582d2011-06-17 11:09:40 +100032
33static u32
Ben Skeggsca94a712011-06-17 15:38:48 +100034read_vco(struct drm_device *dev, int clk)
35{
36 u32 sctl = nv_rd32(dev, 0x4120 + (clk * 4));
37 if ((sctl & 0x00000030) != 0x00000030)
Ben Skeggscec2a272011-06-17 16:33:13 +100038 return read_pll(dev, 0x41, 0x00e820);
39 return read_pll(dev, 0x42, 0x00e8a0);
Ben Skeggsca94a712011-06-17 15:38:48 +100040}
41
42static u32
43read_clk(struct drm_device *dev, int clk, bool ignore_en)
Ben Skeggs3b0582d2011-06-17 11:09:40 +100044{
45 u32 sctl, sdiv, sclk;
46
Ben Skeggscec2a272011-06-17 16:33:13 +100047 /* refclk for the 0xe8xx plls always 27KHz */
Ben Skeggs3b0582d2011-06-17 11:09:40 +100048 if (clk >= 0x40)
49 return 27000;
50
51 sctl = nv_rd32(dev, 0x4120 + (clk * 4));
Ben Skeggsca94a712011-06-17 15:38:48 +100052 if (!ignore_en && !(sctl & 0x00000100))
53 return 0;
54
55 switch (sctl & 0x00003000) {
56 case 0x00000000:
Ben Skeggs3b0582d2011-06-17 11:09:40 +100057 return 27000;
Ben Skeggsca94a712011-06-17 15:38:48 +100058 case 0x00002000:
Ben Skeggs3b0582d2011-06-17 11:09:40 +100059 if (sctl & 0x00000040)
60 return 108000;
61 return 100000;
Ben Skeggsca94a712011-06-17 15:38:48 +100062 case 0x00003000:
63 sclk = read_vco(dev, clk);
Ben Skeggs3b0582d2011-06-17 11:09:40 +100064 sdiv = ((sctl & 0x003f0000) >> 16) + 2;
Ben Skeggs3b0582d2011-06-17 11:09:40 +100065 return (sclk * 2) / sdiv;
66 default:
67 return 0;
68 }
69}
70
71static u32
Ben Skeggscec2a272011-06-17 16:33:13 +100072read_pll(struct drm_device *dev, int clk, u32 pll)
Ben Skeggs3b0582d2011-06-17 11:09:40 +100073{
74 u32 ctrl = nv_rd32(dev, pll + 0);
Ben Skeggs93e692d2011-07-20 09:59:05 +100075 u32 sclk = 0, P = 1, N = 1, M = 1;
Ben Skeggs3b0582d2011-06-17 11:09:40 +100076
77 if (!(ctrl & 0x00000008)) {
Ben Skeggs93e692d2011-07-20 09:59:05 +100078 if (ctrl & 0x00000001) {
79 u32 coef = nv_rd32(dev, pll + 4);
80 M = (coef & 0x000000ff) >> 0;
81 N = (coef & 0x0000ff00) >> 8;
82 P = (coef & 0x003f0000) >> 16;
Ben Skeggscec2a272011-06-17 16:33:13 +100083
Ben Skeggs93e692d2011-07-20 09:59:05 +100084 /* no post-divider on these.. */
85 if ((pll & 0x00ff00) == 0x00e800)
86 P = 1;
Ben Skeggs3b0582d2011-06-17 11:09:40 +100087
Ben Skeggs93e692d2011-07-20 09:59:05 +100088 sclk = read_clk(dev, 0x00 + clk, false);
89 }
Ben Skeggs3b0582d2011-06-17 11:09:40 +100090 } else {
Ben Skeggsca94a712011-06-17 15:38:48 +100091 sclk = read_clk(dev, 0x10 + clk, false);
Ben Skeggs3b0582d2011-06-17 11:09:40 +100092 }
93
94 return sclk * N / (M * P);
95}
Ben Skeggsfade7ad2010-09-27 11:18:14 +100096
Ben Skeggsca94a712011-06-17 15:38:48 +100097struct creg {
98 u32 clk;
99 u32 pll;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000100};
101
Ben Skeggs215f9022011-04-14 15:02:03 +1000102static int
Ben Skeggscec2a272011-06-17 16:33:13 +1000103calc_clk(struct drm_device *dev, int clk, u32 pll, u32 khz, struct creg *reg)
Ben Skeggs215f9022011-04-14 15:02:03 +1000104{
Ben Skeggsca94a712011-06-17 15:38:48 +1000105 struct pll_lims limits;
106 u32 oclk, sclk, sdiv;
107 int P, N, M, diff;
108 int ret;
Ben Skeggs215f9022011-04-14 15:02:03 +1000109
Ben Skeggsca94a712011-06-17 15:38:48 +1000110 reg->pll = 0;
111 reg->clk = 0;
Ben Skeggscec2a272011-06-17 16:33:13 +1000112 if (!khz) {
113 NV_DEBUG(dev, "no clock for 0x%04x/0x%02x\n", pll, clk);
114 return 0;
115 }
Ben Skeggsca94a712011-06-17 15:38:48 +1000116
117 switch (khz) {
118 case 27000:
119 reg->clk = 0x00000100;
120 return khz;
121 case 100000:
122 reg->clk = 0x00002100;
123 return khz;
124 case 108000:
125 reg->clk = 0x00002140;
126 return khz;
127 default:
128 sclk = read_vco(dev, clk);
129 sdiv = min((sclk * 2) / (khz - 2999), (u32)65);
Ben Skeggscec2a272011-06-17 16:33:13 +1000130 /* if the clock has a PLL attached, and we can get a within
131 * [-2, 3) MHz of a divider, we'll disable the PLL and use
132 * the divider instead.
133 *
134 * divider can go as low as 2, limited here because NVIDIA
135 * and the VBIOS on my NVA8 seem to prefer using the PLL
136 * for 810MHz - is there a good reason?
137 */
Ben Skeggsca94a712011-06-17 15:38:48 +1000138 if (sdiv > 4) {
139 oclk = (sclk * 2) / sdiv;
140 diff = khz - oclk;
141 if (!pll || (diff >= -2000 && diff < 3000)) {
142 reg->clk = (((sdiv - 2) << 16) | 0x00003100);
143 return oclk;
144 }
145 }
Ben Skeggscec2a272011-06-17 16:33:13 +1000146
147 if (!pll) {
148 NV_ERROR(dev, "bad freq %02x: %d %d\n", clk, khz, sclk);
149 return -ERANGE;
150 }
151
Ben Skeggsca94a712011-06-17 15:38:48 +1000152 break;
Ben Skeggs215f9022011-04-14 15:02:03 +1000153 }
154
Ben Skeggsca94a712011-06-17 15:38:48 +1000155 ret = get_pll_limits(dev, pll, &limits);
156 if (ret)
157 return ret;
158
159 limits.refclk = read_clk(dev, clk - 0x10, true);
160 if (!limits.refclk)
161 return -EINVAL;
162
163 ret = nva3_calc_pll(dev, &limits, khz, &N, NULL, &M, &P);
164 if (ret >= 0) {
165 reg->clk = nv_rd32(dev, 0x4120 + (clk * 4));
166 reg->pll = (P << 16) | (N << 8) | M;
167 }
168 return ret;
Ben Skeggs215f9022011-04-14 15:02:03 +1000169}
170
Ben Skeggscec2a272011-06-17 16:33:13 +1000171static void
172prog_pll(struct drm_device *dev, int clk, u32 pll, struct creg *reg)
173{
174 const u32 src0 = 0x004120 + (clk * 4);
175 const u32 src1 = 0x004160 + (clk * 4);
176 const u32 ctrl = pll + 0;
177 const u32 coef = pll + 4;
178 u32 cntl;
179
180 if (!reg->clk && !reg->pll) {
181 NV_DEBUG(dev, "no clock for %02x\n", clk);
182 return;
183 }
184
185 cntl = nv_rd32(dev, ctrl) & 0xfffffff2;
186 if (reg->pll) {
187 nv_mask(dev, src0, 0x00000101, 0x00000101);
188 nv_wr32(dev, coef, reg->pll);
189 nv_wr32(dev, ctrl, cntl | 0x00000015);
190 nv_mask(dev, src1, 0x00000100, 0x00000000);
191 nv_mask(dev, src1, 0x00000001, 0x00000000);
192 } else {
193 nv_mask(dev, src1, 0x003f3141, 0x00000101 | reg->clk);
194 nv_wr32(dev, ctrl, cntl | 0x0000001d);
195 nv_mask(dev, ctrl, 0x00000001, 0x00000000);
196 nv_mask(dev, src0, 0x00000100, 0x00000000);
197 nv_mask(dev, src0, 0x00000001, 0x00000000);
198 }
199}
200
201static void
202prog_clk(struct drm_device *dev, int clk, struct creg *reg)
203{
204 if (!reg->clk) {
205 NV_DEBUG(dev, "no clock for %02x\n", clk);
206 return;
207 }
208
209 nv_mask(dev, 0x004120 + (clk * 4), 0x003f3141, 0x00000101 | reg->clk);
210}
211
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000212int
Ben Skeggsca94a712011-06-17 15:38:48 +1000213nva3_pm_clocks_get(struct drm_device *dev, struct nouveau_pm_level *perflvl)
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000214{
Ben Skeggscec2a272011-06-17 16:33:13 +1000215 perflvl->core = read_pll(dev, 0x00, 0x4200);
216 perflvl->shader = read_pll(dev, 0x01, 0x4220);
217 perflvl->memory = read_pll(dev, 0x02, 0x4000);
Ben Skeggs4fd28472011-06-17 16:11:31 +1000218 perflvl->unka0 = read_clk(dev, 0x20, false);
219 perflvl->vdec = read_clk(dev, 0x21, false);
Ben Skeggs9698b9a2011-06-21 15:12:26 +1000220 perflvl->daemon = read_clk(dev, 0x25, false);
221 perflvl->copy = perflvl->core;
Ben Skeggsca94a712011-06-17 15:38:48 +1000222 return 0;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000223}
224
Ben Skeggsca94a712011-06-17 15:38:48 +1000225struct nva3_pm_state {
226 struct creg nclk;
227 struct creg sclk;
228 struct creg mclk;
Ben Skeggs4fd28472011-06-17 16:11:31 +1000229 struct creg vdec;
230 struct creg unka0;
Ben Skeggsca94a712011-06-17 15:38:48 +1000231};
232
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000233void *
Ben Skeggsca94a712011-06-17 15:38:48 +1000234nva3_pm_clocks_pre(struct drm_device *dev, struct nouveau_pm_level *perflvl)
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000235{
Ben Skeggsca94a712011-06-17 15:38:48 +1000236 struct nva3_pm_state *info;
237 int ret;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000238
Ben Skeggsca94a712011-06-17 15:38:48 +1000239 info = kzalloc(sizeof(*info), GFP_KERNEL);
240 if (!info)
Ben Skeggsdac55b52011-04-15 11:16:55 +1000241 return ERR_PTR(-ENOMEM);
Ben Skeggsdac55b52011-04-15 11:16:55 +1000242
Ben Skeggscec2a272011-06-17 16:33:13 +1000243 ret = calc_clk(dev, 0x10, 0x4200, perflvl->core, &info->nclk);
Ben Skeggsca94a712011-06-17 15:38:48 +1000244 if (ret < 0)
245 goto out;
246
Ben Skeggscec2a272011-06-17 16:33:13 +1000247 ret = calc_clk(dev, 0x11, 0x4220, perflvl->shader, &info->sclk);
Ben Skeggsca94a712011-06-17 15:38:48 +1000248 if (ret < 0)
249 goto out;
250
Ben Skeggscec2a272011-06-17 16:33:13 +1000251 ret = calc_clk(dev, 0x12, 0x4000, perflvl->memory, &info->mclk);
Ben Skeggsca94a712011-06-17 15:38:48 +1000252 if (ret < 0)
253 goto out;
254
Ben Skeggscec2a272011-06-17 16:33:13 +1000255 ret = calc_clk(dev, 0x20, 0x0000, perflvl->unka0, &info->unka0);
Ben Skeggs4fd28472011-06-17 16:11:31 +1000256 if (ret < 0)
257 goto out;
258
Ben Skeggscec2a272011-06-17 16:33:13 +1000259 ret = calc_clk(dev, 0x21, 0x0000, perflvl->vdec, &info->vdec);
Ben Skeggs4fd28472011-06-17 16:11:31 +1000260 if (ret < 0)
261 goto out;
262
Ben Skeggsca94a712011-06-17 15:38:48 +1000263out:
264 if (ret < 0) {
265 kfree(info);
266 info = ERR_PTR(ret);
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000267 }
Ben Skeggsca94a712011-06-17 15:38:48 +1000268 return info;
269}
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000270
Ben Skeggsd0f67a42011-06-18 16:28:00 +1000271static bool
272nva3_pm_grcp_idle(void *data)
273{
274 struct drm_device *dev = data;
275
276 if (!(nv_rd32(dev, 0x400304) & 0x00000001))
277 return true;
278 if (nv_rd32(dev, 0x400308) == 0x0050001c)
279 return true;
280 return false;
281}
282
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000283void
Ben Skeggsca94a712011-06-17 15:38:48 +1000284nva3_pm_clocks_set(struct drm_device *dev, void *pre_state)
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000285{
Ben Skeggsd0f67a42011-06-18 16:28:00 +1000286 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsca94a712011-06-17 15:38:48 +1000287 struct nva3_pm_state *info = pre_state;
Ben Skeggsd0f67a42011-06-18 16:28:00 +1000288 unsigned long flags;
289
290 /* prevent any new grctx switches from starting */
291 spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
292 nv_wr32(dev, 0x400324, 0x00000000);
293 nv_wr32(dev, 0x400328, 0x0050001c); /* wait flag 0x1c */
294 /* wait for any pending grctx switches to complete */
295 if (!nv_wait_cb(dev, nva3_pm_grcp_idle, dev)) {
296 NV_ERROR(dev, "pm: ctxprog didn't go idle\n");
297 goto cleanup;
298 }
299 /* freeze PFIFO */
300 nv_mask(dev, 0x002504, 0x00000001, 0x00000001);
301 if (!nv_wait(dev, 0x002504, 0x00000010, 0x00000010)) {
302 NV_ERROR(dev, "pm: fifo didn't go idle\n");
303 goto cleanup;
304 }
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000305
Ben Skeggscec2a272011-06-17 16:33:13 +1000306 prog_pll(dev, 0x00, 0x004200, &info->nclk);
307 prog_pll(dev, 0x01, 0x004220, &info->sclk);
Ben Skeggs4fd28472011-06-17 16:11:31 +1000308 prog_clk(dev, 0x20, &info->unka0);
309 prog_clk(dev, 0x21, &info->vdec);
Ben Skeggsdac55b52011-04-15 11:16:55 +1000310
Ben Skeggs93e692d2011-07-20 09:59:05 +1000311 if (info->mclk.clk || info->mclk.pll) {
312 nv_wr32(dev, 0x100210, 0);
313 nv_wr32(dev, 0x1002dc, 1);
314 nv_wr32(dev, 0x004018, 0x00001000);
315 prog_pll(dev, 0x02, 0x004000, &info->mclk);
316 if (nv_rd32(dev, 0x4000) & 0x00000008)
317 nv_wr32(dev, 0x004018, 0x1000d000);
318 else
319 nv_wr32(dev, 0x004018, 0x10005000);
320 nv_wr32(dev, 0x1002dc, 0);
321 nv_wr32(dev, 0x100210, 0x80000000);
322 }
Ben Skeggsdac55b52011-04-15 11:16:55 +1000323
Ben Skeggsd0f67a42011-06-18 16:28:00 +1000324cleanup:
325 /* unfreeze PFIFO */
326 nv_mask(dev, 0x002504, 0x00000001, 0x00000000);
327 /* restore ctxprog to normal */
328 nv_wr32(dev, 0x400324, 0x00000000);
329 nv_wr32(dev, 0x400328, 0x0070009c); /* set flag 0x1c */
330 /* unblock it if necessary */
331 if (nv_rd32(dev, 0x400308) == 0x0050001c)
332 nv_mask(dev, 0x400824, 0x10000000, 0x10000000);
333 spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
Ben Skeggsca94a712011-06-17 15:38:48 +1000334 kfree(info);
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000335}