blob: bd1a11e62f4eb9d1f3ef8e512338e4e58907fd39 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027
28#include <asm/mach/arch.h>
29#include <asm/mach/map.h>
30
31#include "mm.h"
32
33DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
34
Russell Kingd111e8f2006-09-27 15:27:33 +010035/*
36 * empty_zero_page is a special page that is used for
37 * zero-initialized data and COW.
38 */
39struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040040EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010041
42/*
43 * The pmd table for the upper-most set of pages.
44 */
45pmd_t *top_pmd;
46
Russell Kingae8f1542006-09-27 15:38:34 +010047#define CPOLICY_UNCACHED 0
48#define CPOLICY_BUFFERED 1
49#define CPOLICY_WRITETHROUGH 2
50#define CPOLICY_WRITEBACK 3
51#define CPOLICY_WRITEALLOC 4
52
53static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
54static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010055pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010056pgprot_t pgprot_kernel;
57
Imre_Deak44b18692007-02-11 13:45:13 +010058EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010059EXPORT_SYMBOL(pgprot_kernel);
60
61struct cachepolicy {
62 const char policy[16];
63 unsigned int cr_mask;
64 unsigned int pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000065 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010066};
67
68static struct cachepolicy cache_policies[] __initdata = {
69 {
70 .policy = "uncached",
71 .cr_mask = CR_W|CR_C,
72 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010073 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010074 }, {
75 .policy = "buffered",
76 .cr_mask = CR_C,
77 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010078 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010079 }, {
80 .policy = "writethrough",
81 .cr_mask = 0,
82 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010083 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010084 }, {
85 .policy = "writeback",
86 .cr_mask = 0,
87 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010088 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010089 }, {
90 .policy = "writealloc",
91 .cr_mask = 0,
92 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010093 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010094 }
95};
96
97/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010098 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010099 * problems by allowing the cache or the cache and
100 * writebuffer to be turned off. (Note: the write
101 * buffer should not be on and the cache off).
102 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100103static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100104{
105 int i;
106
107 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
108 int len = strlen(cache_policies[i].policy);
109
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100110 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100111 cachepolicy = i;
112 cr_alignment &= ~cache_policies[i].cr_mask;
113 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100114 break;
115 }
116 }
117 if (i == ARRAY_SIZE(cache_policies))
118 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000119 /*
120 * This restriction is partly to do with the way we boot; it is
121 * unpredictable to have memory mapped using two different sets of
122 * memory attributes (shared, type, and cache attribs). We can not
123 * change these attributes once the initial assembly has setup the
124 * page tables.
125 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100126 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
127 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
128 cachepolicy = CPOLICY_WRITEBACK;
129 }
Russell Kingae8f1542006-09-27 15:38:34 +0100130 flush_cache_all();
131 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100132 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100133}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100135
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100136static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100137{
138 char *p = "buffered";
139 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100140 early_cachepolicy(p);
141 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100142}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100143early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100144
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100145static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100146{
147 char *p = "uncached";
148 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100149 early_cachepolicy(p);
150 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100151}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100152early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100153
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100155{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100157 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100159 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100161}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162early_param("ecc", early_ecc);
Russell Kingae8f1542006-09-27 15:38:34 +0100163
164static int __init noalign_setup(char *__unused)
165{
166 cr_alignment &= ~CR_A;
167 cr_no_alignment &= ~CR_A;
168 set_cr(cr_alignment);
169 return 1;
170}
171__setup("noalign", noalign_setup);
172
Russell King255d1f82006-12-18 00:12:47 +0000173#ifndef CONFIG_SMP
174void adjust_cr(unsigned long mask, unsigned long set)
175{
176 unsigned long flags;
177
178 mask &= ~CR_A;
179
180 set &= mask;
181
182 local_irq_save(flags);
183
184 cr_no_alignment = (cr_no_alignment & ~mask) | set;
185 cr_alignment = (cr_alignment & ~mask) | set;
186
187 set_cr((get_cr() & ~mask) | set);
188
189 local_irq_restore(flags);
190}
191#endif
192
Russell King0af92be2007-05-05 20:28:16 +0100193#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_WRITE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000194#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100195
Russell Kingb29e9f52007-04-21 10:47:29 +0100196static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100197 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100198 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
199 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100200 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000201 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100202 .domain = DOMAIN_IO,
203 },
204 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100205 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100206 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000207 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100208 .domain = DOMAIN_IO,
209 },
210 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100211 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100212 .prot_l1 = PMD_TYPE_TABLE,
213 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
214 .domain = DOMAIN_IO,
215 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100216 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100217 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100218 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000219 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100220 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100221 },
Russell Kingebb4c652008-11-09 11:18:36 +0000222 [MT_UNCACHED] = {
223 .prot_pte = PROT_PTE_DEVICE,
224 .prot_l1 = PMD_TYPE_TABLE,
225 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
226 .domain = DOMAIN_IO,
227 },
Russell Kingae8f1542006-09-27 15:38:34 +0100228 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100229 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100230 .domain = DOMAIN_KERNEL,
231 },
232 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100233 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100234 .domain = DOMAIN_KERNEL,
235 },
236 [MT_LOW_VECTORS] = {
237 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
238 L_PTE_EXEC,
239 .prot_l1 = PMD_TYPE_TABLE,
240 .domain = DOMAIN_USER,
241 },
242 [MT_HIGH_VECTORS] = {
243 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
244 L_PTE_USER | L_PTE_EXEC,
245 .prot_l1 = PMD_TYPE_TABLE,
246 .domain = DOMAIN_USER,
247 },
248 [MT_MEMORY] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100249 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar7f582172010-09-30 09:02:17 +0100250 L_PTE_WRITE | L_PTE_EXEC,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100251 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100252 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100253 .domain = DOMAIN_KERNEL,
254 },
255 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100256 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .domain = DOMAIN_KERNEL,
258 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100259 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100260 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar7f582172010-09-30 09:02:17 +0100261 L_PTE_WRITE | L_PTE_EXEC | L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100262 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100263 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
264 .domain = DOMAIN_KERNEL,
265 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100266 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100267 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
268 L_PTE_WRITE,
269 .prot_l1 = PMD_TYPE_TABLE,
270 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
271 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100272 },
273 [MT_MEMORY_ITCM] = {
274 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Linus Walleijf444fce2010-10-18 09:03:03 +0100275 L_PTE_WRITE | L_PTE_EXEC,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100276 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100277 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100278 },
Russell Kingae8f1542006-09-27 15:38:34 +0100279};
280
Russell Kingb29e9f52007-04-21 10:47:29 +0100281const struct mem_type *get_mem_type(unsigned int type)
282{
283 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
284}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200285EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100286
Russell Kingae8f1542006-09-27 15:38:34 +0100287/*
288 * Adjust the PMD section entries according to the CPU in use.
289 */
290static void __init build_mem_type_table(void)
291{
292 struct cachepolicy *cp;
293 unsigned int cr = get_cr();
Russell Kingbb30f362008-09-06 20:04:59 +0100294 unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100295 int cpu_arch = cpu_architecture();
296 int i;
297
Catalin Marinas11179d82007-07-20 11:42:24 +0100298 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100299#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100300 if (cachepolicy > CPOLICY_BUFFERED)
301 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100302#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100303 if (cachepolicy > CPOLICY_WRITETHROUGH)
304 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100305#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100306 }
Russell Kingae8f1542006-09-27 15:38:34 +0100307 if (cpu_arch < CPU_ARCH_ARMv5) {
308 if (cachepolicy >= CPOLICY_WRITEALLOC)
309 cachepolicy = CPOLICY_WRITEBACK;
310 ecc_mask = 0;
311 }
Russell Kingf00ec482010-09-04 10:47:48 +0100312 if (is_smp())
313 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100314
315 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000316 * Strip out features not present on earlier architectures.
317 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
318 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100319 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000320 if (cpu_arch < CPU_ARCH_ARMv5)
321 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
322 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
323 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
324 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
325 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100326
327 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000328 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
329 * "update-able on write" bit on ARM610). However, Xscale and
330 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100331 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000332 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100333 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100334 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100335 mem_types[i].prot_l1 &= ~PMD_BIT4;
336 }
337 } else if (cpu_arch < CPU_ARCH_ARMv6) {
338 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100339 if (mem_types[i].prot_l1)
340 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100341 if (mem_types[i].prot_sect)
342 mem_types[i].prot_sect |= PMD_BIT4;
343 }
344 }
Russell Kingae8f1542006-09-27 15:38:34 +0100345
Russell Kingb1cce6b2008-11-04 10:52:28 +0000346 /*
347 * Mark the device areas according to the CPU/architecture.
348 */
349 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
350 if (!cpu_is_xsc3()) {
351 /*
352 * Mark device regions on ARMv6+ as execute-never
353 * to prevent speculative instruction fetches.
354 */
355 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
356 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
357 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
358 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
359 }
360 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
361 /*
362 * For ARMv7 with TEX remapping,
363 * - shared device is SXCB=1100
364 * - nonshared device is SXCB=0100
365 * - write combine device mem is SXCB=0001
366 * (Uncached Normal memory)
367 */
368 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
369 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
370 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
371 } else if (cpu_is_xsc3()) {
372 /*
373 * For Xscale3,
374 * - shared device is TEXCB=00101
375 * - nonshared device is TEXCB=01000
376 * - write combine device mem is TEXCB=00100
377 * (Inner/Outer Uncacheable in xsc3 parlance)
378 */
379 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
380 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
381 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
382 } else {
383 /*
384 * For ARMv6 and ARMv7 without TEX remapping,
385 * - shared device is TEXCB=00001
386 * - nonshared device is TEXCB=01000
387 * - write combine device mem is TEXCB=00100
388 * (Uncached Normal in ARMv6 parlance).
389 */
390 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
391 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
392 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
393 }
394 } else {
395 /*
396 * On others, write combining is "Uncached/Buffered"
397 */
398 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
399 }
400
401 /*
402 * Now deal with the memory-type mappings
403 */
Russell Kingae8f1542006-09-27 15:38:34 +0100404 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100405 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
406
Russell Kingbb30f362008-09-06 20:04:59 +0100407 /*
408 * Only use write-through for non-SMP systems
409 */
Russell Kingf00ec482010-09-04 10:47:48 +0100410 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100411 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100412
413 /*
414 * Enable CPU-specific coherency if supported.
415 * (Only available on XSC3 at the moment.)
416 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100417 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000418 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100419 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
420 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
421 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
422 }
Russell Kingae8f1542006-09-27 15:38:34 +0100423 /*
424 * ARMv6 and above have extended page tables.
425 */
426 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
427 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100428 * Mark cache clean areas and XIP ROM read only
429 * from SVC mode and no access from userspace.
430 */
431 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
432 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
433 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
434
Russell Kingf00ec482010-09-04 10:47:48 +0100435 if (is_smp()) {
436 /*
437 * Mark memory with the "shared" attribute
438 * for SMP systems
439 */
440 user_pgprot |= L_PTE_SHARED;
441 kern_pgprot |= L_PTE_SHARED;
442 vecs_pgprot |= L_PTE_SHARED;
443 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
444 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
445 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
446 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
447 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
448 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
449 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
450 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
451 }
Russell Kingae8f1542006-09-27 15:38:34 +0100452 }
453
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100454 /*
455 * Non-cacheable Normal - intended for memory areas that must
456 * not cause dirty cache line writebacks when used
457 */
458 if (cpu_arch >= CPU_ARCH_ARMv6) {
459 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
460 /* Non-cacheable Normal is XCB = 001 */
461 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
462 PMD_SECT_BUFFERED;
463 } else {
464 /* For both ARMv6 and non-TEX-remapping ARMv7 */
465 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
466 PMD_SECT_TEX(1);
467 }
468 } else {
469 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
470 }
471
Russell Kingae8f1542006-09-27 15:38:34 +0100472 for (i = 0; i < 16; i++) {
473 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100474 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100475 }
476
Russell Kingbb30f362008-09-06 20:04:59 +0100477 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
478 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100479
Imre_Deak44b18692007-02-11 13:45:13 +0100480 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100481 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King6dc995a2009-12-24 10:16:21 +0000482 L_PTE_DIRTY | L_PTE_WRITE | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100483
484 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
485 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
486 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100487 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
488 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100489 mem_types[MT_ROM].prot_sect |= cp->pmd;
490
491 switch (cp->pmd) {
492 case PMD_SECT_WT:
493 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
494 break;
495 case PMD_SECT_WB:
496 case PMD_SECT_WBWA:
497 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
498 break;
499 }
500 printk("Memory policy: ECC %sabled, Data cache %s\n",
501 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100502
503 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
504 struct mem_type *t = &mem_types[i];
505 if (t->prot_l1)
506 t->prot_l1 |= PMD_DOMAIN(t->domain);
507 if (t->prot_sect)
508 t->prot_sect |= PMD_DOMAIN(t->domain);
509 }
Russell Kingae8f1542006-09-27 15:38:34 +0100510}
511
Catalin Marinasd9073872010-09-13 16:01:24 +0100512#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
513pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
514 unsigned long size, pgprot_t vma_prot)
515{
516 if (!pfn_valid(pfn))
517 return pgprot_noncached(vma_prot);
518 else if (file->f_flags & O_SYNC)
519 return pgprot_writecombine(vma_prot);
520 return vma_prot;
521}
522EXPORT_SYMBOL(phys_mem_access_prot);
523#endif
524
Russell Kingae8f1542006-09-27 15:38:34 +0100525#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
526
Russell King3abe9d32010-03-25 17:02:59 +0000527static void __init *early_alloc(unsigned long sz)
528{
Russell King2778f622010-07-09 16:27:52 +0100529 void *ptr = __va(memblock_alloc(sz, sz));
530 memset(ptr, 0, sz);
531 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000532}
533
Russell King4bb2e272010-07-01 18:33:29 +0100534static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
535{
536 if (pmd_none(*pmd)) {
537 pte_t *pte = early_alloc(2 * PTRS_PER_PTE * sizeof(pte_t));
Russell King97092e02010-11-16 00:16:01 +0000538 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100539 }
540 BUG_ON(pmd_bad(*pmd));
541 return pte_offset_kernel(pmd, addr);
542}
543
Russell King24e6c692007-04-21 10:21:28 +0100544static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
545 unsigned long end, unsigned long pfn,
546 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100547{
Russell King4bb2e272010-07-01 18:33:29 +0100548 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100549 do {
Russell King40d192b2008-09-06 21:15:56 +0100550 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100551 pfn++;
552 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100553}
554
Russell King24e6c692007-04-21 10:21:28 +0100555static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000556 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100557 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100558{
Russell King24e6c692007-04-21 10:21:28 +0100559 pmd_t *pmd = pmd_offset(pgd, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100560
Russell King24e6c692007-04-21 10:21:28 +0100561 /*
562 * Try a section mapping - end, addr and phys must all be aligned
563 * to a section boundary. Note that PMDs refer to the individual
564 * L1 entries, whereas PGDs refer to a group of L1 entries making
565 * up one logical pointer to an L2 table.
566 */
567 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
568 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100569
Russell King24e6c692007-04-21 10:21:28 +0100570 if (addr & SECTION_SIZE)
571 pmd++;
572
573 do {
574 *pmd = __pmd(phys | type->prot_sect);
575 phys += SECTION_SIZE;
576 } while (pmd++, addr += SECTION_SIZE, addr != end);
577
578 flush_pmd_entry(p);
579 } else {
580 /*
581 * No need to loop; pte's aren't interested in the
582 * individual L1 entries.
583 */
584 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100585 }
Russell Kingae8f1542006-09-27 15:38:34 +0100586}
587
Russell King4a56c1e2007-04-21 10:16:48 +0100588static void __init create_36bit_mapping(struct map_desc *md,
589 const struct mem_type *type)
590{
Russell King97092e02010-11-16 00:16:01 +0000591 unsigned long addr, length, end;
592 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100593 pgd_t *pgd;
594
595 addr = md->virtual;
596 phys = (unsigned long)__pfn_to_phys(md->pfn);
597 length = PAGE_ALIGN(md->length);
598
599 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
600 printk(KERN_ERR "MM: CPU does not support supersection "
601 "mapping for 0x%08llx at 0x%08lx\n",
602 __pfn_to_phys((u64)md->pfn), addr);
603 return;
604 }
605
606 /* N.B. ARMv6 supersections are only defined to work with domain 0.
607 * Since domain assignments can in fact be arbitrary, the
608 * 'domain == 0' check below is required to insure that ARMv6
609 * supersections are only allocated for domain 0 regardless
610 * of the actual domain assignments in use.
611 */
612 if (type->domain) {
613 printk(KERN_ERR "MM: invalid domain in supersection "
614 "mapping for 0x%08llx at 0x%08lx\n",
615 __pfn_to_phys((u64)md->pfn), addr);
616 return;
617 }
618
619 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
620 printk(KERN_ERR "MM: cannot create mapping for "
621 "0x%08llx at 0x%08lx invalid alignment\n",
622 __pfn_to_phys((u64)md->pfn), addr);
623 return;
624 }
625
626 /*
627 * Shift bits [35:32] of address into bits [23:20] of PMD
628 * (See ARMv6 spec).
629 */
630 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
631
632 pgd = pgd_offset_k(addr);
633 end = addr + length;
634 do {
635 pmd_t *pmd = pmd_offset(pgd, addr);
636 int i;
637
638 for (i = 0; i < 16; i++)
639 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
640
641 addr += SUPERSECTION_SIZE;
642 phys += SUPERSECTION_SIZE;
643 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
644 } while (addr != end);
645}
646
Russell Kingae8f1542006-09-27 15:38:34 +0100647/*
648 * Create the page directory entries and any necessary
649 * page tables for the mapping specified by `md'. We
650 * are able to cope here with varying sizes and address
651 * offsets, and we take full advantage of sections and
652 * supersections.
653 */
Russell Kinga2227122010-03-25 18:56:05 +0000654static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100655{
Russell King24e6c692007-04-21 10:21:28 +0100656 unsigned long phys, addr, length, end;
Russell Kingd5c98172007-04-21 10:05:32 +0100657 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100658 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100659
660 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
661 printk(KERN_WARNING "BUG: not creating mapping for "
662 "0x%08llx at 0x%08lx in user region\n",
663 __pfn_to_phys((u64)md->pfn), md->virtual);
664 return;
665 }
666
667 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
668 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
669 printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
670 "overlaps vmalloc space\n",
671 __pfn_to_phys((u64)md->pfn), md->virtual);
672 }
673
Russell Kingd5c98172007-04-21 10:05:32 +0100674 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100675
676 /*
677 * Catch 36-bit addresses
678 */
Russell King4a56c1e2007-04-21 10:16:48 +0100679 if (md->pfn >= 0x100000) {
680 create_36bit_mapping(md, type);
681 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100682 }
683
Russell King7b9c7b42007-07-04 21:16:33 +0100684 addr = md->virtual & PAGE_MASK;
Russell King24e6c692007-04-21 10:21:28 +0100685 phys = (unsigned long)__pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100686 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100687
Russell King24e6c692007-04-21 10:21:28 +0100688 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell Kingae8f1542006-09-27 15:38:34 +0100689 printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
690 "be mapped using pages, ignoring.\n",
Russell King24e6c692007-04-21 10:21:28 +0100691 __pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100692 return;
693 }
694
Russell King24e6c692007-04-21 10:21:28 +0100695 pgd = pgd_offset_k(addr);
696 end = addr + length;
697 do {
698 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100699
Russell King24e6c692007-04-21 10:21:28 +0100700 alloc_init_section(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100701
Russell King24e6c692007-04-21 10:21:28 +0100702 phys += next - addr;
703 addr = next;
704 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100705}
706
707/*
708 * Create the architecture specific mappings
709 */
710void __init iotable_init(struct map_desc *io_desc, int nr)
711{
712 int i;
713
714 for (i = 0; i < nr; i++)
715 create_mapping(io_desc + i);
716}
717
Russell King79612392010-05-22 16:20:14 +0100718static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
Russell King6c5da7a2008-09-30 19:31:44 +0100719
720/*
721 * vmalloc=size forces the vmalloc area to be exactly 'size'
722 * bytes. This can be used to increase (or decrease) the vmalloc
723 * area - the default is 128m.
724 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100725static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100726{
Russell King79612392010-05-22 16:20:14 +0100727 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100728
729 if (vmalloc_reserve < SZ_16M) {
730 vmalloc_reserve = SZ_16M;
731 printk(KERN_WARNING
732 "vmalloc area too small, limiting to %luMB\n",
733 vmalloc_reserve >> 20);
734 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400735
736 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
737 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
738 printk(KERN_WARNING
739 "vmalloc area is too big, limiting to %luMB\n",
740 vmalloc_reserve >> 20);
741 }
Russell King79612392010-05-22 16:20:14 +0100742
743 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100744 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100745}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100746early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100747
Russell King8df65162010-10-27 19:57:38 +0100748static phys_addr_t lowmem_limit __initdata = 0;
749
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400750static void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200751{
Russell Kingdde58282009-08-15 12:36:00 +0100752 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200753
Russell King8df65162010-10-27 19:57:38 +0100754 lowmem_limit = __pa(vmalloc_min - 1) + 1;
755 memblock_set_current_limit(lowmem_limit);
Russell King2778f622010-07-09 16:27:52 +0100756
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400757 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400758 struct membank *bank = &meminfo.bank[j];
759 *bank = meminfo.bank[i];
760
761#ifdef CONFIG_HIGHMEM
Russell King79612392010-05-22 16:20:14 +0100762 if (__va(bank->start) > vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100763 __va(bank->start) < (void *)PAGE_OFFSET)
764 highmem = 1;
765
766 bank->highmem = highmem;
767
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400768 /*
769 * Split those memory banks which are partially overlapping
770 * the vmalloc area greatly simplifying things later.
771 */
Russell King79612392010-05-22 16:20:14 +0100772 if (__va(bank->start) < vmalloc_min &&
773 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400774 if (meminfo.nr_banks >= NR_BANKS) {
775 printk(KERN_CRIT "NR_BANKS too low, "
776 "ignoring high memory\n");
777 } else {
778 memmove(bank + 1, bank,
779 (meminfo.nr_banks - i) * sizeof(*bank));
780 meminfo.nr_banks++;
781 i++;
Russell King79612392010-05-22 16:20:14 +0100782 bank[1].size -= vmalloc_min - __va(bank->start);
783 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100784 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400785 j++;
786 }
Russell King79612392010-05-22 16:20:14 +0100787 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400788 }
789#else
Russell King041d7852009-09-27 17:40:42 +0100790 bank->highmem = highmem;
791
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400792 /*
793 * Check whether this memory bank would entirely overlap
794 * the vmalloc area.
795 */
Russell King79612392010-05-22 16:20:14 +0100796 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f2009-03-28 19:18:05 +0100797 __va(bank->start) < (void *)PAGE_OFFSET) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400798 printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
799 "(vmalloc region overlap).\n",
800 bank->start, bank->start + bank->size - 1);
801 continue;
802 }
803
804 /*
805 * Check whether this memory bank would partially overlap
806 * the vmalloc area.
807 */
Russell King79612392010-05-22 16:20:14 +0100808 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400809 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100810 unsigned long newsize = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400811 printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
812 "to -%.8lx (vmalloc region overlap).\n",
813 bank->start, bank->start + bank->size - 1,
814 bank->start + newsize - 1);
815 bank->size = newsize;
816 }
817#endif
818 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200819 }
Russell Kinge616c592009-09-27 20:55:43 +0100820#ifdef CONFIG_HIGHMEM
821 if (highmem) {
822 const char *reason = NULL;
823
824 if (cache_is_vipt_aliasing()) {
825 /*
826 * Interactions between kmap and other mappings
827 * make highmem support with aliasing VIPT caches
828 * rather difficult.
829 */
830 reason = "with VIPT aliasing cache";
Russell Kingf00ec482010-09-04 10:47:48 +0100831 } else if (is_smp() && tlb_ops_need_broadcast()) {
Russell Kinge616c592009-09-27 20:55:43 +0100832 /*
833 * kmap_high needs to occasionally flush TLB entries,
834 * however, if the TLB entries need to be broadcast
835 * we may deadlock:
836 * kmap_high(irqs off)->flush_all_zero_pkmaps->
837 * flush_tlb_kernel_range->smp_call_function_many
838 * (must not be called with irqs off)
839 */
840 reason = "without hardware TLB ops broadcasting";
Russell Kinge616c592009-09-27 20:55:43 +0100841 }
842 if (reason) {
843 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
844 reason);
845 while (j > 0 && meminfo.bank[j - 1].highmem)
846 j--;
847 }
848 }
849#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400850 meminfo.nr_banks = j;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200851}
852
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400853static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100854{
855 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100856 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100857
858 /*
859 * Clear out all the mappings below the kernel image.
860 */
Russell Kingab4f2ee2008-11-06 17:11:07 +0000861 for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100862 pmd_clear(pmd_off_k(addr));
863
864#ifdef CONFIG_XIP_KERNEL
865 /* The XIP kernel is mapped in the module area -- skip over it */
Russell King37efe642008-12-01 11:53:07 +0000866 addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100867#endif
868 for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
869 pmd_clear(pmd_off_k(addr));
870
871 /*
Russell King8df65162010-10-27 19:57:38 +0100872 * Find the end of the first block of lowmem.
873 */
874 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
875 if (end >= lowmem_limit)
876 end = lowmem_limit;
877
878 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100879 * Clear out all the kernel space mappings, except for the first
880 * memory bank, up to the end of the vmalloc region.
881 */
Russell King8df65162010-10-27 19:57:38 +0100882 for (addr = __phys_to_virt(end);
Russell Kingd111e8f2006-09-27 15:27:33 +0100883 addr < VMALLOC_END; addr += PGDIR_SIZE)
884 pmd_clear(pmd_off_k(addr));
885}
886
887/*
Russell King2778f622010-07-09 16:27:52 +0100888 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100889 */
Russell King2778f622010-07-09 16:27:52 +0100890void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100891{
Russell Kingd111e8f2006-09-27 15:27:33 +0100892 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100893 * Reserve the page tables. These are already in use,
894 * and can only be in node 0.
895 */
Russell King2778f622010-07-09 16:27:52 +0100896 memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
Russell Kingd111e8f2006-09-27 15:27:33 +0100897
Russell Kingd111e8f2006-09-27 15:27:33 +0100898#ifdef CONFIG_SA1111
899 /*
900 * Because of the SA1111 DMA bug, we want to preserve our
901 * precious DMA-able memory...
902 */
Russell King2778f622010-07-09 16:27:52 +0100903 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100904#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100905}
906
907/*
908 * Set up device the mappings. Since we clear out the page tables for all
909 * mappings above VMALLOC_END, we will remove any debug device mappings.
910 * This means you have to be careful how you debug this function, or any
911 * called function. This means you can't use any function or debugging
912 * method which may touch any device, otherwise the kernel _will_ crash.
913 */
914static void __init devicemaps_init(struct machine_desc *mdesc)
915{
916 struct map_desc map;
917 unsigned long addr;
918 void *vectors;
919
920 /*
921 * Allocate the vector page early.
922 */
Russell King3abe9d32010-03-25 17:02:59 +0000923 vectors = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100924
925 for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
926 pmd_clear(pmd_off_k(addr));
927
928 /*
929 * Map the kernel if it is XIP.
930 * It is always first in the modulearea.
931 */
932#ifdef CONFIG_XIP_KERNEL
933 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000934 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000935 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100936 map.type = MT_ROM;
937 create_mapping(&map);
938#endif
939
940 /*
941 * Map the cache flushing regions.
942 */
943#ifdef FLUSH_BASE
944 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
945 map.virtual = FLUSH_BASE;
946 map.length = SZ_1M;
947 map.type = MT_CACHECLEAN;
948 create_mapping(&map);
949#endif
950#ifdef FLUSH_BASE_MINICACHE
951 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
952 map.virtual = FLUSH_BASE_MINICACHE;
953 map.length = SZ_1M;
954 map.type = MT_MINICLEAN;
955 create_mapping(&map);
956#endif
957
958 /*
959 * Create a mapping for the machine vectors at the high-vectors
960 * location (0xffff0000). If we aren't using high-vectors, also
961 * create a mapping at the low-vectors virtual address.
962 */
963 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
964 map.virtual = 0xffff0000;
965 map.length = PAGE_SIZE;
966 map.type = MT_HIGH_VECTORS;
967 create_mapping(&map);
968
969 if (!vectors_high()) {
970 map.virtual = 0;
971 map.type = MT_LOW_VECTORS;
972 create_mapping(&map);
973 }
974
975 /*
976 * Ask the machine support to map in the statically mapped devices.
977 */
978 if (mdesc->map_io)
979 mdesc->map_io();
980
981 /*
982 * Finally flush the caches and tlb to ensure that we're in a
983 * consistent state wrt the writebuffer. This also ensures that
984 * any write-allocated cache lines in the vector page are written
985 * back. After this point, we can start to touch devices again.
986 */
987 local_flush_tlb_all();
988 flush_cache_all();
989}
990
Nicolas Pitred73cd422008-09-15 16:44:55 -0400991static void __init kmap_init(void)
992{
993#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +0100994 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
995 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -0400996#endif
997}
998
Russell Kinga2227122010-03-25 18:56:05 +0000999static void __init map_lowmem(void)
1000{
Russell King8df65162010-10-27 19:57:38 +01001001 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001002
1003 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001004 for_each_memblock(memory, reg) {
1005 phys_addr_t start = reg->base;
1006 phys_addr_t end = start + reg->size;
1007 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001008
Russell King8df65162010-10-27 19:57:38 +01001009 if (end > lowmem_limit)
1010 end = lowmem_limit;
1011 if (start >= end)
1012 break;
1013
1014 map.pfn = __phys_to_pfn(start);
1015 map.virtual = __phys_to_virt(start);
1016 map.length = end - start;
1017 map.type = MT_MEMORY;
1018
1019 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001020 }
1021}
1022
Russell Kingd111e8f2006-09-27 15:27:33 +01001023/*
1024 * paging_init() sets up the page tables, initialises the zone memory
1025 * maps, and sets up the zero page, bad page and bad page tables.
1026 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001027void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001028{
1029 void *zero_page;
1030
1031 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001032 sanity_check_meminfo();
1033 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001034 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001035 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001036 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001037
1038 top_pmd = pmd_off_k(0xffff0000);
1039
Russell King3abe9d32010-03-25 17:02:59 +00001040 /* allocate the zero page. */
1041 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001042
Russell King8d717a52010-05-22 19:47:18 +01001043 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001044
Russell Kingd111e8f2006-09-27 15:27:33 +01001045 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001046 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001047}