blob: ab389f89fa8df7fca6af0a3ca9197c0102dc39f4 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
29#include "drm_sarea.h"
30#include "radeon.h"
31#include "radeon_drm.h"
32
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100035
Jerome Glissecf0fe452009-12-09 18:21:55 +010036int radeon_driver_unload_kms(struct drm_device *dev)
37{
38 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
Jerome Glissecf0fe452009-12-09 18:21:55 +010040 if (rdev == NULL)
41 return 0;
42 radeon_modeset_fini(rdev);
43 radeon_device_fini(rdev);
44 kfree(rdev);
45 dev->dev_private = NULL;
46 return 0;
47}
48
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
50{
51 struct radeon_device *rdev;
52 int r;
53
54 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
55 if (rdev == NULL) {
56 return -ENOMEM;
57 }
58 dev->dev_private = (void *)rdev;
59
60 /* update BUS flag */
61 if (drm_device_is_agp(dev)) {
62 flags |= RADEON_IS_AGP;
63 } else if (drm_device_is_pcie(dev)) {
64 flags |= RADEON_IS_PCIE;
65 } else {
66 flags |= RADEON_IS_PCI;
67 }
68
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +020069 /* radeon_device_init should report only fatal error
70 * like memory allocation failure or iomapping failure,
71 * or memory manager initialization failure, it must
72 * properly initialize the GPU MC controller and permit
73 * VRAM allocation
74 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 r = radeon_device_init(rdev, dev, dev->pdev, flags);
76 if (r) {
Jerome Glissecf0fe452009-12-09 18:21:55 +010077 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
78 goto out;
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +020079 }
80 /* Again modeset_init should fail only on fatal error
81 * otherwise it should provide enough functionalities
82 * for shadowfb to run
83 */
84 r = radeon_modeset_init(rdev);
Jerome Glissecf0fe452009-12-09 18:21:55 +010085 if (r)
86 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
87out:
88 if (r)
89 radeon_driver_unload_kms(dev);
90 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091}
92
93
94/*
95 * Userspace get informations ioctl
96 */
97int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
98{
99 struct radeon_device *rdev = dev->dev_private;
100 struct drm_radeon_info *info;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200101 struct radeon_mode_info *minfo = &rdev->mode_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 uint32_t *value_ptr;
103 uint32_t value;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200104 struct drm_crtc *crtc;
105 int i, found;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106
107 info = data;
108 value_ptr = (uint32_t *)((unsigned long)info->value);
Jerome Glissebc35afd2010-05-12 18:01:13 +0200109 value = *value_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 switch (info->request) {
111 case RADEON_INFO_DEVICE_ID:
112 value = dev->pci_device;
113 break;
114 case RADEON_INFO_NUM_GB_PIPES:
115 value = rdev->num_gb_pipes;
116 break;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400117 case RADEON_INFO_NUM_Z_PIPES:
118 value = rdev->num_z_pipes;
119 break;
Jerome Glisse733289c2009-09-16 15:24:21 +0200120 case RADEON_INFO_ACCEL_WORKING:
Alex Deucher148a03b2010-06-03 19:00:03 -0400121 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
122 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
123 value = false;
124 else
125 value = rdev->accel_working;
Jerome Glisse733289c2009-09-16 15:24:21 +0200126 break;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200127 case RADEON_INFO_CRTC_FROM_ID:
128 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
129 crtc = (struct drm_crtc *)minfo->crtcs[i];
130 if (crtc && crtc->base.id == value) {
Alex Deucher0baf2d82010-07-21 14:05:35 -0400131 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
132 value = radeon_crtc->crtc_id;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200133 found = 1;
134 break;
135 }
136 }
137 if (!found) {
138 DRM_DEBUG("unknown crtc id %d\n", value);
139 return -EINVAL;
140 }
141 break;
Alex Deucher148a03b2010-06-03 19:00:03 -0400142 case RADEON_INFO_ACCEL_WORKING2:
143 value = rdev->accel_working;
144 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 default:
146 DRM_DEBUG("Invalid request %d\n", info->request);
147 return -EINVAL;
148 }
149 if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
150 DRM_ERROR("copy_to_user\n");
151 return -EFAULT;
152 }
153 return 0;
154}
155
156
157/*
158 * Outdated mess for old drm with Xorg being in charge (void function now).
159 */
160int radeon_driver_firstopen_kms(struct drm_device *dev)
161{
162 return 0;
163}
164
165
166void radeon_driver_lastclose_kms(struct drm_device *dev)
167{
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000168 vga_switcheroo_process_delayed_switch();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169}
170
171int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
172{
173 return 0;
174}
175
176void radeon_driver_postclose_kms(struct drm_device *dev,
177 struct drm_file *file_priv)
178{
179}
180
181void radeon_driver_preclose_kms(struct drm_device *dev,
182 struct drm_file *file_priv)
183{
184}
185
186
187/*
188 * VBlank related functions.
189 */
190u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
191{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200192 struct radeon_device *rdev = dev->dev_private;
193
Dave Airlie9c950a42010-04-23 13:21:58 +1000194 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200195 DRM_ERROR("Invalid crtc %d\n", crtc);
196 return -EINVAL;
197 }
198
199 return radeon_get_vblank_counter(rdev, crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200}
201
202int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
203{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200204 struct radeon_device *rdev = dev->dev_private;
205
Dave Airlie9c950a42010-04-23 13:21:58 +1000206 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200207 DRM_ERROR("Invalid crtc %d\n", crtc);
208 return -EINVAL;
209 }
210
211 rdev->irq.crtc_vblank_int[crtc] = true;
212
213 return radeon_irq_set(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214}
215
216void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
217{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200218 struct radeon_device *rdev = dev->dev_private;
219
Dave Airlie9c950a42010-04-23 13:21:58 +1000220 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200221 DRM_ERROR("Invalid crtc %d\n", crtc);
222 return;
223 }
224
225 rdev->irq.crtc_vblank_int[crtc] = false;
226
227 radeon_irq_set(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228}
229
230
231/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 * IOCTL.
233 */
234int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
235 struct drm_file *file_priv)
236{
237 /* Not valid in KMS. */
238 return -EINVAL;
239}
240
241#define KMS_INVALID_IOCTL(name) \
242int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
243{ \
244 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
245 return -EINVAL; \
246}
247
248/*
249 * All these ioctls are invalid in kms world.
250 */
251KMS_INVALID_IOCTL(radeon_cp_init_kms)
252KMS_INVALID_IOCTL(radeon_cp_start_kms)
253KMS_INVALID_IOCTL(radeon_cp_stop_kms)
254KMS_INVALID_IOCTL(radeon_cp_reset_kms)
255KMS_INVALID_IOCTL(radeon_cp_idle_kms)
256KMS_INVALID_IOCTL(radeon_cp_resume_kms)
257KMS_INVALID_IOCTL(radeon_engine_reset_kms)
258KMS_INVALID_IOCTL(radeon_fullscreen_kms)
259KMS_INVALID_IOCTL(radeon_cp_swap_kms)
260KMS_INVALID_IOCTL(radeon_cp_clear_kms)
261KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
262KMS_INVALID_IOCTL(radeon_cp_indices_kms)
263KMS_INVALID_IOCTL(radeon_cp_texture_kms)
264KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
265KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
266KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
267KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
268KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
269KMS_INVALID_IOCTL(radeon_cp_flip_kms)
270KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
271KMS_INVALID_IOCTL(radeon_mem_free_kms)
272KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
273KMS_INVALID_IOCTL(radeon_irq_emit_kms)
274KMS_INVALID_IOCTL(radeon_irq_wait_kms)
275KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
276KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
277KMS_INVALID_IOCTL(radeon_surface_free_kms)
278
279
280struct drm_ioctl_desc radeon_ioctls_kms[] = {
281 DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
282 DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
283 DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
284 DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
285 DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
286 DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
287 DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
288 DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
289 DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
290 DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
291 DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
292 DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
293 DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
294 DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
295 DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
296 DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
297 DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
298 DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
299 DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
300 DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
301 DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
302 DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
303 DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
304 DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
305 DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
306 DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
307 DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
308 /* KMS */
Dave Airliea0c07a62010-02-03 19:17:14 +1000309 DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
310 DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
311 DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
312 DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
313 DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
314 DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
315 DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
316 DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
317 DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
318 DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
319 DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
320 DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321};
322int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);