Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel 10 Gigabit PCI Express Linux driver |
Shannon Nelson | 8c47eaa | 2010-01-13 01:49:34 +0000 | [diff] [blame] | 4 | Copyright(c) 1999 - 2010 Intel Corporation. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 25 | |
| 26 | *******************************************************************************/ |
| 27 | |
| 28 | #ifndef _IXGBE_H_ |
| 29 | #define _IXGBE_H_ |
| 30 | |
| 31 | #include <linux/types.h> |
| 32 | #include <linux/pci.h> |
| 33 | #include <linux/netdevice.h> |
Peter P Waskiewicz Jr | 6fabd71 | 2008-12-10 01:13:08 -0800 | [diff] [blame] | 34 | #include <linux/aer.h> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 35 | |
| 36 | #include "ixgbe_type.h" |
| 37 | #include "ixgbe_common.h" |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 38 | #include "ixgbe_dcb.h" |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 39 | #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) |
| 40 | #define IXGBE_FCOE |
| 41 | #include "ixgbe_fcoe.h" |
| 42 | #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 43 | #ifdef CONFIG_IXGBE_DCA |
Jeb Cramer | bd0362d | 2008-03-03 15:04:02 -0800 | [diff] [blame] | 44 | #include <linux/dca.h> |
| 45 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 46 | |
Emil Tantilov | 849c454 | 2010-06-03 16:53:41 +0000 | [diff] [blame] | 47 | /* common prefix used by pr_<> macros */ |
| 48 | #undef pr_fmt |
| 49 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 50 | |
| 51 | /* TX/RX descriptor defines */ |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 52 | #define IXGBE_DEFAULT_TXD 512 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 53 | #define IXGBE_MAX_TXD 4096 |
| 54 | #define IXGBE_MIN_TXD 64 |
| 55 | |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 56 | #define IXGBE_DEFAULT_RXD 512 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 57 | #define IXGBE_MAX_RXD 4096 |
| 58 | #define IXGBE_MIN_RXD 64 |
| 59 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 60 | /* flow control */ |
| 61 | #define IXGBE_DEFAULT_FCRTL 0x10000 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 62 | #define IXGBE_MIN_FCRTL 0x40 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 63 | #define IXGBE_MAX_FCRTL 0x7FF80 |
| 64 | #define IXGBE_DEFAULT_FCRTH 0x20000 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 65 | #define IXGBE_MIN_FCRTH 0x600 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 66 | #define IXGBE_MAX_FCRTH 0x7FFF0 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 67 | #define IXGBE_DEFAULT_FCPAUSE 0xFFFF |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 68 | #define IXGBE_MIN_FCPAUSE 0 |
| 69 | #define IXGBE_MAX_FCPAUSE 0xFFFF |
| 70 | |
| 71 | /* Supported Rx Buffer Sizes */ |
| 72 | #define IXGBE_RXBUFFER_64 64 /* Used for packet split */ |
| 73 | #define IXGBE_RXBUFFER_128 128 /* Used for packet split */ |
| 74 | #define IXGBE_RXBUFFER_256 256 /* Used for packet split */ |
| 75 | #define IXGBE_RXBUFFER_2048 2048 |
Alexander Duyck | e76678d | 2009-05-17 20:57:47 +0000 | [diff] [blame] | 76 | #define IXGBE_RXBUFFER_4096 4096 |
| 77 | #define IXGBE_RXBUFFER_8192 8192 |
Jesse Brandeburg | 32344a3 | 2009-02-24 16:37:31 -0800 | [diff] [blame] | 78 | #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 79 | |
| 80 | #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 |
| 81 | |
| 82 | #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN) |
| 83 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 84 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 85 | #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 86 | |
| 87 | #define IXGBE_TX_FLAGS_CSUM (u32)(1) |
| 88 | #define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1) |
| 89 | #define IXGBE_TX_FLAGS_TSO (u32)(1 << 2) |
| 90 | #define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3) |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 91 | #define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4) |
| 92 | #define IXGBE_TX_FLAGS_FSO (u32)(1 << 5) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 93 | #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 94 | #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 95 | #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 |
| 96 | |
Peter P Waskiewicz Jr | 0a92457 | 2009-07-30 12:26:00 +0000 | [diff] [blame] | 97 | #define IXGBE_MAX_RSC_INT_RATE 162760 |
| 98 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 99 | #define IXGBE_MAX_VF_MC_ENTRIES 30 |
| 100 | #define IXGBE_MAX_VF_FUNCTIONS 64 |
| 101 | #define IXGBE_MAX_VFTA_ENTRIES 128 |
| 102 | #define MAX_EMULATION_MAC_ADDRS 16 |
| 103 | #define VMDQ_P(p) ((p) + adapter->num_vfs) |
| 104 | |
| 105 | struct vf_data_storage { |
| 106 | unsigned char vf_mac_addresses[ETH_ALEN]; |
| 107 | u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; |
| 108 | u16 num_vf_mc_hashes; |
| 109 | u16 default_vf_vlan_id; |
| 110 | u16 vlans_enabled; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 111 | bool clear_to_send; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 112 | bool pf_set_mac; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 113 | u16 pf_vlan; /* When set, guest VLAN config not allowed. */ |
| 114 | u16 pf_qos; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 115 | }; |
| 116 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 117 | /* wrapper around a pointer to a socket buffer, |
| 118 | * so a DMA handle can be stored along with the buffer */ |
| 119 | struct ixgbe_tx_buffer { |
| 120 | struct sk_buff *skb; |
| 121 | dma_addr_t dma; |
| 122 | unsigned long time_stamp; |
| 123 | u16 length; |
| 124 | u16 next_to_watch; |
Alexander Duyck | e5a4354 | 2009-12-02 16:46:56 +0000 | [diff] [blame] | 125 | u16 mapped_as_page; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 126 | }; |
| 127 | |
| 128 | struct ixgbe_rx_buffer { |
| 129 | struct sk_buff *skb; |
| 130 | dma_addr_t dma; |
| 131 | struct page *page; |
| 132 | dma_addr_t page_dma; |
Jesse Brandeburg | 762f4c5 | 2008-09-11 19:58:43 -0700 | [diff] [blame] | 133 | unsigned int page_offset; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 134 | }; |
| 135 | |
| 136 | struct ixgbe_queue_stats { |
| 137 | u64 packets; |
| 138 | u64 bytes; |
| 139 | }; |
| 140 | |
| 141 | struct ixgbe_ring { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 142 | void *desc; /* descriptor ring memory */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 143 | union { |
| 144 | struct ixgbe_tx_buffer *tx_buffer_info; |
| 145 | struct ixgbe_rx_buffer *rx_buffer_info; |
| 146 | }; |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 147 | u8 atr_sample_rate; |
| 148 | u8 atr_count; |
| 149 | u16 count; /* amount of descriptors */ |
| 150 | u16 rx_buf_len; |
| 151 | u16 next_to_use; |
| 152 | u16 next_to_clean; |
| 153 | |
| 154 | u8 queue_index; /* needed for multiqueue queue management */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 155 | |
Yi Zou | 6e455b89 | 2009-08-06 13:05:44 +0000 | [diff] [blame] | 156 | #define IXGBE_RING_RX_PS_ENABLED (u8)(1) |
| 157 | u8 flags; /* per ring feature flags */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 158 | u16 head; |
| 159 | u16 tail; |
| 160 | |
Ayyappan Veeraiyan | f494e8f | 2008-03-03 15:03:57 -0800 | [diff] [blame] | 161 | unsigned int total_bytes; |
| 162 | unsigned int total_packets; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 163 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 164 | #ifdef CONFIG_IXGBE_DCA |
Jeb Cramer | bd0362d | 2008-03-03 15:04:02 -0800 | [diff] [blame] | 165 | /* cpu for tx queue */ |
| 166 | int cpu; |
| 167 | #endif |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 168 | |
| 169 | u16 work_limit; /* max work per interrupt */ |
| 170 | u16 reg_idx; /* holds the special value that gets |
| 171 | * the hardware register offset |
| 172 | * associated with this ring, which is |
| 173 | * different for DCB and RSS modes |
| 174 | */ |
| 175 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 176 | struct ixgbe_queue_stats stats; |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 177 | unsigned long reinit_state; |
PJ Waskiewicz | 4a0b9ca | 2010-02-03 14:19:12 +0000 | [diff] [blame] | 178 | int numa_node; |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 179 | u64 rsc_count; /* stat for coalesced packets */ |
Mallikarjuna R Chilakala | 94b982b | 2009-11-23 06:32:06 +0000 | [diff] [blame] | 180 | u64 rsc_flush; /* stats for flushed packets */ |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 181 | u32 restart_queue; /* track tx queue restarts */ |
| 182 | u32 non_eop_descs; /* track hardware descriptor chaining */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 183 | |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 184 | unsigned int size; /* length in bytes */ |
| 185 | dma_addr_t dma; /* phys. address of descriptor ring */ |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 186 | } ____cacheline_internodealigned_in_smp; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 187 | |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 188 | enum ixgbe_ring_f_enum { |
| 189 | RING_F_NONE = 0, |
| 190 | RING_F_DCB, |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 191 | RING_F_VMDQ, /* SR-IOV uses the same ring feature */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 192 | RING_F_RSS, |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 193 | RING_F_FDIR, |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 194 | #ifdef IXGBE_FCOE |
| 195 | RING_F_FCOE, |
| 196 | #endif /* IXGBE_FCOE */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 197 | |
| 198 | RING_F_ARRAY_SIZE /* must be last in enum set */ |
| 199 | }; |
| 200 | |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 201 | #define IXGBE_MAX_DCB_INDICES 8 |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 202 | #define IXGBE_MAX_RSS_INDICES 16 |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 203 | #define IXGBE_MAX_VMDQ_INDICES 64 |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 204 | #define IXGBE_MAX_FDIR_INDICES 64 |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 205 | #ifdef IXGBE_FCOE |
| 206 | #define IXGBE_MAX_FCOE_INDICES 8 |
John Fastabend | e0fce69 | 2010-03-24 10:01:45 +0000 | [diff] [blame] | 207 | #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES) |
| 208 | #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES) |
| 209 | #else |
| 210 | #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES |
| 211 | #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 212 | #endif /* IXGBE_FCOE */ |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 213 | struct ixgbe_ring_feature { |
| 214 | int indices; |
| 215 | int mask; |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 216 | } ____cacheline_internodealigned_in_smp; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 217 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 218 | |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 219 | #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ |
| 220 | ? 8 : 1) |
| 221 | #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS |
| 222 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 223 | /* MAX_MSIX_Q_VECTORS of these are allocated, |
| 224 | * but we only use one per queue-specific vector. |
| 225 | */ |
| 226 | struct ixgbe_q_vector { |
| 227 | struct ixgbe_adapter *adapter; |
Alexander Duyck | fe49f04 | 2009-06-04 16:00:09 +0000 | [diff] [blame] | 228 | unsigned int v_idx; /* index of q_vector within array, also used for |
| 229 | * finding the bit in EICR and friends that |
| 230 | * represents the vector for this ring */ |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 231 | struct napi_struct napi; |
| 232 | DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */ |
| 233 | DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */ |
| 234 | u8 rxr_count; /* Rx ring count assigned to this vector */ |
| 235 | u8 txr_count; /* Tx ring count assigned to this vector */ |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 236 | u8 tx_itr; |
| 237 | u8 rx_itr; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 238 | u32 eitr; |
| 239 | }; |
| 240 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 241 | /* Helper macros to switch between ints/sec and what the register uses. |
Jesse Brandeburg | 509ee93 | 2009-03-13 22:13:28 +0000 | [diff] [blame] | 242 | * And yes, it's the same math going both ways. The lowest value |
| 243 | * supported by all of the ixgbe hardware is 8. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 244 | */ |
| 245 | #define EITR_INTS_PER_SEC_TO_REG(_eitr) \ |
Jesse Brandeburg | 509ee93 | 2009-03-13 22:13:28 +0000 | [diff] [blame] | 246 | ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 247 | #define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG |
| 248 | |
| 249 | #define IXGBE_DESC_UNUSED(R) \ |
| 250 | ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \ |
| 251 | (R)->next_to_clean - (R)->next_to_use - 1) |
| 252 | |
| 253 | #define IXGBE_RX_DESC_ADV(R, i) \ |
| 254 | (&(((union ixgbe_adv_rx_desc *)((R).desc))[i])) |
| 255 | #define IXGBE_TX_DESC_ADV(R, i) \ |
| 256 | (&(((union ixgbe_adv_tx_desc *)((R).desc))[i])) |
| 257 | #define IXGBE_TX_CTXTDESC_ADV(R, i) \ |
| 258 | (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i])) |
| 259 | |
| 260 | #define IXGBE_MAX_JUMBO_FRAME_SIZE 16128 |
Yi Zou | 63f39bd | 2009-05-17 12:34:35 +0000 | [diff] [blame] | 261 | #ifdef IXGBE_FCOE |
| 262 | /* Use 3K as the baby jumbo frame size for FCoE */ |
| 263 | #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 |
| 264 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 265 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 266 | #define OTHER_VECTOR 1 |
| 267 | #define NON_Q_VECTORS (OTHER_VECTOR) |
| 268 | |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 269 | #define MAX_MSIX_VECTORS_82599 64 |
| 270 | #define MAX_MSIX_Q_VECTORS_82599 64 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 271 | #define MAX_MSIX_VECTORS_82598 18 |
| 272 | #define MAX_MSIX_Q_VECTORS_82598 16 |
| 273 | |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 274 | #define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599 |
| 275 | #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 276 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 277 | #define MIN_MSIX_Q_VECTORS 2 |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 278 | #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) |
| 279 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 280 | /* board specific private data structure */ |
| 281 | struct ixgbe_adapter { |
| 282 | struct timer_list watchdog_timer; |
| 283 | struct vlan_group *vlgrp; |
| 284 | u16 bd_number; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 285 | struct work_struct reset_task; |
Alexander Duyck | 7a921c9 | 2009-05-06 10:43:28 +0000 | [diff] [blame] | 286 | struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS]; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 287 | char name[MAX_MSIX_COUNT][IFNAMSIZ + 9]; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 288 | struct ixgbe_dcb_config dcb_cfg; |
| 289 | struct ixgbe_dcb_config temp_dcb_cfg; |
| 290 | u8 dcb_set_bitmap; |
Peter P Waskiewicz Jr | 264857b | 2009-05-17 12:35:16 +0000 | [diff] [blame] | 291 | enum ixgbe_fc_mode last_lfc_mode; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 292 | |
Ayyappan Veeraiyan | f494e8f | 2008-03-03 15:03:57 -0800 | [diff] [blame] | 293 | /* Interrupt Throttle Rate */ |
Nelson, Shannon | f7554a2 | 2009-09-18 09:46:06 +0000 | [diff] [blame] | 294 | u32 rx_itr_setting; |
| 295 | u32 tx_itr_setting; |
Ayyappan Veeraiyan | f494e8f | 2008-03-03 15:03:57 -0800 | [diff] [blame] | 296 | u16 eitr_low; |
| 297 | u16 eitr_high; |
| 298 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 299 | /* TX */ |
PJ Waskiewicz | 4a0b9ca | 2010-02-03 14:19:12 +0000 | [diff] [blame] | 300 | struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 301 | int num_tx_queues; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 302 | u32 tx_timeout_count; |
| 303 | bool detect_tx_hung; |
| 304 | |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 305 | u64 restart_queue; |
| 306 | u64 lsc_int; |
| 307 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 308 | /* RX */ |
PJ Waskiewicz | 4a0b9ca | 2010-02-03 14:19:12 +0000 | [diff] [blame] | 309 | struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp; |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 310 | int num_rx_queues; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 311 | int num_rx_pools; /* == num_rx_queues in 82598 */ |
| 312 | int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 313 | u64 hw_csum_rx_error; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 314 | u64 hw_rx_no_dma_resources; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 315 | u64 non_eop_descs; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 316 | int num_msix_vectors; |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 317 | int max_msix_q_vectors; /* true count of q_vectors for device */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 318 | struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 319 | struct msix_entry *msix_entries; |
| 320 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 321 | u32 alloc_rx_page_failed; |
| 322 | u32 alloc_rx_buff_failed; |
| 323 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 324 | /* Some features need tri-state capability, |
| 325 | * thus the additional *_CAPABLE flags. |
| 326 | */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 327 | u32 flags; |
Jesse Brandeburg | 96b0e0f | 2008-08-26 04:27:21 -0700 | [diff] [blame] | 328 | #define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1) |
| 329 | #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1) |
| 330 | #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2) |
| 331 | #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3) |
| 332 | #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4) |
| 333 | #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6) |
| 334 | #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7) |
| 335 | #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8) |
| 336 | #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9) |
| 337 | #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10) |
| 338 | #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11) |
| 339 | #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12) |
| 340 | #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13) |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 341 | #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14) |
Jesse Brandeburg | 96b0e0f | 2008-08-26 04:27:21 -0700 | [diff] [blame] | 342 | #define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16) |
| 343 | #define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17) |
| 344 | #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18) |
| 345 | #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19) |
Jesse Brandeburg | 0befdb3 | 2008-10-31 00:46:40 -0700 | [diff] [blame] | 346 | #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20) |
Jesse Brandeburg | 96b0e0f | 2008-08-26 04:27:21 -0700 | [diff] [blame] | 347 | #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22) |
John Fastabend | 10eec95 | 2010-02-03 14:23:32 +0000 | [diff] [blame] | 348 | #define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 23) |
| 349 | #define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 24) |
| 350 | #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 25) |
| 351 | #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 26) |
| 352 | #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 27) |
| 353 | #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 28) |
| 354 | #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 29) |
| 355 | #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 30) |
Jesse Brandeburg | 96b0e0f | 2008-08-26 04:27:21 -0700 | [diff] [blame] | 356 | |
Peter P Waskiewicz Jr | df647b5 | 2009-06-04 16:00:47 +0000 | [diff] [blame] | 357 | u32 flags2; |
| 358 | #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1) |
| 359 | #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) |
Mallikarjuna R Chilakala | 119fc60 | 2010-05-20 23:07:06 -0700 | [diff] [blame] | 360 | #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) |
Jesse Brandeburg | 96b0e0f | 2008-08-26 04:27:21 -0700 | [diff] [blame] | 361 | /* default to trying for four seconds */ |
| 362 | #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 363 | |
| 364 | /* OS defined structs */ |
| 365 | struct net_device *netdev; |
| 366 | struct pci_dev *pdev; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 367 | |
Peter P Waskiewicz Jr | da4dd0f | 2009-06-04 11:10:35 +0000 | [diff] [blame] | 368 | u32 test_icr; |
| 369 | struct ixgbe_ring test_tx_ring; |
| 370 | struct ixgbe_ring test_rx_ring; |
| 371 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 372 | /* structs defined in ixgbe_hw.h */ |
| 373 | struct ixgbe_hw hw; |
| 374 | u16 msg_enable; |
| 375 | struct ixgbe_hw_stats stats; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 376 | |
| 377 | /* Interrupt Throttle Rate */ |
Nelson, Shannon | f7554a2 | 2009-09-18 09:46:06 +0000 | [diff] [blame] | 378 | u32 rx_eitr_param; |
| 379 | u32 tx_eitr_param; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 380 | |
| 381 | unsigned long state; |
| 382 | u64 tx_busy; |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 383 | unsigned int tx_ring_count; |
| 384 | unsigned int rx_ring_count; |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 385 | |
| 386 | u32 link_speed; |
| 387 | bool link_up; |
| 388 | unsigned long link_check_timeout; |
| 389 | |
| 390 | struct work_struct watchdog_task; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 391 | struct work_struct sfp_task; |
| 392 | struct timer_list sfp_timer; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 393 | struct work_struct multispeed_fiber_task; |
| 394 | struct work_struct sfp_config_module_task; |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 395 | u32 fdir_pballoc; |
| 396 | u32 atr_sample_rate; |
| 397 | spinlock_t fdir_perfect_lock; |
| 398 | struct work_struct fdir_reinit_task; |
Yi Zou | d0ed893 | 2009-05-13 13:11:29 +0000 | [diff] [blame] | 399 | #ifdef IXGBE_FCOE |
| 400 | struct ixgbe_fcoe fcoe; |
| 401 | #endif /* IXGBE_FCOE */ |
Mallikarjuna R Chilakala | 94b982b | 2009-11-23 06:32:06 +0000 | [diff] [blame] | 402 | u64 rsc_total_count; |
| 403 | u64 rsc_total_flush; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 404 | u32 wol; |
Peter P Waskiewicz Jr | 34b0368 | 2009-02-05 23:54:42 -0800 | [diff] [blame] | 405 | u16 eeprom_version; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 406 | |
Jesse Brandeburg | 1a6c14a | 2010-02-03 14:18:50 +0000 | [diff] [blame] | 407 | int node; |
Mallikarjuna R Chilakala | 119fc60 | 2010-05-20 23:07:06 -0700 | [diff] [blame] | 408 | struct work_struct check_overtemp_task; |
| 409 | u32 interrupt_event; |
Jesse Brandeburg | 1a6c14a | 2010-02-03 14:18:50 +0000 | [diff] [blame] | 410 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 411 | /* SR-IOV */ |
| 412 | DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); |
| 413 | unsigned int num_vfs; |
| 414 | struct vf_data_storage *vfinfo; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 415 | }; |
| 416 | |
| 417 | enum ixbge_state_t { |
| 418 | __IXGBE_TESTING, |
| 419 | __IXGBE_RESETTING, |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 420 | __IXGBE_DOWN, |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 421 | __IXGBE_FDIR_INIT_DONE, |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 422 | __IXGBE_SFP_MODULE_NOT_FOUND |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 423 | }; |
| 424 | |
| 425 | enum ixgbe_boards { |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 426 | board_82598, |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 427 | board_82599, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 428 | }; |
| 429 | |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 430 | extern struct ixgbe_info ixgbe_82598_info; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 431 | extern struct ixgbe_info ixgbe_82599_info; |
Jeff Kirsher | 7a6b6f5 | 2008-11-25 01:02:08 -0800 | [diff] [blame] | 432 | #ifdef CONFIG_IXGBE_DCB |
Stephen Hemminger | 3295354 | 2009-10-05 06:01:03 +0000 | [diff] [blame] | 433 | extern const struct dcbnl_rtnl_ops dcbnl_ops; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 434 | extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg, |
| 435 | struct ixgbe_dcb_config *dst_dcb_cfg, |
| 436 | int tc_max); |
| 437 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 438 | |
| 439 | extern char ixgbe_driver_name[]; |
Stephen Hemminger | 9c8eb72 | 2007-10-29 10:46:24 -0700 | [diff] [blame] | 440 | extern const char ixgbe_driver_version[]; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 441 | |
| 442 | extern int ixgbe_up(struct ixgbe_adapter *adapter); |
| 443 | extern void ixgbe_down(struct ixgbe_adapter *adapter); |
Ayyappan Veeraiyan | d4f8088 | 2008-02-01 15:58:41 -0800 | [diff] [blame] | 444 | extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 445 | extern void ixgbe_reset(struct ixgbe_adapter *adapter); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 446 | extern void ixgbe_set_ethtool_ops(struct net_device *netdev); |
Peter P Waskiewicz | b461724 | 2008-09-11 20:04:46 -0700 | [diff] [blame] | 447 | extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 448 | extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 449 | extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 450 | extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 451 | extern void ixgbe_update_stats(struct ixgbe_adapter *adapter); |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 452 | extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); |
Alexander Duyck | 7a921c9 | 2009-05-06 10:43:28 +0000 | [diff] [blame] | 453 | extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); |
Alexander Duyck | fe49f04 | 2009-06-04 16:00:09 +0000 | [diff] [blame] | 454 | extern void ixgbe_write_eitr(struct ixgbe_q_vector *); |
| 455 | extern int ethtool_ioctl(struct ifreq *ifr); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 456 | extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); |
| 457 | extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc); |
| 458 | extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc); |
| 459 | extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, |
| 460 | struct ixgbe_atr_input *input, |
| 461 | u8 queue); |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 462 | extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw, |
| 463 | struct ixgbe_atr_input *input, |
| 464 | struct ixgbe_atr_input_masks *input_masks, |
| 465 | u16 soft_id, u8 queue); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 466 | extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input, |
| 467 | u16 vlan_id); |
| 468 | extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input, |
| 469 | u32 src_addr); |
| 470 | extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input, |
| 471 | u32 dst_addr); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 472 | extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input, |
| 473 | u16 src_port); |
| 474 | extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input, |
| 475 | u16 dst_port); |
| 476 | extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input, |
| 477 | u16 flex_byte); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 478 | extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input, |
| 479 | u8 l4type); |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 480 | extern void ixgbe_set_rx_mode(struct net_device *netdev); |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 481 | #ifdef IXGBE_FCOE |
| 482 | extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); |
| 483 | extern int ixgbe_fso(struct ixgbe_adapter *adapter, |
| 484 | struct ixgbe_ring *tx_ring, struct sk_buff *skb, |
| 485 | u32 tx_flags, u8 *hdr_len); |
Yi Zou | 332d4a7 | 2009-05-13 13:11:53 +0000 | [diff] [blame] | 486 | extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter); |
| 487 | extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, |
| 488 | union ixgbe_adv_rx_desc *rx_desc, |
| 489 | struct sk_buff *skb); |
| 490 | extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, |
| 491 | struct scatterlist *sgl, unsigned int sgc); |
| 492 | extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); |
Yi Zou | 8450ff8 | 2009-08-31 12:32:14 +0000 | [diff] [blame] | 493 | extern int ixgbe_fcoe_enable(struct net_device *netdev); |
| 494 | extern int ixgbe_fcoe_disable(struct net_device *netdev); |
Yi Zou | 6ee1652 | 2009-08-31 12:34:28 +0000 | [diff] [blame] | 495 | #ifdef CONFIG_IXGBE_DCB |
| 496 | extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); |
| 497 | extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); |
| 498 | #endif /* CONFIG_IXGBE_DCB */ |
Yi Zou | 61a1fa1 | 2009-10-28 18:24:56 +0000 | [diff] [blame] | 499 | extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 500 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 501 | |
| 502 | #endif /* _IXGBE_H_ */ |