Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2002 Andi Kleen, SuSE Labs. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * Thanks to Ben LaHaise for precious feedback. |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 4 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/highmem.h> |
Ingo Molnar | 8192206 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 6 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/module.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 8 | #include <linux/sched.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/slab.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 10 | #include <linux/mm.h> |
| 11 | |
Thomas Gleixner | 950f9d9 | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 12 | #include <asm/e820.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <asm/processor.h> |
| 14 | #include <asm/tlbflush.h> |
Dave Jones | f8af095 | 2006-01-06 00:12:10 -0800 | [diff] [blame] | 15 | #include <asm/sections.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 16 | #include <asm/uaccess.h> |
| 17 | #include <asm/pgalloc.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 19 | struct cpa_data { |
| 20 | unsigned long vaddr; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 21 | pgprot_t mask_set; |
| 22 | pgprot_t mask_clr; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 23 | int numpages; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 24 | int flushtlb; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 25 | }; |
| 26 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 27 | enum { |
| 28 | CPA_NO_SPLIT = 0, |
| 29 | CPA_SPLIT, |
| 30 | }; |
| 31 | |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 32 | static inline int |
| 33 | within(unsigned long addr, unsigned long start, unsigned long end) |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 34 | { |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 35 | return addr >= start && addr < end; |
| 36 | } |
| 37 | |
| 38 | /* |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 39 | * Flushing functions |
| 40 | */ |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 41 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 42 | /** |
| 43 | * clflush_cache_range - flush a cache range with clflush |
| 44 | * @addr: virtual start address |
| 45 | * @size: number of bytes to flush |
| 46 | * |
| 47 | * clflush is an unordered instruction which needs fencing with mfence |
| 48 | * to avoid ordering issues. |
| 49 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 50 | void clflush_cache_range(void *vaddr, unsigned int size) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 51 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 52 | void *vend = vaddr + size - 1; |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 53 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 54 | mb(); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 55 | |
| 56 | for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size) |
| 57 | clflush(vaddr); |
| 58 | /* |
| 59 | * Flush any possible final partial cacheline: |
| 60 | */ |
| 61 | clflush(vend); |
| 62 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 63 | mb(); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 64 | } |
| 65 | |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 66 | static void __cpa_flush_all(void *arg) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 67 | { |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 68 | unsigned long cache = (unsigned long)arg; |
| 69 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 70 | /* |
| 71 | * Flush all to work around Errata in early athlons regarding |
| 72 | * large page flushing. |
| 73 | */ |
| 74 | __flush_tlb_all(); |
| 75 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 76 | if (cache && boot_cpu_data.x86_model >= 4) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 77 | wbinvd(); |
| 78 | } |
| 79 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 80 | static void cpa_flush_all(unsigned long cache) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 81 | { |
| 82 | BUG_ON(irqs_disabled()); |
| 83 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 84 | on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 85 | } |
| 86 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 87 | static void __cpa_flush_range(void *arg) |
| 88 | { |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 89 | /* |
| 90 | * We could optimize that further and do individual per page |
| 91 | * tlb invalidates for a low number of pages. Caveat: we must |
| 92 | * flush the high aliases on 64bit as well. |
| 93 | */ |
| 94 | __flush_tlb_all(); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 95 | } |
| 96 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 97 | static void cpa_flush_range(unsigned long start, int numpages, int cache) |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 98 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 99 | unsigned int i, level; |
| 100 | unsigned long addr; |
| 101 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 102 | BUG_ON(irqs_disabled()); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 103 | WARN_ON(PAGE_ALIGN(start) != start); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 104 | |
Thomas Gleixner | 3b233e5 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 105 | on_each_cpu(__cpa_flush_range, NULL, 1, 1); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 106 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 107 | if (!cache) |
| 108 | return; |
| 109 | |
Thomas Gleixner | 3b233e5 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 110 | /* |
| 111 | * We only need to flush on one CPU, |
| 112 | * clflush is a MESI-coherent instruction that |
| 113 | * will cause all other CPUs to flush the same |
| 114 | * cachelines: |
| 115 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 116 | for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) { |
| 117 | pte_t *pte = lookup_address(addr, &level); |
| 118 | |
| 119 | /* |
| 120 | * Only flush present addresses: |
| 121 | */ |
| 122 | if (pte && pte_present(*pte)) |
| 123 | clflush_cache_range((void *) addr, PAGE_SIZE); |
| 124 | } |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 125 | } |
| 126 | |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 127 | #define HIGH_MAP_START __START_KERNEL_map |
| 128 | #define HIGH_MAP_END (__START_KERNEL_map + KERNEL_TEXT_SIZE) |
| 129 | |
| 130 | |
| 131 | /* |
| 132 | * Converts a virtual address to a X86-64 highmap address |
| 133 | */ |
| 134 | static unsigned long virt_to_highmap(void *address) |
| 135 | { |
| 136 | #ifdef CONFIG_X86_64 |
| 137 | return __pa((unsigned long)address) + HIGH_MAP_START - phys_base; |
| 138 | #else |
| 139 | return (unsigned long)address; |
| 140 | #endif |
| 141 | } |
| 142 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 143 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 144 | * Certain areas of memory on x86 require very specific protection flags, |
| 145 | * for example the BIOS area or kernel text. Callers don't always get this |
| 146 | * right (again, ioremap() on BIOS memory is not uncommon) so this function |
| 147 | * checks and fixes these known static required protection bits. |
| 148 | */ |
| 149 | static inline pgprot_t static_protections(pgprot_t prot, unsigned long address) |
| 150 | { |
| 151 | pgprot_t forbidden = __pgprot(0); |
| 152 | |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 153 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 154 | * The BIOS area between 640k and 1Mb needs to be executable for |
| 155 | * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support. |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 156 | */ |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 157 | if (within(__pa(address), BIOS_BEGIN, BIOS_END)) |
| 158 | pgprot_val(forbidden) |= _PAGE_NX; |
| 159 | |
| 160 | /* |
| 161 | * The kernel text needs to be executable for obvious reasons |
| 162 | * Does not cover __inittext since that is gone later on |
| 163 | */ |
| 164 | if (within(address, (unsigned long)_text, (unsigned long)_etext)) |
| 165 | pgprot_val(forbidden) |= _PAGE_NX; |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 166 | /* |
| 167 | * Do the same for the x86-64 high kernel mapping |
| 168 | */ |
| 169 | if (within(address, virt_to_highmap(_text), virt_to_highmap(_etext))) |
| 170 | pgprot_val(forbidden) |= _PAGE_NX; |
| 171 | |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 172 | |
| 173 | #ifdef CONFIG_DEBUG_RODATA |
| 174 | /* The .rodata section needs to be read-only */ |
| 175 | if (within(address, (unsigned long)__start_rodata, |
| 176 | (unsigned long)__end_rodata)) |
| 177 | pgprot_val(forbidden) |= _PAGE_RW; |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 178 | /* |
| 179 | * Do the same for the x86-64 high kernel mapping |
| 180 | */ |
| 181 | if (within(address, virt_to_highmap(__start_rodata), |
| 182 | virt_to_highmap(__end_rodata))) |
| 183 | pgprot_val(forbidden) |= _PAGE_RW; |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 184 | #endif |
| 185 | |
| 186 | prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden)); |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 187 | |
| 188 | return prot; |
| 189 | } |
| 190 | |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame^] | 191 | /* |
| 192 | * Lookup the page table entry for a virtual address. Return a pointer |
| 193 | * to the entry and the level of the mapping. |
| 194 | * |
| 195 | * Note: We return pud and pmd either when the entry is marked large |
| 196 | * or when the present bit is not set. Otherwise we would return a |
| 197 | * pointer to a nonexisting mapping. |
| 198 | */ |
Ingo Molnar | f0646e4 | 2008-01-30 13:33:43 +0100 | [diff] [blame] | 199 | pte_t *lookup_address(unsigned long address, int *level) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 200 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | pgd_t *pgd = pgd_offset_k(address); |
| 202 | pud_t *pud; |
| 203 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 204 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 205 | *level = PG_LEVEL_NONE; |
| 206 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | if (pgd_none(*pgd)) |
| 208 | return NULL; |
| 209 | pud = pud_offset(pgd, address); |
| 210 | if (pud_none(*pud)) |
| 211 | return NULL; |
| 212 | pmd = pmd_offset(pud, address); |
| 213 | if (pmd_none(*pmd)) |
| 214 | return NULL; |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 215 | |
| 216 | *level = PG_LEVEL_2M; |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame^] | 217 | if (pmd_large(*pmd) || !pmd_present(*pmd)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 | return (pte_t *)pmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 220 | *level = PG_LEVEL_4K; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 221 | return pte_offset_kernel(pmd, address); |
| 222 | } |
| 223 | |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 224 | static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 225 | { |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 226 | /* change init_mm */ |
| 227 | set_pte_atomic(kpte, pte); |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 228 | #ifdef CONFIG_X86_32 |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 229 | if (!SHARED_KERNEL_PMD) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 230 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | |
Jeremy Fitzhardinge | e3ed910 | 2008-01-30 13:34:11 +0100 | [diff] [blame] | 232 | list_for_each_entry(page, &pgd_list, lru) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 233 | pgd_t *pgd; |
| 234 | pud_t *pud; |
| 235 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 236 | |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 237 | pgd = (pgd_t *)page_address(page) + pgd_index(address); |
| 238 | pud = pud_offset(pgd, address); |
| 239 | pmd = pmd_offset(pud, address); |
| 240 | set_pte_atomic((pte_t *)pmd, pte); |
| 241 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | } |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 243 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | } |
| 245 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 246 | static int try_preserve_large_page(pte_t *kpte, unsigned long address, |
| 247 | struct cpa_data *cpa) |
| 248 | { |
| 249 | unsigned long nextpage_addr, numpages, pmask, psize, flags; |
| 250 | pte_t new_pte, old_pte, *tmp; |
| 251 | pgprot_t old_prot, new_prot; |
| 252 | int level, res = CPA_SPLIT; |
| 253 | |
Ingo Molnar | 34508f6 | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 254 | /* |
| 255 | * An Athlon 64 X2 showed hard hangs if we tried to preserve |
| 256 | * largepages and changed the PSE entry from RW to RO. |
| 257 | * |
| 258 | * As AMD CPUs have a long series of erratas in this area, |
| 259 | * (and none of the known ones seem to explain this hang), |
| 260 | * disable this code until the hang can be debugged: |
| 261 | */ |
| 262 | if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) |
| 263 | return res; |
| 264 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 265 | spin_lock_irqsave(&pgd_lock, flags); |
| 266 | /* |
| 267 | * Check for races, another CPU might have split this page |
| 268 | * up already: |
| 269 | */ |
| 270 | tmp = lookup_address(address, &level); |
| 271 | if (tmp != kpte) |
| 272 | goto out_unlock; |
| 273 | |
| 274 | switch (level) { |
| 275 | case PG_LEVEL_2M: |
| 276 | psize = LARGE_PAGE_SIZE; |
| 277 | pmask = LARGE_PAGE_MASK; |
| 278 | break; |
| 279 | case PG_LEVEL_1G: |
| 280 | default: |
| 281 | res = -EINVAL; |
| 282 | goto out_unlock; |
| 283 | } |
| 284 | |
| 285 | /* |
| 286 | * Calculate the number of pages, which fit into this large |
| 287 | * page starting at address: |
| 288 | */ |
| 289 | nextpage_addr = (address + psize) & pmask; |
| 290 | numpages = (nextpage_addr - address) >> PAGE_SHIFT; |
| 291 | if (numpages < cpa->numpages) |
| 292 | cpa->numpages = numpages; |
| 293 | |
| 294 | /* |
| 295 | * We are safe now. Check whether the new pgprot is the same: |
| 296 | */ |
| 297 | old_pte = *kpte; |
| 298 | old_prot = new_prot = pte_pgprot(old_pte); |
| 299 | |
| 300 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 301 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
| 302 | new_prot = static_protections(new_prot, address); |
| 303 | |
| 304 | /* |
| 305 | * If there are no changes, return. maxpages has been updated |
| 306 | * above: |
| 307 | */ |
| 308 | if (pgprot_val(new_prot) == pgprot_val(old_prot)) { |
| 309 | res = CPA_NO_SPLIT; |
| 310 | goto out_unlock; |
| 311 | } |
| 312 | |
| 313 | /* |
| 314 | * We need to change the attributes. Check, whether we can |
| 315 | * change the large page in one go. We request a split, when |
| 316 | * the address is not aligned and the number of pages is |
| 317 | * smaller than the number of pages in the large page. Note |
| 318 | * that we limited the number of possible pages already to |
| 319 | * the number of pages in the large page. |
| 320 | */ |
| 321 | if (address == (nextpage_addr - psize) && cpa->numpages == numpages) { |
| 322 | /* |
| 323 | * The address is aligned and the number of pages |
| 324 | * covers the full page. |
| 325 | */ |
| 326 | new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot)); |
| 327 | __set_pmd_pte(kpte, address, new_pte); |
| 328 | cpa->flushtlb = 1; |
| 329 | res = CPA_NO_SPLIT; |
| 330 | } |
| 331 | |
| 332 | out_unlock: |
| 333 | spin_unlock_irqrestore(&pgd_lock, flags); |
| 334 | return res; |
| 335 | } |
| 336 | |
Ingo Molnar | 7afe15b | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 337 | static int split_large_page(pte_t *kpte, unsigned long address) |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 338 | { |
Ingo Molnar | 7afe15b | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 339 | pgprot_t ref_prot = pte_pgprot(pte_clrhuge(*kpte)); |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 340 | gfp_t gfp_flags = GFP_KERNEL; |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 341 | unsigned long flags, addr, pfn; |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 342 | pte_t *pbase, *tmp; |
| 343 | struct page *base; |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 344 | unsigned int i, level; |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 345 | |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 346 | #ifdef CONFIG_DEBUG_PAGEALLOC |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 347 | gfp_flags = __GFP_HIGH | __GFP_NOFAIL | __GFP_NOWARN; |
| 348 | gfp_flags = GFP_ATOMIC | __GFP_NOWARN; |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 349 | #endif |
| 350 | base = alloc_pages(gfp_flags, 0); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 351 | if (!base) |
| 352 | return -ENOMEM; |
| 353 | |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 354 | spin_lock_irqsave(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 355 | /* |
| 356 | * Check for races, another CPU might have split this page |
| 357 | * up for us already: |
| 358 | */ |
| 359 | tmp = lookup_address(address, &level); |
Ingo Molnar | 5508a74 | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 360 | if (tmp != kpte) { |
| 361 | WARN_ON_ONCE(1); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 362 | goto out_unlock; |
Ingo Molnar | 5508a74 | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 363 | } |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 364 | |
| 365 | address = __pa(address); |
| 366 | addr = address & LARGE_PAGE_MASK; |
| 367 | pbase = (pte_t *)page_address(base); |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 368 | #ifdef CONFIG_X86_32 |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 369 | paravirt_alloc_pt(&init_mm, page_to_pfn(base)); |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 370 | #endif |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 371 | |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 372 | /* |
| 373 | * Get the target pfn from the original entry: |
| 374 | */ |
| 375 | pfn = pte_pfn(*kpte); |
| 376 | for (i = 0; i < PTRS_PER_PTE; i++, pfn++) |
| 377 | set_pte(&pbase[i], pfn_pte(pfn, ref_prot)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 378 | |
| 379 | /* |
Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 380 | * Install the new, split up pagetable. Important detail here: |
| 381 | * |
| 382 | * On Intel the NX bit of all levels must be cleared to make a |
| 383 | * page executable. See section 4.13.2 of Intel 64 and IA-32 |
| 384 | * Architectures Software Developer's Manual). |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 385 | */ |
Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 386 | ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte))); |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 387 | __set_pmd_pte(kpte, address, mk_pte(base, ref_prot)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 388 | base = NULL; |
| 389 | |
| 390 | out_unlock: |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 391 | spin_unlock_irqrestore(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 392 | |
| 393 | if (base) |
| 394 | __free_pages(base, 0); |
| 395 | |
| 396 | return 0; |
| 397 | } |
| 398 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 399 | static int __change_page_attr(unsigned long address, struct cpa_data *cpa) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 400 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | struct page *kpte_page; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 402 | int level, res; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 403 | pte_t *kpte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | |
Ingo Molnar | 97f99fe | 2008-01-30 13:33:55 +0100 | [diff] [blame] | 405 | repeat: |
Ingo Molnar | f0646e4 | 2008-01-30 13:33:43 +0100 | [diff] [blame] | 406 | kpte = lookup_address(address, &level); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | if (!kpte) |
| 408 | return -EINVAL; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 409 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | kpte_page = virt_to_page(kpte); |
Andi Kleen | 65d2f0b | 2007-07-21 17:09:51 +0200 | [diff] [blame] | 411 | BUG_ON(PageLRU(kpte_page)); |
| 412 | BUG_ON(PageCompound(kpte_page)); |
| 413 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 414 | if (level == PG_LEVEL_4K) { |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 415 | pte_t new_pte, old_pte = *kpte; |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 416 | pgprot_t new_prot = pte_pgprot(old_pte); |
| 417 | |
| 418 | if(!pte_val(old_pte)) { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 419 | printk(KERN_WARNING "CPA: called for zero pte. " |
| 420 | "vaddr = %lx cpa->vaddr = %lx\n", address, |
| 421 | cpa->vaddr); |
| 422 | WARN_ON(1); |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 423 | return -EINVAL; |
| 424 | } |
Thomas Gleixner | a72a08a | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 425 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 426 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 427 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 428 | |
| 429 | new_prot = static_protections(new_prot, address); |
| 430 | |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 431 | /* |
| 432 | * We need to keep the pfn from the existing PTE, |
| 433 | * after all we're only going to change it's attributes |
| 434 | * not the memory it points to |
| 435 | */ |
| 436 | new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot)); |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 437 | |
| 438 | /* |
| 439 | * Do we really change anything ? |
| 440 | */ |
| 441 | if (pte_val(old_pte) != pte_val(new_pte)) { |
| 442 | set_pte_atomic(kpte, new_pte); |
| 443 | cpa->flushtlb = 1; |
| 444 | } |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 445 | cpa->numpages = 1; |
| 446 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | } |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 448 | |
| 449 | /* |
| 450 | * Check, whether we can keep the large page intact |
| 451 | * and just change the pte: |
| 452 | */ |
| 453 | res = try_preserve_large_page(kpte, address, cpa); |
| 454 | if (res < 0) |
| 455 | return res; |
| 456 | |
| 457 | /* |
| 458 | * When the range fits into the existing large page, |
| 459 | * return. cp->numpages and cpa->tlbflush have been updated in |
| 460 | * try_large_page: |
| 461 | */ |
| 462 | if (res == CPA_NO_SPLIT) |
| 463 | return 0; |
| 464 | |
| 465 | /* |
| 466 | * We have to split the large page: |
| 467 | */ |
| 468 | res = split_large_page(kpte, address); |
| 469 | if (res) |
| 470 | return res; |
| 471 | cpa->flushtlb = 1; |
| 472 | goto repeat; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 473 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 475 | /** |
| 476 | * change_page_attr_addr - Change page table attributes in linear mapping |
| 477 | * @address: Virtual address in linear mapping. |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 478 | * @prot: New page table attribute (PAGE_*) |
| 479 | * |
| 480 | * Change page attributes of a page in the direct mapping. This is a variant |
| 481 | * of change_page_attr() that also works on memory holes that do not have |
| 482 | * mem_map entry (pfn_valid() is false). |
| 483 | * |
| 484 | * See change_page_attr() documentation for more details. |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 485 | * |
| 486 | * Modules and drivers should use the set_memory_* APIs instead. |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 487 | */ |
| 488 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 489 | static int change_page_attr_addr(struct cpa_data *cpa) |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 490 | { |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 491 | int err; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 492 | unsigned long address = cpa->vaddr; |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 493 | |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 494 | #ifdef CONFIG_X86_64 |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 495 | unsigned long phys_addr = __pa(address); |
| 496 | |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 497 | /* |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 498 | * If we are inside the high mapped kernel range, then we |
| 499 | * fixup the low mapping first. __va() returns the virtual |
| 500 | * address in the linear mapping: |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 501 | */ |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 502 | if (within(address, HIGH_MAP_START, HIGH_MAP_END)) |
| 503 | address = (unsigned long) __va(phys_addr); |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 504 | #endif |
| 505 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 506 | err = __change_page_attr(address, cpa); |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 507 | if (err) |
| 508 | return err; |
| 509 | |
| 510 | #ifdef CONFIG_X86_64 |
| 511 | /* |
| 512 | * If the physical address is inside the kernel map, we need |
| 513 | * to touch the high mapped kernel as well: |
| 514 | */ |
| 515 | if (within(phys_addr, 0, KERNEL_TEXT_SIZE)) { |
| 516 | /* |
| 517 | * Calc the high mapping address. See __phys_addr() |
| 518 | * for the non obvious details. |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 519 | * |
| 520 | * Note that NX and other required permissions are |
| 521 | * checked in static_protections(). |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 522 | */ |
| 523 | address = phys_addr + HIGH_MAP_START - phys_base; |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 524 | |
| 525 | /* |
| 526 | * Our high aliases are imprecise, because we check |
| 527 | * everything between 0 and KERNEL_TEXT_SIZE, so do |
| 528 | * not propagate lookup failures back to users: |
| 529 | */ |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 530 | __change_page_attr(address, cpa); |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 531 | } |
| 532 | #endif |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 533 | return err; |
| 534 | } |
| 535 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 536 | static int __change_page_attr_set_clr(struct cpa_data *cpa) |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 537 | { |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 538 | int ret, numpages = cpa->numpages; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 539 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 540 | while (numpages) { |
| 541 | /* |
| 542 | * Store the remaining nr of pages for the large page |
| 543 | * preservation check. |
| 544 | */ |
| 545 | cpa->numpages = numpages; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 546 | ret = change_page_attr_addr(cpa); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 547 | if (ret) |
| 548 | return ret; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 549 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 550 | /* |
| 551 | * Adjust the number of pages with the result of the |
| 552 | * CPA operation. Either a large page has been |
| 553 | * preserved or a single page update happened. |
| 554 | */ |
| 555 | BUG_ON(cpa->numpages > numpages); |
| 556 | numpages -= cpa->numpages; |
| 557 | cpa->vaddr += cpa->numpages * PAGE_SIZE; |
| 558 | } |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 559 | return 0; |
| 560 | } |
| 561 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 562 | static inline int cache_attr(pgprot_t attr) |
| 563 | { |
| 564 | return pgprot_val(attr) & |
| 565 | (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD); |
| 566 | } |
| 567 | |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 568 | static int change_page_attr_set_clr(unsigned long addr, int numpages, |
| 569 | pgprot_t mask_set, pgprot_t mask_clr) |
| 570 | { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 571 | struct cpa_data cpa; |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 572 | int ret, cache; |
Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 573 | |
| 574 | /* |
| 575 | * Check, if we are requested to change a not supported |
| 576 | * feature: |
| 577 | */ |
| 578 | mask_set = canon_pgprot(mask_set); |
| 579 | mask_clr = canon_pgprot(mask_clr); |
| 580 | if (!pgprot_val(mask_set) && !pgprot_val(mask_clr)) |
| 581 | return 0; |
| 582 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 583 | cpa.vaddr = addr; |
| 584 | cpa.numpages = numpages; |
| 585 | cpa.mask_set = mask_set; |
| 586 | cpa.mask_clr = mask_clr; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 587 | cpa.flushtlb = 0; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 588 | |
| 589 | ret = __change_page_attr_set_clr(&cpa); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 590 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 591 | /* |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 592 | * Check whether we really changed something: |
| 593 | */ |
| 594 | if (!cpa.flushtlb) |
| 595 | return ret; |
| 596 | |
| 597 | /* |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 598 | * No need to flush, when we did not set any of the caching |
| 599 | * attributes: |
| 600 | */ |
| 601 | cache = cache_attr(mask_set); |
| 602 | |
| 603 | /* |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 604 | * On success we use clflush, when the CPU supports it to |
| 605 | * avoid the wbindv. If the CPU does not support it and in the |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 606 | * error case we fall back to cpa_flush_all (which uses |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 607 | * wbindv): |
| 608 | */ |
| 609 | if (!ret && cpu_has_clflush) |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 610 | cpa_flush_range(addr, numpages, cache); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 611 | else |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 612 | cpa_flush_all(cache); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 613 | |
| 614 | return ret; |
| 615 | } |
| 616 | |
Thomas Gleixner | 5674454 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 617 | static inline int change_page_attr_set(unsigned long addr, int numpages, |
| 618 | pgprot_t mask) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 619 | { |
Thomas Gleixner | 5674454 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 620 | return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 621 | } |
| 622 | |
Thomas Gleixner | 5674454 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 623 | static inline int change_page_attr_clear(unsigned long addr, int numpages, |
| 624 | pgprot_t mask) |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 625 | { |
Huang, Ying | 5827040 | 2008-01-31 22:05:43 +0100 | [diff] [blame] | 626 | return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask); |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 627 | } |
| 628 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 629 | int set_memory_uc(unsigned long addr, int numpages) |
| 630 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 631 | return change_page_attr_set(addr, numpages, |
| 632 | __pgprot(_PAGE_PCD | _PAGE_PWT)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 633 | } |
| 634 | EXPORT_SYMBOL(set_memory_uc); |
| 635 | |
| 636 | int set_memory_wb(unsigned long addr, int numpages) |
| 637 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 638 | return change_page_attr_clear(addr, numpages, |
| 639 | __pgprot(_PAGE_PCD | _PAGE_PWT)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 640 | } |
| 641 | EXPORT_SYMBOL(set_memory_wb); |
| 642 | |
| 643 | int set_memory_x(unsigned long addr, int numpages) |
| 644 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 645 | return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 646 | } |
| 647 | EXPORT_SYMBOL(set_memory_x); |
| 648 | |
| 649 | int set_memory_nx(unsigned long addr, int numpages) |
| 650 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 651 | return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 652 | } |
| 653 | EXPORT_SYMBOL(set_memory_nx); |
| 654 | |
| 655 | int set_memory_ro(unsigned long addr, int numpages) |
| 656 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 657 | return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 658 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 659 | |
| 660 | int set_memory_rw(unsigned long addr, int numpages) |
| 661 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 662 | return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW)); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 663 | } |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 664 | |
| 665 | int set_memory_np(unsigned long addr, int numpages) |
| 666 | { |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 667 | return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT)); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 668 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 669 | |
| 670 | int set_pages_uc(struct page *page, int numpages) |
| 671 | { |
| 672 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 673 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 674 | return set_memory_uc(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 675 | } |
| 676 | EXPORT_SYMBOL(set_pages_uc); |
| 677 | |
| 678 | int set_pages_wb(struct page *page, int numpages) |
| 679 | { |
| 680 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 681 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 682 | return set_memory_wb(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 683 | } |
| 684 | EXPORT_SYMBOL(set_pages_wb); |
| 685 | |
| 686 | int set_pages_x(struct page *page, int numpages) |
| 687 | { |
| 688 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 689 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 690 | return set_memory_x(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 691 | } |
| 692 | EXPORT_SYMBOL(set_pages_x); |
| 693 | |
| 694 | int set_pages_nx(struct page *page, int numpages) |
| 695 | { |
| 696 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 697 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 698 | return set_memory_nx(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 699 | } |
| 700 | EXPORT_SYMBOL(set_pages_nx); |
| 701 | |
| 702 | int set_pages_ro(struct page *page, int numpages) |
| 703 | { |
| 704 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 705 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 706 | return set_memory_ro(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 707 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 708 | |
| 709 | int set_pages_rw(struct page *page, int numpages) |
| 710 | { |
| 711 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 712 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 713 | return set_memory_rw(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 714 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 715 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | #ifdef CONFIG_DEBUG_PAGEALLOC |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 717 | |
| 718 | static int __set_pages_p(struct page *page, int numpages) |
| 719 | { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 720 | struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page), |
| 721 | .numpages = numpages, |
| 722 | .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW), |
| 723 | .mask_clr = __pgprot(0)}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 724 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 725 | return __change_page_attr_set_clr(&cpa); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 726 | } |
| 727 | |
| 728 | static int __set_pages_np(struct page *page, int numpages) |
| 729 | { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 730 | struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page), |
| 731 | .numpages = numpages, |
| 732 | .mask_set = __pgprot(0), |
| 733 | .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 734 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 735 | return __change_page_attr_set_clr(&cpa); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 736 | } |
| 737 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | void kernel_map_pages(struct page *page, int numpages, int enable) |
| 739 | { |
| 740 | if (PageHighMem(page)) |
| 741 | return; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 742 | if (!enable) { |
Ingo Molnar | f9b8404 | 2006-06-27 02:54:49 -0700 | [diff] [blame] | 743 | debug_check_no_locks_freed(page_address(page), |
| 744 | numpages * PAGE_SIZE); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 745 | } |
Ingo Molnar | de5097c | 2006-01-09 15:59:21 -0800 | [diff] [blame] | 746 | |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 747 | /* |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 748 | * If page allocator is not up yet then do not call c_p_a(): |
| 749 | */ |
| 750 | if (!debug_pagealloc_enabled) |
| 751 | return; |
| 752 | |
| 753 | /* |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 754 | * The return value is ignored - the calls cannot fail, |
| 755 | * large pages are disabled at boot time: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 756 | */ |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 757 | if (enable) |
| 758 | __set_pages_p(page, numpages); |
| 759 | else |
| 760 | __set_pages_np(page, numpages); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 761 | |
| 762 | /* |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 763 | * We should perform an IPI and flush all tlbs, |
| 764 | * but that can deadlock->flush only current cpu: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | */ |
| 766 | __flush_tlb_all(); |
| 767 | } |
| 768 | #endif |
Arjan van de Ven | d1028a1 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 769 | |
| 770 | /* |
| 771 | * The testcases use internal knowledge of the implementation that shouldn't |
| 772 | * be exposed to the rest of the kernel. Include these directly here. |
| 773 | */ |
| 774 | #ifdef CONFIG_CPA_DEBUG |
| 775 | #include "pageattr-test.c" |
| 776 | #endif |