blob: 8673008f72dfd1f627234298ccc8abdc6280cb46 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#include <linux/mlx4/cq.h>
35#include <linux/mlx4/qp.h>
36#include <linux/skbuff.h>
37#include <linux/if_ether.h>
38#include <linux/if_vlan.h>
39#include <linux/vmalloc.h>
40
41#include "mlx4_en.h"
42
43static void *get_wqe(struct mlx4_en_rx_ring *ring, int n)
44{
45 int offset = n << ring->srq.wqe_shift;
46 return ring->buf + offset;
47}
48
49static void mlx4_en_srq_event(struct mlx4_srq *srq, enum mlx4_event type)
50{
51 return;
52}
53
54static int mlx4_en_get_frag_header(struct skb_frag_struct *frags, void **mac_hdr,
55 void **ip_hdr, void **tcpudp_hdr,
56 u64 *hdr_flags, void *priv)
57{
58 *mac_hdr = page_address(frags->page) + frags->page_offset;
59 *ip_hdr = *mac_hdr + ETH_HLEN;
60 *tcpudp_hdr = (struct tcphdr *)(*ip_hdr + sizeof(struct iphdr));
61 *hdr_flags = LRO_IPV4 | LRO_TCP;
62
63 return 0;
64}
65
66static int mlx4_en_alloc_frag(struct mlx4_en_priv *priv,
67 struct mlx4_en_rx_desc *rx_desc,
68 struct skb_frag_struct *skb_frags,
69 struct mlx4_en_rx_alloc *ring_alloc,
70 int i)
71{
72 struct mlx4_en_dev *mdev = priv->mdev;
73 struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
74 struct mlx4_en_rx_alloc *page_alloc = &ring_alloc[i];
75 struct page *page;
76 dma_addr_t dma;
77
78 if (page_alloc->offset == frag_info->last_offset) {
79 /* Allocate new page */
80 page = alloc_pages(GFP_ATOMIC | __GFP_COMP, MLX4_EN_ALLOC_ORDER);
81 if (!page)
82 return -ENOMEM;
83
84 skb_frags[i].page = page_alloc->page;
85 skb_frags[i].page_offset = page_alloc->offset;
86 page_alloc->page = page;
87 page_alloc->offset = frag_info->frag_align;
88 } else {
89 page = page_alloc->page;
90 get_page(page);
91
92 skb_frags[i].page = page;
93 skb_frags[i].page_offset = page_alloc->offset;
94 page_alloc->offset += frag_info->frag_stride;
95 }
96 dma = pci_map_single(mdev->pdev, page_address(skb_frags[i].page) +
97 skb_frags[i].page_offset, frag_info->frag_size,
98 PCI_DMA_FROMDEVICE);
99 rx_desc->data[i].addr = cpu_to_be64(dma);
100 return 0;
101}
102
103static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
104 struct mlx4_en_rx_ring *ring)
105{
106 struct mlx4_en_rx_alloc *page_alloc;
107 int i;
108
109 for (i = 0; i < priv->num_frags; i++) {
110 page_alloc = &ring->page_alloc[i];
111 page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
112 MLX4_EN_ALLOC_ORDER);
113 if (!page_alloc->page)
114 goto out;
115
116 page_alloc->offset = priv->frag_info[i].frag_align;
117 mlx4_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
118 i, page_alloc->page);
119 }
120 return 0;
121
122out:
123 while (i--) {
124 page_alloc = &ring->page_alloc[i];
125 put_page(page_alloc->page);
126 page_alloc->page = NULL;
127 }
128 return -ENOMEM;
129}
130
131static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
132 struct mlx4_en_rx_ring *ring)
133{
134 struct mlx4_en_rx_alloc *page_alloc;
135 int i;
136
137 for (i = 0; i < priv->num_frags; i++) {
138 page_alloc = &ring->page_alloc[i];
139 mlx4_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
140 i, page_count(page_alloc->page));
141
142 put_page(page_alloc->page);
143 page_alloc->page = NULL;
144 }
145}
146
147
148static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
149 struct mlx4_en_rx_ring *ring, int index)
150{
151 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
152 struct skb_frag_struct *skb_frags = ring->rx_info +
153 (index << priv->log_rx_info);
154 int possible_frags;
155 int i;
156
157 /* Pre-link descriptor */
158 rx_desc->next.next_wqe_index = cpu_to_be16((index + 1) & ring->size_mask);
159
160 /* Set size and memtype fields */
161 for (i = 0; i < priv->num_frags; i++) {
162 skb_frags[i].size = priv->frag_info[i].frag_size;
163 rx_desc->data[i].byte_count =
164 cpu_to_be32(priv->frag_info[i].frag_size);
165 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
166 }
167
168 /* If the number of used fragments does not fill up the ring stride,
169 * remaining (unused) fragments must be padded with null address/size
170 * and a special memory key */
171 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
172 for (i = priv->num_frags; i < possible_frags; i++) {
173 rx_desc->data[i].byte_count = 0;
174 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
175 rx_desc->data[i].addr = 0;
176 }
177}
178
179
180static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
181 struct mlx4_en_rx_ring *ring, int index)
182{
183 struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
184 struct skb_frag_struct *skb_frags = ring->rx_info +
185 (index << priv->log_rx_info);
186 int i;
187
188 for (i = 0; i < priv->num_frags; i++)
189 if (mlx4_en_alloc_frag(priv, rx_desc, skb_frags, ring->page_alloc, i))
190 goto err;
191
192 return 0;
193
194err:
195 while (i--)
196 put_page(skb_frags[i].page);
197 return -ENOMEM;
198}
199
200static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
201{
202 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
203}
204
205static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
206{
207 struct mlx4_en_dev *mdev = priv->mdev;
208 struct mlx4_en_rx_ring *ring;
209 int ring_ind;
210 int buf_ind;
211
212 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
213 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
214 ring = &priv->rx_ring[ring_ind];
215
216 if (mlx4_en_prepare_rx_desc(priv, ring,
217 ring->actual_size)) {
218 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
219 mlx4_err(mdev, "Failed to allocate "
220 "enough rx buffers\n");
221 return -ENOMEM;
222 } else {
223 if (netif_msg_rx_err(priv))
224 mlx4_warn(mdev,
225 "Only %d buffers allocated\n",
226 ring->actual_size);
227 goto out;
228 }
229 }
230 ring->actual_size++;
231 ring->prod++;
232 }
233 }
234out:
235 return 0;
236}
237
238static int mlx4_en_fill_rx_buf(struct net_device *dev,
239 struct mlx4_en_rx_ring *ring)
240{
241 struct mlx4_en_priv *priv = netdev_priv(dev);
242 int num = 0;
243 int err;
244
245 while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
246 err = mlx4_en_prepare_rx_desc(priv, ring, ring->prod &
247 ring->size_mask);
248 if (err) {
249 if (netif_msg_rx_err(priv))
250 mlx4_warn(priv->mdev,
251 "Failed preparing rx descriptor\n");
252 priv->port_stats.rx_alloc_failed++;
253 break;
254 }
255 ++num;
256 ++ring->prod;
257 }
258 if ((u32) (ring->prod - ring->cons) == ring->size)
259 ring->full = 1;
260
261 return num;
262}
263
264static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
265 struct mlx4_en_rx_ring *ring)
266{
267 struct mlx4_en_dev *mdev = priv->mdev;
268 struct skb_frag_struct *skb_frags;
269 struct mlx4_en_rx_desc *rx_desc;
270 dma_addr_t dma;
271 int index;
272 int nr;
273
274 mlx4_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
275 ring->cons, ring->prod);
276
277 /* Unmap and free Rx buffers */
278 BUG_ON((u32) (ring->prod - ring->cons) > ring->size);
279 while (ring->cons != ring->prod) {
280 index = ring->cons & ring->size_mask;
281 rx_desc = ring->buf + (index << ring->log_stride);
282 skb_frags = ring->rx_info + (index << priv->log_rx_info);
283 mlx4_dbg(DRV, priv, "Processing descriptor:%d\n", index);
284
285 for (nr = 0; nr < priv->num_frags; nr++) {
286 mlx4_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
287 dma = be64_to_cpu(rx_desc->data[nr].addr);
288
289 mlx4_dbg(DRV, priv, "Unmaping buffer at dma:0x%llx\n", (u64) dma);
290 pci_unmap_single(mdev->pdev, dma, skb_frags[nr].size,
291 PCI_DMA_FROMDEVICE);
292 put_page(skb_frags[nr].page);
293 }
294 ++ring->cons;
295 }
296}
297
298
299void mlx4_en_rx_refill(struct work_struct *work)
300{
Jean Delvarebf6aede2009-04-02 16:56:54 -0700301 struct delayed_work *delay = to_delayed_work(work);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700302 struct mlx4_en_priv *priv = container_of(delay, struct mlx4_en_priv,
303 refill_task);
304 struct mlx4_en_dev *mdev = priv->mdev;
305 struct net_device *dev = priv->dev;
306 struct mlx4_en_rx_ring *ring;
307 int need_refill = 0;
308 int i;
309
310 mutex_lock(&mdev->state_lock);
311 if (!mdev->device_up || !priv->port_up)
312 goto out;
313
314 /* We only get here if there are no receive buffers, so we can't race
315 * with Rx interrupts while filling buffers */
316 for (i = 0; i < priv->rx_ring_num; i++) {
317 ring = &priv->rx_ring[i];
318 if (ring->need_refill) {
319 if (mlx4_en_fill_rx_buf(dev, ring)) {
320 ring->need_refill = 0;
321 mlx4_en_update_rx_prod_db(ring);
322 } else
323 need_refill = 1;
324 }
325 }
326 if (need_refill)
327 queue_delayed_work(mdev->workqueue, &priv->refill_task, HZ);
328
329out:
330 mutex_unlock(&mdev->state_lock);
331}
332
333
334int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
335 struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
336{
337 struct mlx4_en_dev *mdev = priv->mdev;
338 int err;
339 int tmp;
340
341 /* Sanity check SRQ size before proceeding */
342 if (size >= mdev->dev->caps.max_srq_wqes)
343 return -EINVAL;
344
345 ring->prod = 0;
346 ring->cons = 0;
347 ring->size = size;
348 ring->size_mask = size - 1;
349 ring->stride = stride;
350 ring->log_stride = ffs(ring->stride) - 1;
351 ring->buf_size = ring->size * ring->stride;
352
353 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
354 sizeof(struct skb_frag_struct));
355 ring->rx_info = vmalloc(tmp);
356 if (!ring->rx_info) {
357 mlx4_err(mdev, "Failed allocating rx_info ring\n");
358 return -ENOMEM;
359 }
360 mlx4_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
361 ring->rx_info, tmp);
362
363 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
364 ring->buf_size, 2 * PAGE_SIZE);
365 if (err)
366 goto err_ring;
367
368 err = mlx4_en_map_buffer(&ring->wqres.buf);
369 if (err) {
370 mlx4_err(mdev, "Failed to map RX buffer\n");
371 goto err_hwq;
372 }
373 ring->buf = ring->wqres.buf.direct.buf;
374
375 /* Configure lro mngr */
376 memset(&ring->lro, 0, sizeof(struct net_lro_mgr));
377 ring->lro.dev = priv->dev;
378 ring->lro.features = LRO_F_NAPI;
379 ring->lro.frag_align_pad = NET_IP_ALIGN;
380 ring->lro.ip_summed = CHECKSUM_UNNECESSARY;
381 ring->lro.ip_summed_aggr = CHECKSUM_UNNECESSARY;
382 ring->lro.max_desc = mdev->profile.num_lro;
383 ring->lro.max_aggr = MAX_SKB_FRAGS;
384 ring->lro.lro_arr = kzalloc(mdev->profile.num_lro *
385 sizeof(struct net_lro_desc),
386 GFP_KERNEL);
387 if (!ring->lro.lro_arr) {
388 mlx4_err(mdev, "Failed to allocate lro array\n");
389 goto err_map;
390 }
391 ring->lro.get_frag_header = mlx4_en_get_frag_header;
392
393 return 0;
394
395err_map:
396 mlx4_en_unmap_buffer(&ring->wqres.buf);
397err_hwq:
398 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
399err_ring:
400 vfree(ring->rx_info);
401 ring->rx_info = NULL;
402 return err;
403}
404
405int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
406{
407 struct mlx4_en_dev *mdev = priv->mdev;
408 struct mlx4_wqe_srq_next_seg *next;
409 struct mlx4_en_rx_ring *ring;
410 int i;
411 int ring_ind;
412 int err;
413 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
414 DS_SIZE * priv->num_frags);
415 int max_gs = (stride - sizeof(struct mlx4_wqe_srq_next_seg)) / DS_SIZE;
416
417 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
418 ring = &priv->rx_ring[ring_ind];
419
420 ring->prod = 0;
421 ring->cons = 0;
422 ring->actual_size = 0;
423 ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
424
425 ring->stride = stride;
426 ring->log_stride = ffs(ring->stride) - 1;
427 ring->buf_size = ring->size * ring->stride;
428
429 memset(ring->buf, 0, ring->buf_size);
430 mlx4_en_update_rx_prod_db(ring);
431
432 /* Initailize all descriptors */
433 for (i = 0; i < ring->size; i++)
434 mlx4_en_init_rx_desc(priv, ring, i);
435
436 /* Initialize page allocators */
437 err = mlx4_en_init_allocator(priv, ring);
438 if (err) {
Yevgeny Petrilin9a4f92a2009-04-20 04:24:28 +0000439 mlx4_err(mdev, "Failed initializing ring allocator\n");
440 ring_ind--;
441 goto err_allocator;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700442 }
443
444 /* Fill Rx buffers */
445 ring->full = 0;
446 }
Ingo Molnarb58515b2008-11-25 16:53:32 -0800447 err = mlx4_en_fill_rx_buffers(priv);
448 if (err)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700449 goto err_buffers;
450
451 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
452 ring = &priv->rx_ring[ring_ind];
453
454 mlx4_en_update_rx_prod_db(ring);
455
456 /* Configure SRQ representing the ring */
457 ring->srq.max = ring->size;
458 ring->srq.max_gs = max_gs;
459 ring->srq.wqe_shift = ilog2(ring->stride);
460
461 for (i = 0; i < ring->srq.max; ++i) {
462 next = get_wqe(ring, i);
463 next->next_wqe_index =
464 cpu_to_be16((i + 1) & (ring->srq.max - 1));
465 }
466
467 err = mlx4_srq_alloc(mdev->dev, mdev->priv_pdn, &ring->wqres.mtt,
468 ring->wqres.db.dma, &ring->srq);
469 if (err){
470 mlx4_err(mdev, "Failed to allocate srq\n");
Yevgeny Petrilin9a4f92a2009-04-20 04:24:28 +0000471 ring_ind--;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700472 goto err_srq;
473 }
474 ring->srq.event = mlx4_en_srq_event;
475 }
476
477 return 0;
478
479err_srq:
480 while (ring_ind >= 0) {
481 ring = &priv->rx_ring[ring_ind];
482 mlx4_srq_free(mdev->dev, &ring->srq);
483 ring_ind--;
484 }
485
486err_buffers:
487 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
488 mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
489
490 ring_ind = priv->rx_ring_num - 1;
491err_allocator:
492 while (ring_ind >= 0) {
493 mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
494 ring_ind--;
495 }
496 return err;
497}
498
499void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
500 struct mlx4_en_rx_ring *ring)
501{
502 struct mlx4_en_dev *mdev = priv->mdev;
503
504 kfree(ring->lro.lro_arr);
505 mlx4_en_unmap_buffer(&ring->wqres.buf);
506 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
507 vfree(ring->rx_info);
508 ring->rx_info = NULL;
509}
510
511void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
512 struct mlx4_en_rx_ring *ring)
513{
514 struct mlx4_en_dev *mdev = priv->mdev;
515
516 mlx4_srq_free(mdev->dev, &ring->srq);
517 mlx4_en_free_rx_buf(priv, ring);
518 mlx4_en_destroy_allocator(priv, ring);
519}
520
521
522/* Unmap a completed descriptor and free unused pages */
523static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
524 struct mlx4_en_rx_desc *rx_desc,
525 struct skb_frag_struct *skb_frags,
526 struct skb_frag_struct *skb_frags_rx,
527 struct mlx4_en_rx_alloc *page_alloc,
528 int length)
529{
530 struct mlx4_en_dev *mdev = priv->mdev;
531 struct mlx4_en_frag_info *frag_info;
532 int nr;
533 dma_addr_t dma;
534
535 /* Collect used fragments while replacing them in the HW descirptors */
536 for (nr = 0; nr < priv->num_frags; nr++) {
537 frag_info = &priv->frag_info[nr];
538 if (length <= frag_info->frag_prefix_size)
539 break;
540
541 /* Save page reference in skb */
542 skb_frags_rx[nr].page = skb_frags[nr].page;
543 skb_frags_rx[nr].size = skb_frags[nr].size;
544 skb_frags_rx[nr].page_offset = skb_frags[nr].page_offset;
545 dma = be64_to_cpu(rx_desc->data[nr].addr);
546
547 /* Allocate a replacement page */
548 if (mlx4_en_alloc_frag(priv, rx_desc, skb_frags, page_alloc, nr))
549 goto fail;
550
551 /* Unmap buffer */
552 pci_unmap_single(mdev->pdev, dma, skb_frags[nr].size,
553 PCI_DMA_FROMDEVICE);
554 }
555 /* Adjust size of last fragment to match actual length */
556 skb_frags_rx[nr - 1].size = length -
557 priv->frag_info[nr - 1].frag_prefix_size;
558 return nr;
559
560fail:
561 /* Drop all accumulated fragments (which have already been replaced in
562 * the descriptor) of this packet; remaining fragments are reused... */
563 while (nr > 0) {
564 nr--;
565 put_page(skb_frags_rx[nr].page);
566 }
567 return 0;
568}
569
570
571static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
572 struct mlx4_en_rx_desc *rx_desc,
573 struct skb_frag_struct *skb_frags,
574 struct mlx4_en_rx_alloc *page_alloc,
575 unsigned int length)
576{
577 struct mlx4_en_dev *mdev = priv->mdev;
578 struct sk_buff *skb;
579 void *va;
580 int used_frags;
581 dma_addr_t dma;
582
583 skb = dev_alloc_skb(SMALL_PACKET_SIZE + NET_IP_ALIGN);
584 if (!skb) {
585 mlx4_dbg(RX_ERR, priv, "Failed allocating skb\n");
586 return NULL;
587 }
588 skb->dev = priv->dev;
589 skb_reserve(skb, NET_IP_ALIGN);
590 skb->len = length;
591 skb->truesize = length + sizeof(struct sk_buff);
592
593 /* Get pointer to first fragment so we could copy the headers into the
594 * (linear part of the) skb */
595 va = page_address(skb_frags[0].page) + skb_frags[0].page_offset;
596
597 if (length <= SMALL_PACKET_SIZE) {
598 /* We are copying all relevant data to the skb - temporarily
599 * synch buffers for the copy */
600 dma = be64_to_cpu(rx_desc->data[0].addr);
601 dma_sync_single_range_for_cpu(&mdev->pdev->dev, dma, 0,
602 length, DMA_FROM_DEVICE);
603 skb_copy_to_linear_data(skb, va, length);
604 dma_sync_single_range_for_device(&mdev->pdev->dev, dma, 0,
605 length, DMA_FROM_DEVICE);
606 skb->tail += length;
607 } else {
608
609 /* Move relevant fragments to skb */
610 used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, skb_frags,
611 skb_shinfo(skb)->frags,
612 page_alloc, length);
613 skb_shinfo(skb)->nr_frags = used_frags;
614
615 /* Copy headers into the skb linear buffer */
616 memcpy(skb->data, va, HEADER_COPY_SIZE);
617 skb->tail += HEADER_COPY_SIZE;
618
619 /* Skip headers in first fragment */
620 skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
621
622 /* Adjust size of first fragment */
623 skb_shinfo(skb)->frags[0].size -= HEADER_COPY_SIZE;
624 skb->data_len = length - HEADER_COPY_SIZE;
625 }
626 return skb;
627}
628
629static void mlx4_en_copy_desc(struct mlx4_en_priv *priv,
630 struct mlx4_en_rx_ring *ring,
631 int from, int to, int num)
632{
633 struct skb_frag_struct *skb_frags_from;
634 struct skb_frag_struct *skb_frags_to;
635 struct mlx4_en_rx_desc *rx_desc_from;
636 struct mlx4_en_rx_desc *rx_desc_to;
637 int from_index, to_index;
638 int nr, i;
639
640 for (i = 0; i < num; i++) {
641 from_index = (from + i) & ring->size_mask;
642 to_index = (to + i) & ring->size_mask;
643 skb_frags_from = ring->rx_info + (from_index << priv->log_rx_info);
644 skb_frags_to = ring->rx_info + (to_index << priv->log_rx_info);
645 rx_desc_from = ring->buf + (from_index << ring->log_stride);
646 rx_desc_to = ring->buf + (to_index << ring->log_stride);
647
648 for (nr = 0; nr < priv->num_frags; nr++) {
649 skb_frags_to[nr].page = skb_frags_from[nr].page;
650 skb_frags_to[nr].page_offset = skb_frags_from[nr].page_offset;
651 rx_desc_to->data[nr].addr = rx_desc_from->data[nr].addr;
652 }
653 }
654}
655
656
657int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
658{
659 struct mlx4_en_priv *priv = netdev_priv(dev);
660 struct mlx4_en_dev *mdev = priv->mdev;
661 struct mlx4_cqe *cqe;
662 struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
663 struct skb_frag_struct *skb_frags;
664 struct skb_frag_struct lro_frags[MLX4_EN_MAX_RX_FRAGS];
665 struct mlx4_en_rx_desc *rx_desc;
666 struct sk_buff *skb;
667 int index;
668 int nr;
669 unsigned int length;
670 int polled = 0;
671 int ip_summed;
672
673 if (!priv->port_up)
674 return 0;
675
676 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
677 * descriptor offset can be deduced from the CQE index instead of
678 * reading 'cqe->index' */
679 index = cq->mcq.cons_index & ring->size_mask;
680 cqe = &cq->buf[index];
681
682 /* Process all completed CQEs */
683 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
684 cq->mcq.cons_index & cq->size)) {
685
686 skb_frags = ring->rx_info + (index << priv->log_rx_info);
687 rx_desc = ring->buf + (index << ring->log_stride);
688
689 /*
690 * make sure we read the CQE after we read the ownership bit
691 */
692 rmb();
693
694 /* Drop packet on bad receive or bad checksum */
695 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
696 MLX4_CQE_OPCODE_ERROR)) {
697 mlx4_err(mdev, "CQE completed in error - vendor "
698 "syndrom:%d syndrom:%d\n",
699 ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
700 ((struct mlx4_err_cqe *) cqe)->syndrome);
701 goto next;
702 }
703 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
704 mlx4_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
705 goto next;
706 }
707
708 /*
709 * Packet is OK - process it.
710 */
711 length = be32_to_cpu(cqe->byte_cnt);
712 ring->bytes += length;
713 ring->packets++;
714
715 if (likely(priv->rx_csum)) {
716 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
717 (cqe->checksum == cpu_to_be16(0xffff))) {
718 priv->port_stats.rx_chksum_good++;
719 /* This packet is eligible for LRO if it is:
720 * - DIX Ethernet (type interpretation)
721 * - TCP/IP (v4)
722 * - without IP options
723 * - not an IP fragment */
724 if (mlx4_en_can_lro(cqe->status) &&
725 dev->features & NETIF_F_LRO) {
726
727 nr = mlx4_en_complete_rx_desc(
728 priv, rx_desc,
729 skb_frags, lro_frags,
730 ring->page_alloc, length);
731 if (!nr)
732 goto next;
733
734 if (priv->vlgrp && (cqe->vlan_my_qpn &
735 cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK))) {
736 lro_vlan_hwaccel_receive_frags(
737 &ring->lro, lro_frags,
738 length, length,
739 priv->vlgrp,
740 be16_to_cpu(cqe->sl_vid),
741 NULL, 0);
742 } else
743 lro_receive_frags(&ring->lro,
744 lro_frags,
745 length,
746 length,
747 NULL, 0);
748
749 goto next;
750 }
751
752 /* LRO not possible, complete processing here */
753 ip_summed = CHECKSUM_UNNECESSARY;
754 INC_PERF_COUNTER(priv->pstats.lro_misses);
755 } else {
756 ip_summed = CHECKSUM_NONE;
757 priv->port_stats.rx_chksum_none++;
758 }
759 } else {
760 ip_summed = CHECKSUM_NONE;
761 priv->port_stats.rx_chksum_none++;
762 }
763
764 skb = mlx4_en_rx_skb(priv, rx_desc, skb_frags,
765 ring->page_alloc, length);
766 if (!skb) {
767 priv->stats.rx_dropped++;
768 goto next;
769 }
770
771 skb->ip_summed = ip_summed;
772 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -0800773 skb_record_rx_queue(skb, cq->ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700774
775 /* Push it up the stack */
776 if (priv->vlgrp && (be32_to_cpu(cqe->vlan_my_qpn) &
777 MLX4_CQE_VLAN_PRESENT_MASK)) {
778 vlan_hwaccel_receive_skb(skb, priv->vlgrp,
779 be16_to_cpu(cqe->sl_vid));
780 } else
781 netif_receive_skb(skb);
782
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700783next:
784 ++cq->mcq.cons_index;
785 index = (cq->mcq.cons_index) & ring->size_mask;
786 cqe = &cq->buf[index];
787 if (++polled == budget) {
788 /* We are here because we reached the NAPI budget -
789 * flush only pending LRO sessions */
790 lro_flush_all(&ring->lro);
791 goto out;
792 }
793 }
794
795 /* If CQ is empty flush all LRO sessions unconditionally */
796 lro_flush_all(&ring->lro);
797
798out:
799 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
800 mlx4_cq_set_ci(&cq->mcq);
801 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
802 ring->cons = cq->mcq.cons_index;
803 ring->prod += polled; /* Polled descriptors were realocated in place */
804 if (unlikely(!ring->full)) {
805 mlx4_en_copy_desc(priv, ring, ring->cons - polled,
806 ring->prod - polled, polled);
807 mlx4_en_fill_rx_buf(dev, ring);
808 }
809 mlx4_en_update_rx_prod_db(ring);
810 return polled;
811}
812
813
814void mlx4_en_rx_irq(struct mlx4_cq *mcq)
815{
816 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
817 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
818
819 if (priv->port_up)
Ben Hutchings288379f2009-01-19 16:43:59 -0800820 napi_schedule(&cq->napi);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700821 else
822 mlx4_en_arm_cq(priv, cq);
823}
824
825/* Rx CQ polling - called by NAPI */
826int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
827{
828 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
829 struct net_device *dev = cq->dev;
830 struct mlx4_en_priv *priv = netdev_priv(dev);
831 int done;
832
833 done = mlx4_en_process_rx_cq(dev, cq, budget);
834
835 /* If we used up all the quota - we're probably not done yet... */
836 if (done == budget)
837 INC_PERF_COUNTER(priv->pstats.napi_quota);
838 else {
839 /* Done for now */
Ben Hutchings288379f2009-01-19 16:43:59 -0800840 napi_complete(napi);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700841 mlx4_en_arm_cq(priv, cq);
842 }
843 return done;
844}
845
846
847/* Calculate the last offset position that accomodates a full fragment
848 * (assuming fagment size = stride-align) */
849static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
850{
851 u16 res = MLX4_EN_ALLOC_SIZE % stride;
852 u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
853
854 mlx4_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
855 "res:%d offset:%d\n", stride, align, res, offset);
856 return offset;
857}
858
859
860static int frag_sizes[] = {
861 FRAG_SZ0,
862 FRAG_SZ1,
863 FRAG_SZ2,
864 FRAG_SZ3
865};
866
867void mlx4_en_calc_rx_buf(struct net_device *dev)
868{
869 struct mlx4_en_priv *priv = netdev_priv(dev);
870 int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
871 int buf_size = 0;
872 int i = 0;
873
874 while (buf_size < eff_mtu) {
875 priv->frag_info[i].frag_size =
876 (eff_mtu > buf_size + frag_sizes[i]) ?
877 frag_sizes[i] : eff_mtu - buf_size;
878 priv->frag_info[i].frag_prefix_size = buf_size;
879 if (!i) {
880 priv->frag_info[i].frag_align = NET_IP_ALIGN;
881 priv->frag_info[i].frag_stride =
882 ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
883 } else {
884 priv->frag_info[i].frag_align = 0;
885 priv->frag_info[i].frag_stride =
886 ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
887 }
888 priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
889 priv, priv->frag_info[i].frag_stride,
890 priv->frag_info[i].frag_align);
891 buf_size += priv->frag_info[i].frag_size;
892 i++;
893 }
894
895 priv->num_frags = i;
896 priv->rx_skb_size = eff_mtu;
897 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct skb_frag_struct));
898
899 mlx4_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
900 "num_frags:%d):\n", eff_mtu, priv->num_frags);
901 for (i = 0; i < priv->num_frags; i++) {
902 mlx4_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
903 "stride:%d last_offset:%d\n", i,
904 priv->frag_info[i].frag_size,
905 priv->frag_info[i].frag_prefix_size,
906 priv->frag_info[i].frag_align,
907 priv->frag_info[i].frag_stride,
908 priv->frag_info[i].last_offset);
909 }
910}
911
912/* RSS related functions */
913
914/* Calculate rss size and map each entry in rss table to rx ring */
915void mlx4_en_set_default_rss_map(struct mlx4_en_priv *priv,
916 struct mlx4_en_rss_map *rss_map,
917 int num_entries, int num_rings)
918{
919 int i;
920
921 rss_map->size = roundup_pow_of_two(num_entries);
922 mlx4_dbg(DRV, priv, "Setting default RSS map of %d entires\n",
923 rss_map->size);
924
925 for (i = 0; i < rss_map->size; i++) {
926 rss_map->map[i] = i % num_rings;
927 mlx4_dbg(DRV, priv, "Entry %d ---> ring %d\n", i, rss_map->map[i]);
928 }
929}
930
931static void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event)
932{
933 return;
934}
935
936
937static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv,
938 int qpn, int srqn, int cqn,
939 enum mlx4_qp_state *state,
940 struct mlx4_qp *qp)
941{
942 struct mlx4_en_dev *mdev = priv->mdev;
943 struct mlx4_qp_context *context;
944 int err = 0;
945
946 context = kmalloc(sizeof *context , GFP_KERNEL);
947 if (!context) {
948 mlx4_err(mdev, "Failed to allocate qp context\n");
949 return -ENOMEM;
950 }
951
952 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
953 if (err) {
954 mlx4_err(mdev, "Failed to allocate qp #%d\n", qpn);
955 goto out;
956 return err;
957 }
958 qp->event = mlx4_en_sqp_event;
959
960 memset(context, 0, sizeof *context);
961 mlx4_en_fill_qp_context(priv, 0, 0, 0, 0, qpn, cqn, srqn, context);
962
963 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, context, qp, state);
964 if (err) {
965 mlx4_qp_remove(mdev->dev, qp);
966 mlx4_qp_free(mdev->dev, qp);
967 }
968out:
969 kfree(context);
970 return err;
971}
972
973/* Allocate rx qp's and configure them according to rss map */
974int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
975{
976 struct mlx4_en_dev *mdev = priv->mdev;
977 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
978 struct mlx4_qp_context context;
979 struct mlx4_en_rss_context *rss_context;
980 void *ptr;
981 int rss_xor = mdev->profile.rss_xor;
982 u8 rss_mask = mdev->profile.rss_mask;
983 int i, srqn, qpn, cqn;
984 int err = 0;
985 int good_qps = 0;
986
987 mlx4_dbg(DRV, priv, "Configuring rss steering for port %u\n", priv->port);
988 err = mlx4_qp_reserve_range(mdev->dev, rss_map->size,
989 rss_map->size, &rss_map->base_qpn);
990 if (err) {
991 mlx4_err(mdev, "Failed reserving %d qps for port %u\n",
992 rss_map->size, priv->port);
993 return err;
994 }
995
996 for (i = 0; i < rss_map->size; i++) {
997 cqn = priv->rx_ring[rss_map->map[i]].cqn;
998 srqn = priv->rx_ring[rss_map->map[i]].srq.srqn;
999 qpn = rss_map->base_qpn + i;
1000 err = mlx4_en_config_rss_qp(priv, qpn, srqn, cqn,
1001 &rss_map->state[i],
1002 &rss_map->qps[i]);
1003 if (err)
1004 goto rss_err;
1005
1006 ++good_qps;
1007 }
1008
1009 /* Configure RSS indirection qp */
1010 err = mlx4_qp_reserve_range(mdev->dev, 1, 1, &priv->base_qpn);
1011 if (err) {
1012 mlx4_err(mdev, "Failed to reserve range for RSS "
1013 "indirection qp\n");
1014 goto rss_err;
1015 }
1016 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
1017 if (err) {
1018 mlx4_err(mdev, "Failed to allocate RSS indirection QP\n");
1019 goto reserve_err;
1020 }
1021 rss_map->indir_qp.event = mlx4_en_sqp_event;
1022 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
1023 priv->rx_ring[0].cqn, 0, &context);
1024
1025 ptr = ((void *) &context) + 0x3c;
1026 rss_context = (struct mlx4_en_rss_context *) ptr;
1027 rss_context->base_qpn = cpu_to_be32(ilog2(rss_map->size) << 24 |
1028 (rss_map->base_qpn));
1029 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1030 rss_context->hash_fn = rss_xor & 0x3;
1031 rss_context->flags = rss_mask << 2;
1032
1033 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
1034 &rss_map->indir_qp, &rss_map->indir_state);
1035 if (err)
1036 goto indir_err;
1037
1038 return 0;
1039
1040indir_err:
1041 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1042 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1043 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1044 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
1045reserve_err:
1046 mlx4_qp_release_range(mdev->dev, priv->base_qpn, 1);
1047rss_err:
1048 for (i = 0; i < good_qps; i++) {
1049 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1050 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1051 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1052 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1053 }
1054 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, rss_map->size);
1055 return err;
1056}
1057
1058void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1059{
1060 struct mlx4_en_dev *mdev = priv->mdev;
1061 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1062 int i;
1063
1064 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1065 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1066 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1067 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
1068 mlx4_qp_release_range(mdev->dev, priv->base_qpn, 1);
1069
1070 for (i = 0; i < rss_map->size; i++) {
1071 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1072 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1073 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1074 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1075 }
1076 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, rss_map->size);
1077}
1078
1079
1080
1081
1082