blob: 179c81c6a7acb5272866919ada396c4a46990971 [file] [log] [blame]
Michael Barkowski23308c52007-03-19 09:15:28 -05001/*
2 * MPC832x RDB Device Tree Source
3 *
4 * Copyright 2007 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Paul Gortmakercda13dd2008-01-28 16:09:36 -050012/dts-v1/;
13
Michael Barkowski23308c52007-03-19 09:15:28 -050014/ {
15 model = "MPC8323ERDB";
16 compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
17 #address-cells = <1>;
18 #size-cells = <1>;
19
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 };
27
Michael Barkowski23308c52007-03-19 09:15:28 -050028 cpus {
29 #address-cells = <1>;
30 #size-cells = <0>;
31
32 PowerPC,8323@0 {
33 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050034 reg = <0x0>;
35 d-cache-line-size = <0x20>; // 32 bytes
36 i-cache-line-size = <0x20>; // 32 bytes
37 d-cache-size = <16384>; // L1, 16K
38 i-cache-size = <16384>; // L1, 16K
Michael Barkowski23308c52007-03-19 09:15:28 -050039 timebase-frequency = <0>;
40 bus-frequency = <0>;
41 clock-frequency = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050042 };
43 };
44
45 memory {
46 device_type = "memory";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050047 reg = <0x00000000 0x04000000>;
Michael Barkowski23308c52007-03-19 09:15:28 -050048 };
49
50 soc8323@e0000000 {
51 #address-cells = <1>;
52 #size-cells = <1>;
Michael Barkowski23308c52007-03-19 09:15:28 -050053 device_type = "soc";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050054 ranges = <0x0 0xe0000000 0x00100000>;
55 reg = <0xe0000000 0x00000200>;
Michael Barkowski23308c52007-03-19 09:15:28 -050056 bus-frequency = <0>;
57
58 wdt@200 {
59 device_type = "watchdog";
60 compatible = "mpc83xx_wdt";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050061 reg = <0x200 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050062 };
63
64 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060065 #address-cells = <1>;
66 #size-cells = <0>;
67 cell-index = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050068 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050069 reg = <0x3000 0x100>;
70 interrupts = <14 0x8>;
Michael Barkowski23308c52007-03-19 09:15:28 -050071 interrupt-parent = <&pic>;
72 dfsrr;
73 };
74
Kumar Galaea082fa2007-12-12 01:46:12 -060075 serial0: serial@4500 {
76 cell-index = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050077 device_type = "serial";
78 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050079 reg = <0x4500 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050080 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050081 interrupts = <9 0x8>;
Michael Barkowski23308c52007-03-19 09:15:28 -050082 interrupt-parent = <&pic>;
83 };
84
Kumar Galaea082fa2007-12-12 01:46:12 -060085 serial1: serial@4600 {
86 cell-index = <1>;
Michael Barkowski23308c52007-03-19 09:15:28 -050087 device_type = "serial";
88 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050089 reg = <0x4600 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050090 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050091 interrupts = <10 0x8>;
Michael Barkowski23308c52007-03-19 09:15:28 -050092 interrupt-parent = <&pic>;
93 };
94
95 crypto@30000 {
96 device_type = "crypto";
97 model = "SEC2";
98 compatible = "talitos";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050099 reg = <0x30000 0x7000>;
100 interrupts = <11 0x8>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500101 interrupt-parent = <&pic>;
102 /* Rev. 2.2 */
103 num-channels = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500104 channel-fifo-len = <24>;
105 exec-units-mask = <0x0000004c>;
106 descriptor-types-mask = <0x0122003f>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500107 };
108
Michael Barkowski23308c52007-03-19 09:15:28 -0500109 pic:pic@700 {
110 interrupt-controller;
111 #address-cells = <0>;
112 #interrupt-cells = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500113 reg = <0x700 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500114 device_type = "ipic";
115 };
116
117 par_io@1400 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500118 reg = <0x1400 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500119 device_type = "par_io";
120 num-ports = <7>;
121
122 ucc2pio:ucc_pin@02 {
123 pio-map = <
124 /* port pin dir open_drain assignment has_irq */
125 3 4 3 0 2 0 /* MDIO */
126 3 5 1 0 2 0 /* MDC */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500127 3 21 2 0 1 0 /* RX_CLK (CLK16) */
128 3 23 2 0 1 0 /* TX_CLK (CLK3) */
129 0 18 1 0 1 0 /* TxD0 */
130 0 19 1 0 1 0 /* TxD1 */
131 0 20 1 0 1 0 /* TxD2 */
132 0 21 1 0 1 0 /* TxD3 */
133 0 22 2 0 1 0 /* RxD0 */
134 0 23 2 0 1 0 /* RxD1 */
135 0 24 2 0 1 0 /* RxD2 */
136 0 25 2 0 1 0 /* RxD3 */
137 0 26 2 0 1 0 /* RX_ER */
138 0 27 1 0 1 0 /* TX_ER */
139 0 28 2 0 1 0 /* RX_DV */
140 0 29 2 0 1 0 /* COL */
141 0 30 1 0 1 0 /* TX_EN */
142 0 31 2 0 1 0>; /* CRS */
Michael Barkowski23308c52007-03-19 09:15:28 -0500143 };
144 ucc3pio:ucc_pin@03 {
145 pio-map = <
146 /* port pin dir open_drain assignment has_irq */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500147 0 13 2 0 1 0 /* RX_CLK (CLK9) */
148 3 24 2 0 1 0 /* TX_CLK (CLK10) */
Michael Barkowski23308c52007-03-19 09:15:28 -0500149 1 0 1 0 1 0 /* TxD0 */
150 1 1 1 0 1 0 /* TxD1 */
151 1 2 1 0 1 0 /* TxD2 */
152 1 3 1 0 1 0 /* TxD3 */
153 1 4 2 0 1 0 /* RxD0 */
154 1 5 2 0 1 0 /* RxD1 */
155 1 6 2 0 1 0 /* RxD2 */
156 1 7 2 0 1 0 /* RxD3 */
157 1 8 2 0 1 0 /* RX_ER */
158 1 9 1 0 1 0 /* TX_ER */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500159 1 10 2 0 1 0 /* RX_DV */
160 1 11 2 0 1 0 /* COL */
161 1 12 1 0 1 0 /* TX_EN */
162 1 13 2 0 1 0>; /* CRS */
Michael Barkowski23308c52007-03-19 09:15:28 -0500163 };
164 };
165 };
166
167 qe@e0100000 {
168 #address-cells = <1>;
169 #size-cells = <1>;
170 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300171 compatible = "fsl,qe";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500172 ranges = <0x0 0xe0100000 0x00100000>;
173 reg = <0xe0100000 0x480>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500174 brg-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500175 bus-frequency = <198000000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500176
177 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500178 #address-cells = <1>;
179 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300180 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500181 ranges = <0x0 0x00010000 0x00004000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500182
183 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300184 compatible = "fsl,qe-muram-data",
185 "fsl,cpm-muram-data";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500186 reg = <0x0 0x4000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500187 };
188 };
189
190 spi@4c0 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300191 cell-index = <0>;
192 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500193 reg = <0x4c0 0x40>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500194 interrupts = <2>;
195 interrupt-parent = <&qeic>;
Anton Vorontsov8237bf02007-08-23 15:36:00 +0400196 mode = "cpu-qe";
Michael Barkowski23308c52007-03-19 09:15:28 -0500197 };
198
199 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300200 cell-index = <1>;
201 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500202 reg = <0x500 0x40>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500203 interrupts = <1>;
204 interrupt-parent = <&qeic>;
205 mode = "cpu";
206 };
207
Kumar Galae77b28e2007-12-12 00:28:35 -0600208 enet0: ucc@3000 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500209 device_type = "network";
210 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600211 cell-index = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500212 reg = <0x3000 0x200>;
213 interrupts = <33>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500214 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500215 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600216 rx-clock-name = "clk16";
217 tx-clock-name = "clk3";
Michael Barkowski23308c52007-03-19 09:15:28 -0500218 phy-handle = <&phy00>;
219 pio-handle = <&ucc2pio>;
220 };
221
Kumar Galae77b28e2007-12-12 00:28:35 -0600222 enet1: ucc@2200 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500223 device_type = "network";
224 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600225 cell-index = <3>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500226 reg = <0x2200 0x200>;
227 interrupts = <34>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500228 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500229 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600230 rx-clock-name = "clk9";
231 tx-clock-name = "clk10";
Michael Barkowski23308c52007-03-19 09:15:28 -0500232 phy-handle = <&phy04>;
233 pio-handle = <&ucc3pio>;
234 };
235
236 mdio@3120 {
237 #address-cells = <1>;
238 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500239 reg = <0x3120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300240 compatible = "fsl,ucc-mdio";
Michael Barkowski23308c52007-03-19 09:15:28 -0500241
242 phy00:ethernet-phy@00 {
243 interrupt-parent = <&pic>;
244 interrupts = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500245 reg = <0x0>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500246 device_type = "ethernet-phy";
Michael Barkowski23308c52007-03-19 09:15:28 -0500247 };
248 phy04:ethernet-phy@04 {
249 interrupt-parent = <&pic>;
250 interrupts = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500251 reg = <0x4>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500252 device_type = "ethernet-phy";
Michael Barkowski23308c52007-03-19 09:15:28 -0500253 };
254 };
255
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300256 qeic:interrupt-controller@80 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500257 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300258 compatible = "fsl,qe-ic";
Michael Barkowski23308c52007-03-19 09:15:28 -0500259 #address-cells = <0>;
260 #interrupt-cells = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500261 reg = <0x80 0x80>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500262 big-endian;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500263 interrupts = <32 0x8 33 0x8>; //high:32 low:33
Michael Barkowski23308c52007-03-19 09:15:28 -0500264 interrupt-parent = <&pic>;
265 };
266 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500267
Kumar Galaea082fa2007-12-12 01:46:12 -0600268 pci0: pci@e0008500 {
269 cell-index = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500270 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500271 interrupt-map = <
272 /* IDSEL 0x10 AD16 (USB) */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500273 0x8000 0x0 0x0 0x1 &pic 17 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500274
275 /* IDSEL 0x11 AD17 (Mini1)*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500276 0x8800 0x0 0x0 0x1 &pic 18 0x8
277 0x8800 0x0 0x0 0x2 &pic 19 0x8
278 0x8800 0x0 0x0 0x3 &pic 20 0x8
279 0x8800 0x0 0x0 0x4 &pic 48 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500280
281 /* IDSEL 0x12 AD18 (PCI/Mini2) */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500282 0x9000 0x0 0x0 0x1 &pic 19 0x8
283 0x9000 0x0 0x0 0x2 &pic 20 0x8
284 0x9000 0x0 0x0 0x3 &pic 48 0x8
285 0x9000 0x0 0x0 0x4 &pic 17 0x8>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500286
287 interrupt-parent = <&pic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500288 interrupts = <66 0x8>;
289 bus-range = <0x0 0x0>;
290 ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
291 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
292 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500293 clock-frequency = <0>;
294 #interrupt-cells = <1>;
295 #size-cells = <2>;
296 #address-cells = <3>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500297 reg = <0xe0008500 0x100>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500298 compatible = "fsl,mpc8349-pci";
299 device_type = "pci";
300 };
Michael Barkowski23308c52007-03-19 09:15:28 -0500301};