blob: b15eaf8417ff0d50a1ec3e86d8d0d3c6e1065218 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include "initvals.h"
22
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +053023static int btcoex_enable;
24module_param(btcoex_enable, bool, 0);
25MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
26
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080027#define ATH9K_CLOCK_RATE_CCK 22
28#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
29#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +053033 enum ath9k_ht_macmode macmode);
Sujithcbe61d82009-02-09 13:27:12 +053034static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053035 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053036 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053037static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
38static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithf1dc5602008-10-29 10:16:30 +053040/********************/
41/* Helper Functions */
42/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujithcbe61d82009-02-09 13:27:12 +053044static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053045{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080046 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053047
Sujith2660b812009-02-09 13:27:26 +053048 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_CCK;
50 if (conf->channel->band == IEEE80211_BAND_2GHZ)
51 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053052
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080053 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujithcbe61d82009-02-09 13:27:12 +053056static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053057{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080058 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053059
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053061 return ath9k_hw_mac_usec(ah, clks) / 2;
62 else
63 return ath9k_hw_mac_usec(ah, clks);
64}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080068 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Sujith2660b812009-02-09 13:27:26 +053070 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080071 return usecs *ATH9K_CLOCK_RATE_CCK;
72 if (conf->channel->band == IEEE80211_BAND_2GHZ)
73 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
74 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithcbe61d82009-02-09 13:27:12 +053077static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053078{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080079 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053080
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080081 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053082 return ath9k_hw_mac_clks(ah, usecs) * 2;
83 else
84 return ath9k_hw_mac_clks(ah, usecs);
85}
86
Sujith0caa7b12009-02-16 13:23:20 +053087bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070088{
89 int i;
90
Sujith0caa7b12009-02-16 13:23:20 +053091 BUG_ON(timeout < AH_TIME_QUANTUM);
92
93 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 if ((REG_READ(ah, reg) & mask) == val)
95 return true;
96
97 udelay(AH_TIME_QUANTUM);
98 }
Sujith04bd4632008-11-28 22:18:05 +053099
100 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith0caa7b12009-02-16 13:23:20 +0530101 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
102 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530103
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104 return false;
105}
106
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107u32 ath9k_hw_reverse_bits(u32 val, u32 n)
108{
109 u32 retval;
110 int i;
111
112 for (i = 0, retval = 0; i < n; i++) {
113 retval = (retval << 1) | (val & 1);
114 val >>= 1;
115 }
116 return retval;
117}
118
Sujithcbe61d82009-02-09 13:27:12 +0530119bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530120 u16 flags, u16 *low,
121 u16 *high)
122{
Sujith2660b812009-02-09 13:27:26 +0530123 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530124
125 if (flags & CHANNEL_5GHZ) {
126 *low = pCap->low_5ghz_chan;
127 *high = pCap->high_5ghz_chan;
128 return true;
129 }
130 if ((flags & CHANNEL_2GHZ)) {
131 *low = pCap->low_2ghz_chan;
132 *high = pCap->high_2ghz_chan;
133 return true;
134 }
135 return false;
136}
137
Sujithcbe61d82009-02-09 13:27:12 +0530138u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Sujithe63835b2008-11-18 09:07:53 +0530139 struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530140 u32 frameLen, u16 rateix,
141 bool shortPreamble)
142{
143 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
144 u32 kbps;
145
Sujithe63835b2008-11-18 09:07:53 +0530146 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530147
148 if (kbps == 0)
149 return 0;
150
151 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530152 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530153 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530154 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530155 phyTime >>= 1;
156 numBits = frameLen << 3;
157 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
158 break;
Sujith46d14a52008-11-18 09:08:13 +0530159 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530160 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530161 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
162 numBits = OFDM_PLCP_BITS + (frameLen << 3);
163 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
164 txTime = OFDM_SIFS_TIME_QUARTER
165 + OFDM_PREAMBLE_TIME_QUARTER
166 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530167 } else if (ah->curchan &&
168 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530169 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
170 numBits = OFDM_PLCP_BITS + (frameLen << 3);
171 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
172 txTime = OFDM_SIFS_TIME_HALF +
173 OFDM_PREAMBLE_TIME_HALF
174 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
175 } else {
176 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
177 numBits = OFDM_PLCP_BITS + (frameLen << 3);
178 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
179 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
180 + (numSymbols * OFDM_SYMBOL_TIME);
181 }
182 break;
183 default:
Sujith04bd4632008-11-28 22:18:05 +0530184 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
185 "Unknown phy %u (rate ix %u)\n",
Sujithf1dc5602008-10-29 10:16:30 +0530186 rates->info[rateix].phy, rateix);
187 txTime = 0;
188 break;
189 }
190
191 return txTime;
192}
193
Sujithcbe61d82009-02-09 13:27:12 +0530194void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530195 struct ath9k_channel *chan,
196 struct chan_centers *centers)
197{
198 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530199
200 if (!IS_CHAN_HT40(chan)) {
201 centers->ctl_center = centers->ext_center =
202 centers->synth_center = chan->channel;
203 return;
204 }
205
206 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
207 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
208 centers->synth_center =
209 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
210 extoff = 1;
211 } else {
212 centers->synth_center =
213 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
214 extoff = -1;
215 }
216
217 centers->ctl_center =
218 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
219 centers->ext_center =
220 centers->synth_center + (extoff *
Sujith2660b812009-02-09 13:27:26 +0530221 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
Sujithf1dc5602008-10-29 10:16:30 +0530222 HT40_CHANNEL_CENTER_SHIFT : 15));
Sujithf1dc5602008-10-29 10:16:30 +0530223}
224
225/******************/
226/* Chip Revisions */
227/******************/
228
Sujithcbe61d82009-02-09 13:27:12 +0530229static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530230{
231 u32 val;
232
233 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
234
235 if (val == 0xFF) {
236 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530237 ah->hw_version.macVersion =
238 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
239 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530240 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530241 } else {
242 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530243 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530244
Sujithd535a422009-02-09 13:27:06 +0530245 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530246
Sujithd535a422009-02-09 13:27:06 +0530247 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530248 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530249 }
250}
251
Sujithcbe61d82009-02-09 13:27:12 +0530252static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530253{
254 u32 val;
255 int i;
256
257 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
258
259 for (i = 0; i < 8; i++)
260 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
261 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
262 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
263
264 return ath9k_hw_reverse_bits(val, 8);
265}
266
267/************************************/
268/* HW Attach, Detach, Init Routines */
269/************************************/
270
Sujithcbe61d82009-02-09 13:27:12 +0530271static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530272{
Sujithfeed0292009-01-29 11:37:35 +0530273 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530274 return;
275
276 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285
286 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287}
288
Sujithcbe61d82009-02-09 13:27:12 +0530289static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530290{
291 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
292 u32 regHold[2];
293 u32 patternData[4] = { 0x55555555,
294 0xaaaaaaaa,
295 0x66666666,
296 0x99999999 };
297 int i, j;
298
299 for (i = 0; i < 2; i++) {
300 u32 addr = regAddr[i];
301 u32 wrData, rdData;
302
303 regHold[i] = REG_READ(ah, addr);
304 for (j = 0; j < 0x100; j++) {
305 wrData = (j << 16) | j;
306 REG_WRITE(ah, addr, wrData);
307 rdData = REG_READ(ah, addr);
308 if (rdData != wrData) {
309 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530310 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530311 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530312 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530313 return false;
314 }
315 }
316 for (j = 0; j < 4; j++) {
317 wrData = patternData[j];
318 REG_WRITE(ah, addr, wrData);
319 rdData = REG_READ(ah, addr);
320 if (wrData != rdData) {
321 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530322 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530323 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530324 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530325 return false;
326 }
327 }
328 REG_WRITE(ah, regAddr[i], regHold[i]);
329 }
330 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530331
Sujithf1dc5602008-10-29 10:16:30 +0530332 return true;
333}
334
335static const char *ath9k_hw_devname(u16 devid)
336{
337 switch (devid) {
338 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530339 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100340 case AR5416_DEVID_PCIE:
341 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530342 case AR9160_DEVID_PCI:
343 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100344 case AR5416_AR9100_DEVID:
345 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530346 case AR9280_DEVID_PCI:
347 case AR9280_DEVID_PCIE:
348 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530349 case AR9285_DEVID_PCIE:
350 return "Atheros 9285";
Sujithf1dc5602008-10-29 10:16:30 +0530351 }
352
353 return NULL;
354}
355
Sujithcbe61d82009-02-09 13:27:12 +0530356static void ath9k_hw_set_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700357{
358 int i;
359
Sujith2660b812009-02-09 13:27:26 +0530360 ah->config.dma_beacon_response_time = 2;
361 ah->config.sw_beacon_response_time = 10;
362 ah->config.additional_swba_backoff = 0;
363 ah->config.ack_6mb = 0x0;
364 ah->config.cwm_ignore_extcca = 0;
365 ah->config.pcie_powersave_enable = 0;
366 ah->config.pcie_l1skp_enable = 0;
367 ah->config.pcie_clock_req = 0;
368 ah->config.pcie_power_reset = 0x100;
369 ah->config.pcie_restore = 0;
370 ah->config.pcie_waen = 0;
371 ah->config.analog_shiftreg = 1;
372 ah->config.ht_enable = 1;
373 ah->config.ofdm_trig_low = 200;
374 ah->config.ofdm_trig_high = 500;
375 ah->config.cck_trig_high = 200;
376 ah->config.cck_trig_low = 100;
377 ah->config.enable_ani = 1;
378 ah->config.noise_immunity_level = 4;
379 ah->config.ofdm_weaksignal_det = 1;
380 ah->config.cck_weaksignal_thr = 0;
381 ah->config.spur_immunity_level = 2;
382 ah->config.firstep_level = 0;
383 ah->config.rssi_thr_high = 40;
384 ah->config.rssi_thr_low = 7;
385 ah->config.diversity_control = 0;
386 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700387
388 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530389 ah->config.spurchans[i][0] = AR_NO_SPUR;
390 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391 }
392
Sujith2660b812009-02-09 13:27:26 +0530393 ah->config.intr_mitigation = 1;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400394
395 /*
396 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
397 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
398 * This means we use it for all AR5416 devices, and the few
399 * minor PCI AR9280 devices out there.
400 *
401 * Serialization is required because these devices do not handle
402 * well the case of two concurrent reads/writes due to the latency
403 * involved. During one read/write another read/write can be issued
404 * on another CPU while the previous read/write may still be working
405 * on our hardware, if we hit this case the hardware poops in a loop.
406 * We prevent this by serializing reads and writes.
407 *
408 * This issue is not present on PCI-Express devices or pre-AR5416
409 * devices (legacy, 802.11abg).
410 */
411 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700412 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413}
414
Sujithcbe61d82009-02-09 13:27:12 +0530415static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
416 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417{
Sujithcbe61d82009-02-09 13:27:12 +0530418 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419
Sujithcbe61d82009-02-09 13:27:12 +0530420 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
421 if (ah == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700422 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530423 "Cannot allocate memory for state block\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424 *status = -ENOMEM;
425 return NULL;
426 }
427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428 ah->ah_sc = sc;
Sujithd535a422009-02-09 13:27:06 +0530429 ah->hw_version.magic = AR5416_MAGIC;
Sujithd6bad492009-02-09 13:27:08 +0530430 ah->regulatory.country_code = CTRY_DEFAULT;
Sujithd535a422009-02-09 13:27:06 +0530431 ah->hw_version.devid = devid;
432 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
434 ah->ah_flags = 0;
435 if ((devid == AR5416_AR9100_DEVID))
Sujithd535a422009-02-09 13:27:06 +0530436 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437 if (!AR_SREV_9100(ah))
438 ah->ah_flags = AH_USE_EEPROM;
439
Sujithd6bad492009-02-09 13:27:08 +0530440 ah->regulatory.power_limit = MAX_RATE_POWER;
441 ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
Sujith2660b812009-02-09 13:27:26 +0530442 ah->atim_window = 0;
443 ah->diversity_control = ah->config.diversity_control;
444 ah->antenna_switch_swap =
445 ah->config.antenna_switch_swap;
446 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
447 ah->beacon_interval = 100;
448 ah->enable_32kHz_clock = DONT_USE_32KHZ;
449 ah->slottime = (u32) -1;
450 ah->acktimeout = (u32) -1;
451 ah->ctstimeout = (u32) -1;
452 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
Sujith2660b812009-02-09 13:27:26 +0530454 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Sujithcbe61d82009-02-09 13:27:12 +0530456 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457}
458
Sujithcbe61d82009-02-09 13:27:12 +0530459static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460{
461 bool rfStatus = false;
462 int ecode = 0;
463
464 rfStatus = ath9k_hw_init_rf(ah, &ecode);
465 if (!rfStatus) {
466 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530467 "RF setup failed, status %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468 return ecode;
469 }
470
471 return 0;
472}
473
Sujithcbe61d82009-02-09 13:27:12 +0530474static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475{
476 u32 val;
477
478 REG_WRITE(ah, AR_PHY(0), 0x00000007);
479
480 val = ath9k_hw_get_radiorev(ah);
481 switch (val & AR_RADIO_SREV_MAJOR) {
482 case 0:
483 val = AR_RAD5133_SREV_MAJOR;
484 break;
485 case AR_RAD5133_SREV_MAJOR:
486 case AR_RAD5122_SREV_MAJOR:
487 case AR_RAD2133_SREV_MAJOR:
488 case AR_RAD2122_SREV_MAJOR:
489 break;
490 default:
491 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +0530492 "5G Radio Chip Rev 0x%02X is not "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493 "supported by this driver\n",
Sujithd535a422009-02-09 13:27:06 +0530494 ah->hw_version.analog5GhzRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700495 return -EOPNOTSUPP;
496 }
497
Sujithd535a422009-02-09 13:27:06 +0530498 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499
500 return 0;
501}
502
Sujithcbe61d82009-02-09 13:27:12 +0530503static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504{
Sujithf1dc5602008-10-29 10:16:30 +0530505 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530507 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508
Sujithf1dc5602008-10-29 10:16:30 +0530509 sum = 0;
510 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530511 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530512 sum += eeval;
Sujithba52da52009-02-09 13:27:10 +0530513 ah->macaddr[2 * i] = eeval >> 8;
514 ah->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 }
Sujithf1dc5602008-10-29 10:16:30 +0530516 if (sum == 0 || sum == 0xffff * 3) {
517 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +0530518 "mac address read failed: %pM\n",
Sujithba52da52009-02-09 13:27:10 +0530519 ah->macaddr);
Sujithf1dc5602008-10-29 10:16:30 +0530520 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521 }
522
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523 return 0;
524}
525
Sujithcbe61d82009-02-09 13:27:12 +0530526static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530527{
528 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529
Sujithf74df6f2009-02-09 13:27:24 +0530530 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
531 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532
533 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530534 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530535 ar9280Modes_backoff_13db_rxgain_9280_2,
536 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
537 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530538 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530539 ar9280Modes_backoff_23db_rxgain_9280_2,
540 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
541 else
Sujith2660b812009-02-09 13:27:26 +0530542 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530543 ar9280Modes_original_rxgain_9280_2,
544 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530545 } else {
Sujith2660b812009-02-09 13:27:26 +0530546 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530547 ar9280Modes_original_rxgain_9280_2,
548 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530549 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530550}
551
Sujithcbe61d82009-02-09 13:27:12 +0530552static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530553{
554 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530555
Sujithf74df6f2009-02-09 13:27:24 +0530556 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
557 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530558
559 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530560 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530561 ar9280Modes_high_power_tx_gain_9280_2,
562 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
563 else
Sujith2660b812009-02-09 13:27:26 +0530564 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530565 ar9280Modes_original_tx_gain_9280_2,
566 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530567 } else {
Sujith2660b812009-02-09 13:27:26 +0530568 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530569 ar9280Modes_original_tx_gain_9280_2,
570 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530571 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530572}
573
Sujithcbe61d82009-02-09 13:27:12 +0530574static int ath9k_hw_post_attach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700575{
576 int ecode;
577
578 if (!ath9k_hw_chip_test(ah)) {
579 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530580 "hardware self-test failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700581 return -ENODEV;
582 }
583
584 ecode = ath9k_hw_rf_claim(ah);
585 if (ecode != 0)
586 return ecode;
587
588 ecode = ath9k_hw_eeprom_attach(ah);
589 if (ecode != 0)
590 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530591
592 DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
593 ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));
594
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700595 ecode = ath9k_hw_rfattach(ah);
596 if (ecode != 0)
597 return ecode;
598
599 if (!AR_SREV_9100(ah)) {
600 ath9k_hw_ani_setup(ah);
601 ath9k_hw_ani_attach(ah);
602 }
Sujithf1dc5602008-10-29 10:16:30 +0530603
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604 return 0;
605}
606
Sujithcbe61d82009-02-09 13:27:12 +0530607static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
608 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609{
Sujithcbe61d82009-02-09 13:27:12 +0530610 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611 int ecode;
Sujithf6688cd2008-12-07 21:43:10 +0530612 u32 i, j;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613
Sujithcbe61d82009-02-09 13:27:12 +0530614 ah = ath9k_hw_newstate(devid, sc, status);
615 if (ah == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 return NULL;
617
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618 ath9k_hw_set_defaults(ah);
619
Sujith2660b812009-02-09 13:27:26 +0530620 if (ah->config.intr_mitigation != 0)
621 ah->intr_mitigation = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622
623 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithcbe61d82009-02-09 13:27:12 +0530624 DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625 ecode = -EIO;
626 goto bad;
627 }
628
629 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Sujithcbe61d82009-02-09 13:27:12 +0530630 DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 ecode = -EIO;
632 goto bad;
633 }
634
Sujith2660b812009-02-09 13:27:26 +0530635 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
David S. Miller2d6a5e92009-03-17 15:01:30 -0700636 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
637 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
Sujith2660b812009-02-09 13:27:26 +0530638 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 SER_REG_MODE_ON;
640 } else {
Sujith2660b812009-02-09 13:27:26 +0530641 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700642 SER_REG_MODE_OFF;
643 }
644 }
Sujithf1dc5602008-10-29 10:16:30 +0530645
Sujithcbe61d82009-02-09 13:27:12 +0530646 DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
Sujith2660b812009-02-09 13:27:26 +0530647 ah->config.serialize_regmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648
Sujithd535a422009-02-09 13:27:06 +0530649 if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
650 (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
651 (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530652 (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
Sujithcbe61d82009-02-09 13:27:12 +0530653 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530654 "Mac Chip Rev 0x%02x.%x is not supported by "
Sujithd535a422009-02-09 13:27:06 +0530655 "this driver\n", ah->hw_version.macVersion,
656 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700657 ecode = -EOPNOTSUPP;
658 goto bad;
659 }
660
661 if (AR_SREV_9100(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530662 ah->iq_caldata.calData = &iq_cal_multi_sample;
663 ah->supp_cals = IQ_MISMATCH_CAL;
664 ah->is_pciexpress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665 }
Sujithd535a422009-02-09 13:27:06 +0530666 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700667
668 if (AR_SREV_9160_10_OR_LATER(ah)) {
669 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530670 ah->iq_caldata.calData = &iq_cal_single_sample;
671 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700672 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530673 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700674 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530675 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 &adc_init_dc_cal;
677 } else {
Sujith2660b812009-02-09 13:27:26 +0530678 ah->iq_caldata.calData = &iq_cal_multi_sample;
679 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530681 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700682 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530683 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 &adc_init_dc_cal;
685 }
Sujith2660b812009-02-09 13:27:26 +0530686 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700687 }
688
Sujith9c81e8b2009-03-09 09:31:49 +0530689 ah->ani_function = ATH9K_ANI_ALL;
690 if (AR_SREV_9280_10_OR_LATER(ah))
691 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692
Sujithcbe61d82009-02-09 13:27:12 +0530693 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530694 "This Mac Chip Rev 0x%02x.%x is \n",
Sujithd535a422009-02-09 13:27:06 +0530695 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530697 if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530698
Sujith2660b812009-02-09 13:27:26 +0530699 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530700 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530701 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530702 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
703
Sujith2660b812009-02-09 13:27:26 +0530704 if (ah->config.pcie_clock_req) {
705 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530706 ar9285PciePhy_clkreq_off_L1_9285_1_2,
707 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
708 } else {
Sujith2660b812009-02-09 13:27:26 +0530709 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530710 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
711 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
712 2);
713 }
714 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530715 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530716 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530717 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530718 ARRAY_SIZE(ar9285Common_9285), 2);
719
Sujith2660b812009-02-09 13:27:26 +0530720 if (ah->config.pcie_clock_req) {
721 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530722 ar9285PciePhy_clkreq_off_L1_9285,
723 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
724 } else {
Sujith2660b812009-02-09 13:27:26 +0530725 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530726 ar9285PciePhy_clkreq_always_on_L1_9285,
727 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
728 }
729 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530730 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700731 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530732 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700733 ARRAY_SIZE(ar9280Common_9280_2), 2);
734
Sujith2660b812009-02-09 13:27:26 +0530735 if (ah->config.pcie_clock_req) {
736 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530737 ar9280PciePhy_clkreq_off_L1_9280,
738 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700739 } else {
Sujith2660b812009-02-09 13:27:26 +0530740 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530741 ar9280PciePhy_clkreq_always_on_L1_9280,
742 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700743 }
Sujith2660b812009-02-09 13:27:26 +0530744 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700745 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530746 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530748 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700749 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530750 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700751 ARRAY_SIZE(ar9280Common_9280), 2);
752 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530753 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700754 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530755 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700756 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530757 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700758 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530759 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700760 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530761 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700762 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530763 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700764 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530765 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700766 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530767 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700768 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530769 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700770 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530771 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772 ARRAY_SIZE(ar5416Bank7_9160), 2);
773 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530774 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775 ar5416Addac_91601_1,
776 ARRAY_SIZE(ar5416Addac_91601_1), 2);
777 } else {
Sujith2660b812009-02-09 13:27:26 +0530778 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779 ARRAY_SIZE(ar5416Addac_9160), 2);
780 }
781 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530782 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700783 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530784 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700785 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530786 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700787 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530788 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700789 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530790 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700791 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530792 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530794 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530796 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700797 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530798 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530800 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700801 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530802 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700803 ARRAY_SIZE(ar5416Addac_9100), 2);
804 } else {
Sujith2660b812009-02-09 13:27:26 +0530805 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530807 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700808 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530809 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700810 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530811 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700812 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530813 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530815 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700816 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530817 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700818 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530819 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700820 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530821 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700822 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530823 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530825 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826 ARRAY_SIZE(ar5416Addac), 2);
827 }
828
Sujith2660b812009-02-09 13:27:26 +0530829 if (ah->is_pciexpress)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830 ath9k_hw_configpcipowersave(ah, 0);
831 else
Sujithf1dc5602008-10-29 10:16:30 +0530832 ath9k_hw_disablepcie(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700833
834 ecode = ath9k_hw_post_attach(ah);
835 if (ecode != 0)
836 goto bad;
837
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530838 if (AR_SREV_9285_12_OR_LATER(ah)) {
839 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
840
841 /* txgain table */
842 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
843 INIT_INI_ARRAY(&ah->iniModesTxGain,
844 ar9285Modes_high_power_tx_gain_9285_1_2,
845 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
846 } else {
847 INIT_INI_ARRAY(&ah->iniModesTxGain,
848 ar9285Modes_original_tx_gain_9285_1_2,
849 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
850 }
851
852 }
853
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530854 /* rxgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530855 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530856 ath9k_hw_init_rxgain_ini(ah);
857
858 /* txgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530859 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530860 ath9k_hw_init_txgain_ini(ah);
861
Sujith06d0f062009-02-12 10:06:45 +0530862 if (!ath9k_hw_fill_cap_info(ah)) {
863 DPRINTF(sc, ATH_DBG_RESET, "failed ath9k_hw_fill_cap_info\n");
864 ecode = -EINVAL;
865 goto bad;
866 }
867
868 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
869 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
870
871 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530872 for (i = 0; i < ah->iniModes.ia_rows; i++) {
873 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700874
Sujith2660b812009-02-09 13:27:26 +0530875 for (j = 1; j < ah->iniModes.ia_columns; j++) {
876 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700877
Sujith2660b812009-02-09 13:27:26 +0530878 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530879 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530880 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700881 reg, val);
882 }
883 }
884 }
Sujithf6688cd2008-12-07 21:43:10 +0530885
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700886 ecode = ath9k_hw_init_macaddr(ah);
887 if (ecode != 0) {
Sujithcbe61d82009-02-09 13:27:12 +0530888 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530889 "failed initializing mac address\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700890 goto bad;
891 }
892
893 if (AR_SREV_9285(ah))
Sujith2660b812009-02-09 13:27:26 +0530894 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700895 else
Sujith2660b812009-02-09 13:27:26 +0530896 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700897
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700898 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700899
900 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700901bad:
Sujithcbe61d82009-02-09 13:27:12 +0530902 if (ah)
903 ath9k_hw_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700904 if (status)
905 *status = ecode;
Sujithf1dc5602008-10-29 10:16:30 +0530906
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700907 return NULL;
908}
909
Sujithcbe61d82009-02-09 13:27:12 +0530910static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530911 struct ath9k_channel *chan)
912{
913 u32 synthDelay;
914
915 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530916 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530917 synthDelay = (4 * synthDelay) / 22;
918 else
919 synthDelay /= 10;
920
921 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
922
923 udelay(synthDelay + BASE_ACTIVATE_DELAY);
924}
925
Sujithcbe61d82009-02-09 13:27:12 +0530926static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530927{
928 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
929 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
930
931 REG_WRITE(ah, AR_QOS_NO_ACK,
932 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
933 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
934 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
935
936 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
937 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
938 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
939 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
940 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
941}
942
Sujithcbe61d82009-02-09 13:27:12 +0530943static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530944 struct ath9k_channel *chan)
945{
946 u32 pll;
947
948 if (AR_SREV_9100(ah)) {
949 if (chan && IS_CHAN_5GHZ(chan))
950 pll = 0x1450;
951 else
952 pll = 0x1458;
953 } else {
954 if (AR_SREV_9280_10_OR_LATER(ah)) {
955 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
956
957 if (chan && IS_CHAN_HALF_RATE(chan))
958 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
959 else if (chan && IS_CHAN_QUARTER_RATE(chan))
960 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
961
962 if (chan && IS_CHAN_5GHZ(chan)) {
963 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
964
965
966 if (AR_SREV_9280_20(ah)) {
967 if (((chan->channel % 20) == 0)
968 || ((chan->channel % 10) == 0))
969 pll = 0x2850;
970 else
971 pll = 0x142c;
972 }
973 } else {
974 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
975 }
976
977 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
978
979 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
980
981 if (chan && IS_CHAN_HALF_RATE(chan))
982 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
983 else if (chan && IS_CHAN_QUARTER_RATE(chan))
984 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
985
986 if (chan && IS_CHAN_5GHZ(chan))
987 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
988 else
989 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
990 } else {
991 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
992
993 if (chan && IS_CHAN_HALF_RATE(chan))
994 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
995 else if (chan && IS_CHAN_QUARTER_RATE(chan))
996 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
997
998 if (chan && IS_CHAN_5GHZ(chan))
999 pll |= SM(0xa, AR_RTC_PLL_DIV);
1000 else
1001 pll |= SM(0xb, AR_RTC_PLL_DIV);
1002 }
1003 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001004 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301005
1006 udelay(RTC_PLL_SETTLE_DELAY);
1007
1008 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1009}
1010
Sujithcbe61d82009-02-09 13:27:12 +05301011static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301012{
Sujithf1dc5602008-10-29 10:16:30 +05301013 int rx_chainmask, tx_chainmask;
1014
Sujith2660b812009-02-09 13:27:26 +05301015 rx_chainmask = ah->rxchainmask;
1016 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301017
1018 switch (rx_chainmask) {
1019 case 0x5:
1020 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1021 AR_PHY_SWAP_ALT_CHAIN);
1022 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301023 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301024 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1025 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1026 break;
1027 }
1028 case 0x1:
1029 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301030 case 0x7:
1031 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1032 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1033 break;
1034 default:
1035 break;
1036 }
1037
1038 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1039 if (tx_chainmask == 0x5) {
1040 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1041 AR_PHY_SWAP_ALT_CHAIN);
1042 }
1043 if (AR_SREV_9100(ah))
1044 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1045 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1046}
1047
Sujithcbe61d82009-02-09 13:27:12 +05301048static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001049 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301050{
Sujith2660b812009-02-09 13:27:26 +05301051 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301052 AR_IMR_TXURN |
1053 AR_IMR_RXERR |
1054 AR_IMR_RXORN |
1055 AR_IMR_BCNMISC;
1056
Sujith2660b812009-02-09 13:27:26 +05301057 if (ah->intr_mitigation)
1058 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301059 else
Sujith2660b812009-02-09 13:27:26 +05301060 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301061
Sujith2660b812009-02-09 13:27:26 +05301062 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301063
Colin McCabed97809d2008-12-01 13:38:55 -08001064 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301065 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301066
Sujith2660b812009-02-09 13:27:26 +05301067 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301068 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1069
1070 if (!AR_SREV_9100(ah)) {
1071 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1072 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1073 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1074 }
1075}
1076
Sujithcbe61d82009-02-09 13:27:12 +05301077static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301078{
Sujithf1dc5602008-10-29 10:16:30 +05301079 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Sujith04bd4632008-11-28 22:18:05 +05301080 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301081 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301082 return false;
1083 } else {
1084 REG_RMW_FIELD(ah, AR_TIME_OUT,
1085 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301086 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301087 return true;
1088 }
1089}
1090
Sujithcbe61d82009-02-09 13:27:12 +05301091static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301092{
Sujithf1dc5602008-10-29 10:16:30 +05301093 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Sujith04bd4632008-11-28 22:18:05 +05301094 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301095 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301096 return false;
1097 } else {
1098 REG_RMW_FIELD(ah, AR_TIME_OUT,
1099 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301100 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301101 return true;
1102 }
1103}
1104
Sujithcbe61d82009-02-09 13:27:12 +05301105static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301106{
Sujithf1dc5602008-10-29 10:16:30 +05301107 if (tu > 0xFFFF) {
1108 DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301109 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301110 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301111 return false;
1112 } else {
1113 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301114 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301115 return true;
1116 }
1117}
1118
Sujithcbe61d82009-02-09 13:27:12 +05301119static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301120{
Sujith2660b812009-02-09 13:27:26 +05301121 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1122 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301123
Sujith2660b812009-02-09 13:27:26 +05301124 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301125 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301126 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1127 if (ah->slottime != (u32) -1)
1128 ath9k_hw_setslottime(ah, ah->slottime);
1129 if (ah->acktimeout != (u32) -1)
1130 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1131 if (ah->ctstimeout != (u32) -1)
1132 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1133 if (ah->globaltxtimeout != (u32) -1)
1134 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301135}
1136
1137const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1138{
1139 return vendorid == ATHEROS_VENDOR_ID ?
1140 ath9k_hw_devname(devid) : NULL;
1141}
1142
Sujithcbe61d82009-02-09 13:27:12 +05301143void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001144{
1145 if (!AR_SREV_9100(ah))
1146 ath9k_hw_ani_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147
Sujithf1dc5602008-10-29 10:16:30 +05301148 ath9k_hw_rfdetach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001149 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1150 kfree(ah);
1151}
1152
Sujithcbe61d82009-02-09 13:27:12 +05301153struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001154{
Sujithcbe61d82009-02-09 13:27:12 +05301155 struct ath_hw *ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156
Sujithf1dc5602008-10-29 10:16:30 +05301157 switch (devid) {
1158 case AR5416_DEVID_PCI:
1159 case AR5416_DEVID_PCIE:
Gabor Juhos0c1aa492009-01-14 20:17:12 +01001160 case AR5416_AR9100_DEVID:
Sujithf1dc5602008-10-29 10:16:30 +05301161 case AR9160_DEVID_PCI:
1162 case AR9280_DEVID_PCI:
1163 case AR9280_DEVID_PCIE:
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301164 case AR9285_DEVID_PCIE:
Sujithcbe61d82009-02-09 13:27:12 +05301165 ah = ath9k_hw_do_attach(devid, sc, error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001166 break;
Sujithf1dc5602008-10-29 10:16:30 +05301167 default:
Sujithf1dc5602008-10-29 10:16:30 +05301168 *error = -ENXIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001169 break;
1170 }
1171
Sujithf1dc5602008-10-29 10:16:30 +05301172 return ah;
1173}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001174
Sujithf1dc5602008-10-29 10:16:30 +05301175/*******/
1176/* INI */
1177/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001178
Sujithcbe61d82009-02-09 13:27:12 +05301179static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301180 struct ath9k_channel *chan)
1181{
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301182 /*
1183 * Set the RX_ABORT and RX_DIS and clear if off only after
1184 * RXE is set for MAC. This prevents frames with corrupted
1185 * descriptor status.
1186 */
1187 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1188
1189
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001190 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301191 AR_SREV_9280_10_OR_LATER(ah))
1192 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001193
Sujithf1dc5602008-10-29 10:16:30 +05301194 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1195}
1196
Sujithcbe61d82009-02-09 13:27:12 +05301197static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301198 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301199 u32 reg, u32 value)
1200{
1201 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1202
Sujithd535a422009-02-09 13:27:06 +05301203 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301204 case AR9280_DEVID_PCI:
1205 if (reg == 0x7894) {
1206 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1207 "ini VAL: %x EEPROM: %x\n", value,
1208 (pBase->version & 0xff));
1209
1210 if ((pBase->version & 0xff) > 0x0a) {
1211 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1212 "PWDCLKIND: %d\n",
1213 pBase->pwdclkind);
1214 value &= ~AR_AN_TOP2_PWDCLKIND;
1215 value |= AR_AN_TOP2_PWDCLKIND &
1216 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1217 } else {
1218 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1219 "PWDCLKIND Earlier Rev\n");
1220 }
1221
1222 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1223 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001224 }
Sujithf1dc5602008-10-29 10:16:30 +05301225 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001226 }
1227
Sujithf1dc5602008-10-29 10:16:30 +05301228 return value;
1229}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001230
Sujithcbe61d82009-02-09 13:27:12 +05301231static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301232 struct ar5416_eeprom_def *pEepData,
1233 u32 reg, u32 value)
1234{
Sujith2660b812009-02-09 13:27:26 +05301235 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301236 return value;
1237 else
1238 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1239}
1240
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301241static void ath9k_olc_init(struct ath_hw *ah)
1242{
1243 u32 i;
1244
1245 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1246 ah->originalGain[i] =
1247 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1248 AR_PHY_TX_GAIN);
1249 ah->PDADCdelta = 0;
1250}
1251
Sujithcbe61d82009-02-09 13:27:12 +05301252static int ath9k_hw_process_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301253 struct ath9k_channel *chan,
1254 enum ath9k_ht_macmode macmode)
1255{
1256 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001257 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301258 u32 modesIndex, freqIndex;
1259 int status;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001260
Sujithf1dc5602008-10-29 10:16:30 +05301261 switch (chan->chanmode) {
1262 case CHANNEL_A:
1263 case CHANNEL_A_HT20:
1264 modesIndex = 1;
1265 freqIndex = 1;
1266 break;
1267 case CHANNEL_A_HT40PLUS:
1268 case CHANNEL_A_HT40MINUS:
1269 modesIndex = 2;
1270 freqIndex = 1;
1271 break;
1272 case CHANNEL_G:
1273 case CHANNEL_G_HT20:
1274 case CHANNEL_B:
1275 modesIndex = 4;
1276 freqIndex = 2;
1277 break;
1278 case CHANNEL_G_HT40PLUS:
1279 case CHANNEL_G_HT40MINUS:
1280 modesIndex = 3;
1281 freqIndex = 2;
1282 break;
1283
1284 default:
1285 return -EINVAL;
1286 }
1287
1288 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301289 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301290 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301291
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001292 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301293 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301294 } else {
1295 struct ar5416IniArray temp;
1296 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301297 sizeof(u32) * ah->iniAddac.ia_rows *
1298 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301299
Sujith2660b812009-02-09 13:27:26 +05301300 memcpy(ah->addac5416_21,
1301 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301302
Sujith2660b812009-02-09 13:27:26 +05301303 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301304
Sujith2660b812009-02-09 13:27:26 +05301305 temp.ia_array = ah->addac5416_21;
1306 temp.ia_columns = ah->iniAddac.ia_columns;
1307 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301308 REG_WRITE_ARRAY(&temp, 1, regWrites);
1309 }
1310
1311 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1312
Sujith2660b812009-02-09 13:27:26 +05301313 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1314 u32 reg = INI_RA(&ah->iniModes, i, 0);
1315 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301316
Sujithf1dc5602008-10-29 10:16:30 +05301317 REG_WRITE(ah, reg, val);
1318
1319 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301320 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301321 udelay(100);
1322 }
1323
1324 DO_DELAY(regWrites);
1325 }
1326
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301327 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301328 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301329
Senthil Balasubramanian4e845162009-03-06 11:24:10 +05301330 if (AR_SREV_9280(ah) || (AR_SREV_9285(ah) &&
1331 AR_SREV_9285_12_OR_LATER(ah)))
Sujith2660b812009-02-09 13:27:26 +05301332 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301333
Sujith2660b812009-02-09 13:27:26 +05301334 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1335 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1336 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301337
1338 REG_WRITE(ah, reg, val);
1339
1340 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301341 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301342 udelay(100);
1343 }
1344
1345 DO_DELAY(regWrites);
1346 }
1347
1348 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1349
1350 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301351 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301352 regWrites);
1353 }
1354
1355 ath9k_hw_override_ini(ah, chan);
1356 ath9k_hw_set_regs(ah, chan, macmode);
1357 ath9k_hw_init_chain_masks(ah);
1358
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301359 if (OLC_FOR_AR9280_20_LATER)
1360 ath9k_olc_init(ah);
1361
Sujithf74df6f2009-02-09 13:27:24 +05301362 status = ah->eep_ops->set_txpower(ah, chan,
1363 ath9k_regd_get_ctl(ah, chan),
1364 channel->max_antenna_gain * 2,
1365 channel->max_power * 2,
1366 min((u32) MAX_RATE_POWER,
1367 (u32) ah->regulatory.power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301368 if (status != 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001369 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05301370 "error init'ing transmit power\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001371 return -EIO;
1372 }
1373
Sujithf1dc5602008-10-29 10:16:30 +05301374 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1375 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +05301376 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001377 return -EIO;
1378 }
1379
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001380 return 0;
1381}
1382
Sujithf1dc5602008-10-29 10:16:30 +05301383/****************************************/
1384/* Reset and Channel Switching Routines */
1385/****************************************/
1386
Sujithcbe61d82009-02-09 13:27:12 +05301387static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301388{
1389 u32 rfMode = 0;
1390
1391 if (chan == NULL)
1392 return;
1393
1394 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1395 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1396
1397 if (!AR_SREV_9280_10_OR_LATER(ah))
1398 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1399 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1400
1401 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1402 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1403
1404 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1405}
1406
Sujithcbe61d82009-02-09 13:27:12 +05301407static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301408{
1409 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1410}
1411
Sujithcbe61d82009-02-09 13:27:12 +05301412static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301413{
1414 u32 regval;
1415
1416 regval = REG_READ(ah, AR_AHB_MODE);
1417 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1418
1419 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1420 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1421
Sujith2660b812009-02-09 13:27:26 +05301422 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301423
1424 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1425 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1426
1427 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1428
1429 if (AR_SREV_9285(ah)) {
1430 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1431 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1432 } else {
1433 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1434 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1435 }
1436}
1437
Sujithcbe61d82009-02-09 13:27:12 +05301438static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301439{
1440 u32 val;
1441
1442 val = REG_READ(ah, AR_STA_ID1);
1443 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1444 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001445 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301446 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1447 | AR_STA_ID1_KSRCH_MODE);
1448 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1449 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001450 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001451 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301452 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1453 | AR_STA_ID1_KSRCH_MODE);
1454 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1455 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001456 case NL80211_IFTYPE_STATION:
1457 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301458 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1459 break;
1460 }
1461}
1462
Sujithcbe61d82009-02-09 13:27:12 +05301463static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001464 u32 coef_scaled,
1465 u32 *coef_mantissa,
1466 u32 *coef_exponent)
1467{
1468 u32 coef_exp, coef_man;
1469
1470 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1471 if ((coef_scaled >> coef_exp) & 0x1)
1472 break;
1473
1474 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1475
1476 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1477
1478 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1479 *coef_exponent = coef_exp - 16;
1480}
1481
Sujithcbe61d82009-02-09 13:27:12 +05301482static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301483 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001484{
1485 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1486 u32 clockMhzScaled = 0x64000000;
1487 struct chan_centers centers;
1488
1489 if (IS_CHAN_HALF_RATE(chan))
1490 clockMhzScaled = clockMhzScaled >> 1;
1491 else if (IS_CHAN_QUARTER_RATE(chan))
1492 clockMhzScaled = clockMhzScaled >> 2;
1493
1494 ath9k_hw_get_channel_centers(ah, chan, &centers);
1495 coef_scaled = clockMhzScaled / centers.synth_center;
1496
1497 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1498 &ds_coef_exp);
1499
1500 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1501 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1502 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1503 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1504
1505 coef_scaled = (9 * coef_scaled) / 10;
1506
1507 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1508 &ds_coef_exp);
1509
1510 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1511 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1512 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1513 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1514}
1515
Sujithcbe61d82009-02-09 13:27:12 +05301516static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301517{
1518 u32 rst_flags;
1519 u32 tmpReg;
1520
Sujith70768492009-02-16 13:23:12 +05301521 if (AR_SREV_9100(ah)) {
1522 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1523 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1524 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1525 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1526 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1527 }
1528
Sujithf1dc5602008-10-29 10:16:30 +05301529 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1530 AR_RTC_FORCE_WAKE_ON_INT);
1531
1532 if (AR_SREV_9100(ah)) {
1533 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1534 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1535 } else {
1536 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1537 if (tmpReg &
1538 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1539 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1540 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1541 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1542 } else {
1543 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1544 }
1545
1546 rst_flags = AR_RTC_RC_MAC_WARM;
1547 if (type == ATH9K_RESET_COLD)
1548 rst_flags |= AR_RTC_RC_MAC_COLD;
1549 }
1550
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001551 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301552 udelay(50);
1553
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001554 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301555 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +05301556 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301557 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301558 return false;
1559 }
1560
1561 if (!AR_SREV_9100(ah))
1562 REG_WRITE(ah, AR_RC, 0);
1563
1564 ath9k_hw_init_pll(ah, NULL);
1565
1566 if (AR_SREV_9100(ah))
1567 udelay(50);
1568
1569 return true;
1570}
1571
Sujithcbe61d82009-02-09 13:27:12 +05301572static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301573{
1574 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1575 AR_RTC_FORCE_WAKE_ON_INT);
1576
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001577 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301578 udelay(2);
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001579 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301580
1581 if (!ath9k_hw_wait(ah,
1582 AR_RTC_STATUS,
1583 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301584 AR_RTC_STATUS_ON,
1585 AH_WAIT_TIMEOUT)) {
Sujith04bd4632008-11-28 22:18:05 +05301586 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301587 return false;
1588 }
1589
1590 ath9k_hw_read_revisions(ah);
1591
1592 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1593}
1594
Sujithcbe61d82009-02-09 13:27:12 +05301595static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301596{
1597 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1598 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1599
1600 switch (type) {
1601 case ATH9K_RESET_POWER_ON:
1602 return ath9k_hw_set_reset_power_on(ah);
1603 break;
1604 case ATH9K_RESET_WARM:
1605 case ATH9K_RESET_COLD:
1606 return ath9k_hw_set_reset(ah, type);
1607 break;
1608 default:
1609 return false;
1610 }
1611}
1612
Sujithcbe61d82009-02-09 13:27:12 +05301613static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +05301614 enum ath9k_ht_macmode macmode)
1615{
1616 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301617 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301618
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301619 if (AR_SREV_9285_10_OR_LATER(ah))
1620 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1621 AR_PHY_FC_ENABLE_DAC_FIFO);
1622
Sujithf1dc5602008-10-29 10:16:30 +05301623 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301624 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301625
1626 if (IS_CHAN_HT40(chan)) {
1627 phymode |= AR_PHY_FC_DYN2040_EN;
1628
1629 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1630 (chan->chanmode == CHANNEL_G_HT40PLUS))
1631 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1632
Sujith2660b812009-02-09 13:27:26 +05301633 if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
Sujithf1dc5602008-10-29 10:16:30 +05301634 phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1635 }
1636 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1637
1638 ath9k_hw_set11nmac2040(ah, macmode);
1639
1640 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1641 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1642}
1643
Sujithcbe61d82009-02-09 13:27:12 +05301644static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301645 struct ath9k_channel *chan)
1646{
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301647 if (OLC_FOR_AR9280_20_LATER) {
1648 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1649 return false;
1650 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301651 return false;
1652
1653 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1654 return false;
1655
Sujith2660b812009-02-09 13:27:26 +05301656 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301657 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301658 ath9k_hw_set_rfmode(ah, chan);
1659
1660 return true;
1661}
1662
Sujithcbe61d82009-02-09 13:27:12 +05301663static bool ath9k_hw_channel_change(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301664 struct ath9k_channel *chan,
1665 enum ath9k_ht_macmode macmode)
1666{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001667 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301668 u32 synthDelay, qnum;
1669
1670 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1671 if (ath9k_hw_numtxpending(ah, qnum)) {
1672 DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301673 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301674 return false;
1675 }
1676 }
1677
1678 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1679 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301680 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Sujith04bd4632008-11-28 22:18:05 +05301681 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
1682 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301683 return false;
1684 }
1685
1686 ath9k_hw_set_regs(ah, chan, macmode);
1687
1688 if (AR_SREV_9280_10_OR_LATER(ah)) {
1689 if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
1690 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301691 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301692 return false;
1693 }
1694 } else {
1695 if (!(ath9k_hw_set_channel(ah, chan))) {
1696 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301697 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301698 return false;
1699 }
1700 }
1701
Sujithf74df6f2009-02-09 13:27:24 +05301702 if (ah->eep_ops->set_txpower(ah, chan,
1703 ath9k_regd_get_ctl(ah, chan),
1704 channel->max_antenna_gain * 2,
1705 channel->max_power * 2,
1706 min((u32) MAX_RATE_POWER,
1707 (u32) ah->regulatory.power_limit)) != 0) {
Sujithf1dc5602008-10-29 10:16:30 +05301708 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +05301709 "error init'ing transmit power\n");
Sujithf1dc5602008-10-29 10:16:30 +05301710 return false;
1711 }
1712
1713 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301714 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301715 synthDelay = (4 * synthDelay) / 22;
1716 else
1717 synthDelay /= 10;
1718
1719 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1720
1721 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1722
1723 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1724 ath9k_hw_set_delta_slope(ah, chan);
1725
1726 if (AR_SREV_9280_10_OR_LATER(ah))
1727 ath9k_hw_9280_spur_mitigate(ah, chan);
1728 else
1729 ath9k_hw_spur_mitigate(ah, chan);
1730
1731 if (!chan->oneTimeCalsDone)
1732 chan->oneTimeCalsDone = true;
1733
1734 return true;
1735}
1736
Sujithcbe61d82009-02-09 13:27:12 +05301737static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001738{
1739 int bb_spur = AR_NO_SPUR;
1740 int freq;
1741 int bin, cur_bin;
1742 int bb_spur_off, spur_subchannel_sd;
1743 int spur_freq_sd;
1744 int spur_delta_phase;
1745 int denominator;
1746 int upper, lower, cur_vit_mask;
1747 int tmp, newVal;
1748 int i;
1749 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1750 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1751 };
1752 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1753 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1754 };
1755 int inc[4] = { 0, 100, 0, 0 };
1756 struct chan_centers centers;
1757
1758 int8_t mask_m[123];
1759 int8_t mask_p[123];
1760 int8_t mask_amt;
1761 int tmp_mask;
1762 int cur_bb_spur;
1763 bool is2GHz = IS_CHAN_2GHZ(chan);
1764
1765 memset(&mask_m, 0, sizeof(int8_t) * 123);
1766 memset(&mask_p, 0, sizeof(int8_t) * 123);
1767
1768 ath9k_hw_get_channel_centers(ah, chan, &centers);
1769 freq = centers.synth_center;
1770
Sujith2660b812009-02-09 13:27:26 +05301771 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001772 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301773 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001774
1775 if (is2GHz)
1776 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1777 else
1778 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1779
1780 if (AR_NO_SPUR == cur_bb_spur)
1781 break;
1782 cur_bb_spur = cur_bb_spur - freq;
1783
1784 if (IS_CHAN_HT40(chan)) {
1785 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1786 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1787 bb_spur = cur_bb_spur;
1788 break;
1789 }
1790 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1791 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1792 bb_spur = cur_bb_spur;
1793 break;
1794 }
1795 }
1796
1797 if (AR_NO_SPUR == bb_spur) {
1798 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1799 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1800 return;
1801 } else {
1802 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1803 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1804 }
1805
1806 bin = bb_spur * 320;
1807
1808 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1809
1810 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1811 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1812 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1813 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1814 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1815
1816 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1817 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1818 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1819 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1820 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1821 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1822
1823 if (IS_CHAN_HT40(chan)) {
1824 if (bb_spur < 0) {
1825 spur_subchannel_sd = 1;
1826 bb_spur_off = bb_spur + 10;
1827 } else {
1828 spur_subchannel_sd = 0;
1829 bb_spur_off = bb_spur - 10;
1830 }
1831 } else {
1832 spur_subchannel_sd = 0;
1833 bb_spur_off = bb_spur;
1834 }
1835
1836 if (IS_CHAN_HT40(chan))
1837 spur_delta_phase =
1838 ((bb_spur * 262144) /
1839 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1840 else
1841 spur_delta_phase =
1842 ((bb_spur * 524288) /
1843 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1844
1845 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1846 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1847
1848 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1849 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1850 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1851 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1852
1853 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1854 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1855
1856 cur_bin = -6000;
1857 upper = bin + 100;
1858 lower = bin - 100;
1859
1860 for (i = 0; i < 4; i++) {
1861 int pilot_mask = 0;
1862 int chan_mask = 0;
1863 int bp = 0;
1864 for (bp = 0; bp < 30; bp++) {
1865 if ((cur_bin > lower) && (cur_bin < upper)) {
1866 pilot_mask = pilot_mask | 0x1 << bp;
1867 chan_mask = chan_mask | 0x1 << bp;
1868 }
1869 cur_bin += 100;
1870 }
1871 cur_bin += inc[i];
1872 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
1873 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
1874 }
1875
1876 cur_vit_mask = 6100;
1877 upper = bin + 120;
1878 lower = bin - 120;
1879
1880 for (i = 0; i < 123; i++) {
1881 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001882
1883 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001884 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001885
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001886 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887 mask_amt = 1;
1888 else
1889 mask_amt = 0;
1890 if (cur_vit_mask < 0)
1891 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
1892 else
1893 mask_p[cur_vit_mask / 100] = mask_amt;
1894 }
1895 cur_vit_mask -= 100;
1896 }
1897
1898 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
1899 | (mask_m[48] << 26) | (mask_m[49] << 24)
1900 | (mask_m[50] << 22) | (mask_m[51] << 20)
1901 | (mask_m[52] << 18) | (mask_m[53] << 16)
1902 | (mask_m[54] << 14) | (mask_m[55] << 12)
1903 | (mask_m[56] << 10) | (mask_m[57] << 8)
1904 | (mask_m[58] << 6) | (mask_m[59] << 4)
1905 | (mask_m[60] << 2) | (mask_m[61] << 0);
1906 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
1907 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
1908
1909 tmp_mask = (mask_m[31] << 28)
1910 | (mask_m[32] << 26) | (mask_m[33] << 24)
1911 | (mask_m[34] << 22) | (mask_m[35] << 20)
1912 | (mask_m[36] << 18) | (mask_m[37] << 16)
1913 | (mask_m[48] << 14) | (mask_m[39] << 12)
1914 | (mask_m[40] << 10) | (mask_m[41] << 8)
1915 | (mask_m[42] << 6) | (mask_m[43] << 4)
1916 | (mask_m[44] << 2) | (mask_m[45] << 0);
1917 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
1918 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
1919
1920 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
1921 | (mask_m[18] << 26) | (mask_m[18] << 24)
1922 | (mask_m[20] << 22) | (mask_m[20] << 20)
1923 | (mask_m[22] << 18) | (mask_m[22] << 16)
1924 | (mask_m[24] << 14) | (mask_m[24] << 12)
1925 | (mask_m[25] << 10) | (mask_m[26] << 8)
1926 | (mask_m[27] << 6) | (mask_m[28] << 4)
1927 | (mask_m[29] << 2) | (mask_m[30] << 0);
1928 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
1929 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
1930
1931 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
1932 | (mask_m[2] << 26) | (mask_m[3] << 24)
1933 | (mask_m[4] << 22) | (mask_m[5] << 20)
1934 | (mask_m[6] << 18) | (mask_m[7] << 16)
1935 | (mask_m[8] << 14) | (mask_m[9] << 12)
1936 | (mask_m[10] << 10) | (mask_m[11] << 8)
1937 | (mask_m[12] << 6) | (mask_m[13] << 4)
1938 | (mask_m[14] << 2) | (mask_m[15] << 0);
1939 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
1940 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
1941
1942 tmp_mask = (mask_p[15] << 28)
1943 | (mask_p[14] << 26) | (mask_p[13] << 24)
1944 | (mask_p[12] << 22) | (mask_p[11] << 20)
1945 | (mask_p[10] << 18) | (mask_p[9] << 16)
1946 | (mask_p[8] << 14) | (mask_p[7] << 12)
1947 | (mask_p[6] << 10) | (mask_p[5] << 8)
1948 | (mask_p[4] << 6) | (mask_p[3] << 4)
1949 | (mask_p[2] << 2) | (mask_p[1] << 0);
1950 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
1951 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1952
1953 tmp_mask = (mask_p[30] << 28)
1954 | (mask_p[29] << 26) | (mask_p[28] << 24)
1955 | (mask_p[27] << 22) | (mask_p[26] << 20)
1956 | (mask_p[25] << 18) | (mask_p[24] << 16)
1957 | (mask_p[23] << 14) | (mask_p[22] << 12)
1958 | (mask_p[21] << 10) | (mask_p[20] << 8)
1959 | (mask_p[19] << 6) | (mask_p[18] << 4)
1960 | (mask_p[17] << 2) | (mask_p[16] << 0);
1961 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
1962 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1963
1964 tmp_mask = (mask_p[45] << 28)
1965 | (mask_p[44] << 26) | (mask_p[43] << 24)
1966 | (mask_p[42] << 22) | (mask_p[41] << 20)
1967 | (mask_p[40] << 18) | (mask_p[39] << 16)
1968 | (mask_p[38] << 14) | (mask_p[37] << 12)
1969 | (mask_p[36] << 10) | (mask_p[35] << 8)
1970 | (mask_p[34] << 6) | (mask_p[33] << 4)
1971 | (mask_p[32] << 2) | (mask_p[31] << 0);
1972 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
1973 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1974
1975 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
1976 | (mask_p[59] << 26) | (mask_p[58] << 24)
1977 | (mask_p[57] << 22) | (mask_p[56] << 20)
1978 | (mask_p[55] << 18) | (mask_p[54] << 16)
1979 | (mask_p[53] << 14) | (mask_p[52] << 12)
1980 | (mask_p[51] << 10) | (mask_p[50] << 8)
1981 | (mask_p[49] << 6) | (mask_p[48] << 4)
1982 | (mask_p[47] << 2) | (mask_p[46] << 0);
1983 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
1984 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1985}
1986
Sujithcbe61d82009-02-09 13:27:12 +05301987static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988{
1989 int bb_spur = AR_NO_SPUR;
1990 int bin, cur_bin;
1991 int spur_freq_sd;
1992 int spur_delta_phase;
1993 int denominator;
1994 int upper, lower, cur_vit_mask;
1995 int tmp, new;
1996 int i;
1997 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1998 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1999 };
2000 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2001 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2002 };
2003 int inc[4] = { 0, 100, 0, 0 };
2004
2005 int8_t mask_m[123];
2006 int8_t mask_p[123];
2007 int8_t mask_amt;
2008 int tmp_mask;
2009 int cur_bb_spur;
2010 bool is2GHz = IS_CHAN_2GHZ(chan);
2011
2012 memset(&mask_m, 0, sizeof(int8_t) * 123);
2013 memset(&mask_p, 0, sizeof(int8_t) * 123);
2014
2015 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302016 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 if (AR_NO_SPUR == cur_bb_spur)
2018 break;
2019 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2020 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2021 bb_spur = cur_bb_spur;
2022 break;
2023 }
2024 }
2025
2026 if (AR_NO_SPUR == bb_spur)
2027 return;
2028
2029 bin = bb_spur * 32;
2030
2031 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2032 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2033 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2034 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2035 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2036
2037 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2038
2039 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2040 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2041 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2042 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2043 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2044 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2045
2046 spur_delta_phase = ((bb_spur * 524288) / 100) &
2047 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2048
2049 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2050 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2051
2052 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2053 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2054 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2055 REG_WRITE(ah, AR_PHY_TIMING11, new);
2056
2057 cur_bin = -6000;
2058 upper = bin + 100;
2059 lower = bin - 100;
2060
2061 for (i = 0; i < 4; i++) {
2062 int pilot_mask = 0;
2063 int chan_mask = 0;
2064 int bp = 0;
2065 for (bp = 0; bp < 30; bp++) {
2066 if ((cur_bin > lower) && (cur_bin < upper)) {
2067 pilot_mask = pilot_mask | 0x1 << bp;
2068 chan_mask = chan_mask | 0x1 << bp;
2069 }
2070 cur_bin += 100;
2071 }
2072 cur_bin += inc[i];
2073 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2074 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2075 }
2076
2077 cur_vit_mask = 6100;
2078 upper = bin + 120;
2079 lower = bin - 120;
2080
2081 for (i = 0; i < 123; i++) {
2082 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002083
2084 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002085 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002086
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002087 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088 mask_amt = 1;
2089 else
2090 mask_amt = 0;
2091 if (cur_vit_mask < 0)
2092 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2093 else
2094 mask_p[cur_vit_mask / 100] = mask_amt;
2095 }
2096 cur_vit_mask -= 100;
2097 }
2098
2099 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2100 | (mask_m[48] << 26) | (mask_m[49] << 24)
2101 | (mask_m[50] << 22) | (mask_m[51] << 20)
2102 | (mask_m[52] << 18) | (mask_m[53] << 16)
2103 | (mask_m[54] << 14) | (mask_m[55] << 12)
2104 | (mask_m[56] << 10) | (mask_m[57] << 8)
2105 | (mask_m[58] << 6) | (mask_m[59] << 4)
2106 | (mask_m[60] << 2) | (mask_m[61] << 0);
2107 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2108 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2109
2110 tmp_mask = (mask_m[31] << 28)
2111 | (mask_m[32] << 26) | (mask_m[33] << 24)
2112 | (mask_m[34] << 22) | (mask_m[35] << 20)
2113 | (mask_m[36] << 18) | (mask_m[37] << 16)
2114 | (mask_m[48] << 14) | (mask_m[39] << 12)
2115 | (mask_m[40] << 10) | (mask_m[41] << 8)
2116 | (mask_m[42] << 6) | (mask_m[43] << 4)
2117 | (mask_m[44] << 2) | (mask_m[45] << 0);
2118 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2119 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2120
2121 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2122 | (mask_m[18] << 26) | (mask_m[18] << 24)
2123 | (mask_m[20] << 22) | (mask_m[20] << 20)
2124 | (mask_m[22] << 18) | (mask_m[22] << 16)
2125 | (mask_m[24] << 14) | (mask_m[24] << 12)
2126 | (mask_m[25] << 10) | (mask_m[26] << 8)
2127 | (mask_m[27] << 6) | (mask_m[28] << 4)
2128 | (mask_m[29] << 2) | (mask_m[30] << 0);
2129 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2130 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2131
2132 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2133 | (mask_m[2] << 26) | (mask_m[3] << 24)
2134 | (mask_m[4] << 22) | (mask_m[5] << 20)
2135 | (mask_m[6] << 18) | (mask_m[7] << 16)
2136 | (mask_m[8] << 14) | (mask_m[9] << 12)
2137 | (mask_m[10] << 10) | (mask_m[11] << 8)
2138 | (mask_m[12] << 6) | (mask_m[13] << 4)
2139 | (mask_m[14] << 2) | (mask_m[15] << 0);
2140 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2141 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2142
2143 tmp_mask = (mask_p[15] << 28)
2144 | (mask_p[14] << 26) | (mask_p[13] << 24)
2145 | (mask_p[12] << 22) | (mask_p[11] << 20)
2146 | (mask_p[10] << 18) | (mask_p[9] << 16)
2147 | (mask_p[8] << 14) | (mask_p[7] << 12)
2148 | (mask_p[6] << 10) | (mask_p[5] << 8)
2149 | (mask_p[4] << 6) | (mask_p[3] << 4)
2150 | (mask_p[2] << 2) | (mask_p[1] << 0);
2151 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2152 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2153
2154 tmp_mask = (mask_p[30] << 28)
2155 | (mask_p[29] << 26) | (mask_p[28] << 24)
2156 | (mask_p[27] << 22) | (mask_p[26] << 20)
2157 | (mask_p[25] << 18) | (mask_p[24] << 16)
2158 | (mask_p[23] << 14) | (mask_p[22] << 12)
2159 | (mask_p[21] << 10) | (mask_p[20] << 8)
2160 | (mask_p[19] << 6) | (mask_p[18] << 4)
2161 | (mask_p[17] << 2) | (mask_p[16] << 0);
2162 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2163 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2164
2165 tmp_mask = (mask_p[45] << 28)
2166 | (mask_p[44] << 26) | (mask_p[43] << 24)
2167 | (mask_p[42] << 22) | (mask_p[41] << 20)
2168 | (mask_p[40] << 18) | (mask_p[39] << 16)
2169 | (mask_p[38] << 14) | (mask_p[37] << 12)
2170 | (mask_p[36] << 10) | (mask_p[35] << 8)
2171 | (mask_p[34] << 6) | (mask_p[33] << 4)
2172 | (mask_p[32] << 2) | (mask_p[31] << 0);
2173 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2174 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2175
2176 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2177 | (mask_p[59] << 26) | (mask_p[58] << 24)
2178 | (mask_p[57] << 22) | (mask_p[56] << 20)
2179 | (mask_p[55] << 18) | (mask_p[54] << 16)
2180 | (mask_p[53] << 14) | (mask_p[52] << 12)
2181 | (mask_p[51] << 10) | (mask_p[50] << 8)
2182 | (mask_p[49] << 6) | (mask_p[48] << 4)
2183 | (mask_p[47] << 2) | (mask_p[46] << 0);
2184 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2185 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2186}
2187
Sujithcbe61d82009-02-09 13:27:12 +05302188int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002189 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002190{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002191 u32 saveLedState;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002192 struct ath_softc *sc = ah->ah_sc;
Sujith2660b812009-02-09 13:27:26 +05302193 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194 u32 saveDefAntenna;
2195 u32 macStaId1;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002196 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197
Sujith2660b812009-02-09 13:27:26 +05302198 ah->extprotspacing = sc->ht_extprotspacing;
2199 ah->txchainmask = sc->tx_chainmask;
2200 ah->rxchainmask = sc->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002201
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302202 if (AR_SREV_9285(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302203 ah->txchainmask &= 0x1;
2204 ah->rxchainmask &= 0x1;
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302205 } else if (AR_SREV_9280(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302206 ah->txchainmask &= 0x3;
2207 ah->rxchainmask &= 0x3;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 }
2209
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002210 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2211 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002212
2213 if (curchan)
2214 ath9k_hw_getnf(ah, curchan);
2215
2216 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302217 (ah->chip_fullsleep != true) &&
2218 (ah->curchan != NULL) &&
2219 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302221 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222 (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
Sujith2660b812009-02-09 13:27:26 +05302223 !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002225 if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
Sujith2660b812009-02-09 13:27:26 +05302226 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002228 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229 }
2230 }
2231
2232 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2233 if (saveDefAntenna == 0)
2234 saveDefAntenna = 1;
2235
2236 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2237
2238 saveLedState = REG_READ(ah, AR_CFG_LED) &
2239 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2240 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2241
2242 ath9k_hw_mark_phy_inactive(ah);
2243
2244 if (!ath9k_hw_chip_reset(ah, chan)) {
Sujith04bd4632008-11-28 22:18:05 +05302245 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002246 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002247 }
2248
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302249 if (AR_SREV_9280_10_OR_LATER(ah))
2250 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002252 r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
2253 if (r)
2254 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002256 /* Setup MFP options for CCMP */
2257 if (AR_SREV_9280_20_OR_LATER(ah)) {
2258 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2259 * frames when constructing CCMP AAD. */
2260 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2261 0xc7ff);
2262 ah->sw_mgmt_crypto = false;
2263 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2264 /* Disable hardware crypto for management frames */
2265 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2266 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2267 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2268 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2269 ah->sw_mgmt_crypto = true;
2270 } else
2271 ah->sw_mgmt_crypto = true;
2272
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2274 ath9k_hw_set_delta_slope(ah, chan);
2275
2276 if (AR_SREV_9280_10_OR_LATER(ah))
2277 ath9k_hw_9280_spur_mitigate(ah, chan);
2278 else
2279 ath9k_hw_spur_mitigate(ah, chan);
2280
Sujithd6509152009-03-13 08:56:05 +05302281 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282
2283 ath9k_hw_decrease_chain_power(ah, chan);
2284
Sujithba52da52009-02-09 13:27:10 +05302285 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
2286 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287 | macStaId1
2288 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302289 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302290 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302291 | ah->sta_id1_defaults);
2292 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002293
Sujithba52da52009-02-09 13:27:10 +05302294 REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
2295 REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296
2297 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2298
Sujithba52da52009-02-09 13:27:10 +05302299 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
2300 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
2301 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
2303 REG_WRITE(ah, AR_ISR, ~0);
2304
2305 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2306
2307 if (AR_SREV_9280_10_OR_LATER(ah)) {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002308 if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
2309 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310 } else {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002311 if (!(ath9k_hw_set_channel(ah, chan)))
2312 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 }
2314
2315 for (i = 0; i < AR_NUM_DCU; i++)
2316 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2317
Sujith2660b812009-02-09 13:27:26 +05302318 ah->intr_txqs = 0;
2319 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320 ath9k_hw_resettxqueue(ah, i);
2321
Sujith2660b812009-02-09 13:27:26 +05302322 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323 ath9k_hw_init_qos(ah);
2324
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302325#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302326 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302327 ath9k_enable_rfkill(ah);
2328#endif
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329 ath9k_hw_init_user_settings(ah);
2330
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331 REG_WRITE(ah, AR_STA_ID1,
2332 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2333
2334 ath9k_hw_set_dma(ah);
2335
2336 REG_WRITE(ah, AR_OBS, 8);
2337
Sujith2660b812009-02-09 13:27:26 +05302338 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339
2340 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2341 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2342 }
2343
2344 ath9k_hw_init_bb(ah, chan);
2345
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002346 if (!ath9k_hw_init_cal(ah, chan))
2347 return -EIO;;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348
Sujith2660b812009-02-09 13:27:26 +05302349 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2351 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2352 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2353 }
2354
2355 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2356
2357 if (AR_SREV_9100(ah)) {
2358 u32 mask;
2359 mask = REG_READ(ah, AR_CFG);
2360 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2361 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302362 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363 } else {
2364 mask =
2365 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2366 REG_WRITE(ah, AR_CFG, mask);
2367 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302368 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002369 }
2370 } else {
2371#ifdef __BIG_ENDIAN
2372 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2373#endif
2374 }
2375
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002376 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002377}
2378
Sujithf1dc5602008-10-29 10:16:30 +05302379/************************/
2380/* Key Cache Management */
2381/************************/
2382
Sujithcbe61d82009-02-09 13:27:12 +05302383bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002384{
Sujithf1dc5602008-10-29 10:16:30 +05302385 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002386
Sujith2660b812009-02-09 13:27:26 +05302387 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302388 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302389 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390 return false;
2391 }
2392
Sujithf1dc5602008-10-29 10:16:30 +05302393 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
Sujithf1dc5602008-10-29 10:16:30 +05302395 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2396 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2397 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2398 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2399 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2400 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2401 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2402 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2403
2404 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2405 u16 micentry = entry + 64;
2406
2407 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2408 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2409 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2410 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2411
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412 }
2413
Sujith2660b812009-02-09 13:27:26 +05302414 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302415 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002416
2417 return true;
2418}
2419
Sujithcbe61d82009-02-09 13:27:12 +05302420bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002421{
Sujithf1dc5602008-10-29 10:16:30 +05302422 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002423
Sujith2660b812009-02-09 13:27:26 +05302424 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302425 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302426 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428 }
2429
Sujithf1dc5602008-10-29 10:16:30 +05302430 if (mac != NULL) {
2431 macHi = (mac[5] << 8) | mac[4];
2432 macLo = (mac[3] << 24) |
2433 (mac[2] << 16) |
2434 (mac[1] << 8) |
2435 mac[0];
2436 macLo >>= 1;
2437 macLo |= (macHi & 1) << 31;
2438 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002439 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302440 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441 }
Sujithf1dc5602008-10-29 10:16:30 +05302442 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2443 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444
2445 return true;
2446}
2447
Sujithcbe61d82009-02-09 13:27:12 +05302448bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302449 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002450 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451{
Sujith2660b812009-02-09 13:27:26 +05302452 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05302453 u32 key0, key1, key2, key3, key4;
2454 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455
Sujithf1dc5602008-10-29 10:16:30 +05302456 if (entry >= pCap->keycache_size) {
2457 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302458 "entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302459 return false;
2460 }
2461
2462 switch (k->kv_type) {
2463 case ATH9K_CIPHER_AES_OCB:
2464 keyType = AR_KEYTABLE_TYPE_AES;
2465 break;
2466 case ATH9K_CIPHER_AES_CCM:
2467 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2468 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302469 "AES-CCM not supported by mac rev 0x%x\n",
Sujithd535a422009-02-09 13:27:06 +05302470 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 return false;
2472 }
Sujithf1dc5602008-10-29 10:16:30 +05302473 keyType = AR_KEYTABLE_TYPE_CCM;
2474 break;
2475 case ATH9K_CIPHER_TKIP:
2476 keyType = AR_KEYTABLE_TYPE_TKIP;
2477 if (ATH9K_IS_MIC_ENABLED(ah)
2478 && entry + 64 >= pCap->keycache_size) {
2479 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302480 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002481 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002482 }
Sujithf1dc5602008-10-29 10:16:30 +05302483 break;
2484 case ATH9K_CIPHER_WEP:
2485 if (k->kv_len < LEN_WEP40) {
2486 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302487 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302488 return false;
2489 }
2490 if (k->kv_len <= LEN_WEP40)
2491 keyType = AR_KEYTABLE_TYPE_40;
2492 else if (k->kv_len <= LEN_WEP104)
2493 keyType = AR_KEYTABLE_TYPE_104;
2494 else
2495 keyType = AR_KEYTABLE_TYPE_128;
2496 break;
2497 case ATH9K_CIPHER_CLR:
2498 keyType = AR_KEYTABLE_TYPE_CLR;
2499 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002500 default:
Sujithf1dc5602008-10-29 10:16:30 +05302501 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302502 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002503 return false;
2504 }
Sujithf1dc5602008-10-29 10:16:30 +05302505
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002506 key0 = get_unaligned_le32(k->kv_val + 0);
2507 key1 = get_unaligned_le16(k->kv_val + 4);
2508 key2 = get_unaligned_le32(k->kv_val + 6);
2509 key3 = get_unaligned_le16(k->kv_val + 10);
2510 key4 = get_unaligned_le32(k->kv_val + 12);
Sujithf1dc5602008-10-29 10:16:30 +05302511 if (k->kv_len <= LEN_WEP104)
2512 key4 &= 0xff;
2513
Jouni Malinen672903b2009-03-02 15:06:31 +02002514 /*
2515 * Note: Key cache registers access special memory area that requires
2516 * two 32-bit writes to actually update the values in the internal
2517 * memory. Consequently, the exact order and pairs used here must be
2518 * maintained.
2519 */
2520
Sujithf1dc5602008-10-29 10:16:30 +05302521 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2522 u16 micentry = entry + 64;
2523
Jouni Malinen672903b2009-03-02 15:06:31 +02002524 /*
2525 * Write inverted key[47:0] first to avoid Michael MIC errors
2526 * on frames that could be sent or received at the same time.
2527 * The correct key will be written in the end once everything
2528 * else is ready.
2529 */
Sujithf1dc5602008-10-29 10:16:30 +05302530 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2531 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002532
2533 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302534 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2535 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002536
2537 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302538 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2539 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002540
2541 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302542 (void) ath9k_hw_keysetmac(ah, entry, mac);
2543
Sujith2660b812009-02-09 13:27:26 +05302544 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002545 /*
2546 * TKIP uses two key cache entries:
2547 * Michael MIC TX/RX keys in the same key cache entry
2548 * (idx = main index + 64):
2549 * key0 [31:0] = RX key [31:0]
2550 * key1 [15:0] = TX key [31:16]
2551 * key1 [31:16] = reserved
2552 * key2 [31:0] = RX key [63:32]
2553 * key3 [15:0] = TX key [15:0]
2554 * key3 [31:16] = reserved
2555 * key4 [31:0] = TX key [63:32]
2556 */
Sujithf1dc5602008-10-29 10:16:30 +05302557 u32 mic0, mic1, mic2, mic3, mic4;
2558
2559 mic0 = get_unaligned_le32(k->kv_mic + 0);
2560 mic2 = get_unaligned_le32(k->kv_mic + 4);
2561 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2562 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2563 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002564
2565 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302566 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2567 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002568
2569 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302570 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2571 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002572
2573 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302574 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2575 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2576 AR_KEYTABLE_TYPE_CLR);
2577
2578 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002579 /*
2580 * TKIP uses four key cache entries (two for group
2581 * keys):
2582 * Michael MIC TX/RX keys are in different key cache
2583 * entries (idx = main index + 64 for TX and
2584 * main index + 32 + 96 for RX):
2585 * key0 [31:0] = TX/RX MIC key [31:0]
2586 * key1 [31:0] = reserved
2587 * key2 [31:0] = TX/RX MIC key [63:32]
2588 * key3 [31:0] = reserved
2589 * key4 [31:0] = reserved
2590 *
2591 * Upper layer code will call this function separately
2592 * for TX and RX keys when these registers offsets are
2593 * used.
2594 */
Sujithf1dc5602008-10-29 10:16:30 +05302595 u32 mic0, mic2;
2596
2597 mic0 = get_unaligned_le32(k->kv_mic + 0);
2598 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002599
2600 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302601 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2602 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002603
2604 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302605 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2606 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002607
2608 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302609 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2610 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2611 AR_KEYTABLE_TYPE_CLR);
2612 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002613
2614 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302615 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2616 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002617
2618 /*
2619 * Write the correct (un-inverted) key[47:0] last to enable
2620 * TKIP now that all other registers are set with correct
2621 * values.
2622 */
Sujithf1dc5602008-10-29 10:16:30 +05302623 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2624 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2625 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002626 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302627 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2628 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002629
2630 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302631 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2632 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002633
2634 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302635 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2636 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2637
Jouni Malinen672903b2009-03-02 15:06:31 +02002638 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302639 (void) ath9k_hw_keysetmac(ah, entry, mac);
2640 }
2641
Sujithf1dc5602008-10-29 10:16:30 +05302642 return true;
2643}
2644
Sujithcbe61d82009-02-09 13:27:12 +05302645bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302646{
Sujith2660b812009-02-09 13:27:26 +05302647 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302648 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2649 if (val & AR_KEYTABLE_VALID)
2650 return true;
2651 }
2652 return false;
2653}
2654
2655/******************************/
2656/* Power Management (Chipset) */
2657/******************************/
2658
Sujithcbe61d82009-02-09 13:27:12 +05302659static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302660{
2661 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2662 if (setChip) {
2663 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2664 AR_RTC_FORCE_WAKE_EN);
2665 if (!AR_SREV_9100(ah))
2666 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2667
Gabor Juhosd03a66c2009-01-14 20:17:09 +01002668 REG_CLR_BIT(ah, (AR_RTC_RESET),
Sujithf1dc5602008-10-29 10:16:30 +05302669 AR_RTC_RESET_EN);
2670 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002671}
2672
Sujithcbe61d82009-02-09 13:27:12 +05302673static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002674{
Sujithf1dc5602008-10-29 10:16:30 +05302675 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2676 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302677 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002678
Sujithf1dc5602008-10-29 10:16:30 +05302679 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2680 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2681 AR_RTC_FORCE_WAKE_ON_INT);
2682 } else {
2683 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2684 AR_RTC_FORCE_WAKE_EN);
2685 }
2686 }
2687}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002688
Sujithcbe61d82009-02-09 13:27:12 +05302689static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302690{
2691 u32 val;
2692 int i;
2693
2694 if (setChip) {
2695 if ((REG_READ(ah, AR_RTC_STATUS) &
2696 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2697 if (ath9k_hw_set_reset_reg(ah,
2698 ATH9K_RESET_POWER_ON) != true) {
2699 return false;
2700 }
2701 }
2702 if (AR_SREV_9100(ah))
2703 REG_SET_BIT(ah, AR_RTC_RESET,
2704 AR_RTC_RESET_EN);
2705
2706 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2707 AR_RTC_FORCE_WAKE_EN);
2708 udelay(50);
2709
2710 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2711 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2712 if (val == AR_RTC_STATUS_ON)
2713 break;
2714 udelay(50);
2715 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2716 AR_RTC_FORCE_WAKE_EN);
2717 }
2718 if (i == 0) {
2719 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302720 "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302721 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002722 }
2723 }
2724
Sujithf1dc5602008-10-29 10:16:30 +05302725 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2726
2727 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002728}
2729
Sujithcbe61d82009-02-09 13:27:12 +05302730bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302731{
Sujithcbe61d82009-02-09 13:27:12 +05302732 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302733 static const char *modes[] = {
2734 "AWAKE",
2735 "FULL-SLEEP",
2736 "NETWORK SLEEP",
2737 "UNDEFINED"
2738 };
Sujithf1dc5602008-10-29 10:16:30 +05302739
Sujith04bd4632008-11-28 22:18:05 +05302740 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
Sujith2660b812009-02-09 13:27:26 +05302741 modes[ah->power_mode], modes[mode],
Sujithf1dc5602008-10-29 10:16:30 +05302742 setChip ? "set chip " : "");
2743
2744 switch (mode) {
2745 case ATH9K_PM_AWAKE:
2746 status = ath9k_hw_set_power_awake(ah, setChip);
2747 break;
2748 case ATH9K_PM_FULL_SLEEP:
2749 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302750 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302751 break;
2752 case ATH9K_PM_NETWORK_SLEEP:
2753 ath9k_set_power_network_sleep(ah, setChip);
2754 break;
2755 default:
2756 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302757 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302758 return false;
2759 }
Sujith2660b812009-02-09 13:27:26 +05302760 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302761
2762 return status;
2763}
2764
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002765/*
2766 * Helper for ASPM support.
2767 *
2768 * Disable PLL when in L0s as well as receiver clock when in L1.
2769 * This power saving option must be enabled through the SerDes.
2770 *
2771 * Programming the SerDes must go through the same 288 bit serial shift
2772 * register as the other analog registers. Hence the 9 writes.
2773 */
Sujithcbe61d82009-02-09 13:27:12 +05302774void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
Sujithf1dc5602008-10-29 10:16:30 +05302775{
Sujithf1dc5602008-10-29 10:16:30 +05302776 u8 i;
2777
Sujith2660b812009-02-09 13:27:26 +05302778 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302779 return;
2780
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002781 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302782 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302783 return;
2784
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002785 /* Nothing to do on restore for 11N */
Sujithf1dc5602008-10-29 10:16:30 +05302786 if (restore)
2787 return;
2788
2789 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002790 /*
2791 * AR9280 2.0 or later chips use SerDes values from the
2792 * initvals.h initialized depending on chipset during
2793 * ath9k_hw_do_attach()
2794 */
Sujith2660b812009-02-09 13:27:26 +05302795 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2796 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2797 INI_RA(&ah->iniPcieSerdes, i, 1));
Sujithf1dc5602008-10-29 10:16:30 +05302798 }
Sujithf1dc5602008-10-29 10:16:30 +05302799 } else if (AR_SREV_9280(ah) &&
Sujithd535a422009-02-09 13:27:06 +05302800 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
Sujithf1dc5602008-10-29 10:16:30 +05302801 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2802 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2803
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002804 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302805 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2806 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2807 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2808
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002809 /* Shut off CLKREQ active in L1 */
Sujith2660b812009-02-09 13:27:26 +05302810 if (ah->config.pcie_clock_req)
Sujithf1dc5602008-10-29 10:16:30 +05302811 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
2812 else
2813 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
2814
2815 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2816 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2817 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
2818
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002819 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302820 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2821
Sujithf1dc5602008-10-29 10:16:30 +05302822 } else {
2823 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
2824 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002825
2826 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302827 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
2828 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
2829 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002830
2831 /*
2832 * Ignore ah->ah_config.pcie_clock_req setting for
2833 * pre-AR9280 11n
2834 */
Sujithf1dc5602008-10-29 10:16:30 +05302835 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002836
Sujithf1dc5602008-10-29 10:16:30 +05302837 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2838 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2839 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002840
2841 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302842 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2843 }
2844
Luis R. Rodriguez6d08b9b2009-02-10 15:35:27 -08002845 udelay(1000);
2846
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002847 /* set bit 19 to allow forcing of pcie core into L1 state */
Sujithf1dc5602008-10-29 10:16:30 +05302848 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2849
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002850 /* Several PCIe massages to ensure proper behaviour */
Sujith2660b812009-02-09 13:27:26 +05302851 if (ah->config.pcie_waen) {
2852 REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
Sujithf1dc5602008-10-29 10:16:30 +05302853 } else {
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302854 if (AR_SREV_9285(ah))
2855 REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002856 /*
2857 * On AR9280 chips bit 22 of 0x4004 needs to be set to
2858 * otherwise card may disappear.
2859 */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302860 else if (AR_SREV_9280(ah))
2861 REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302862 else
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302863 REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302864 }
2865}
2866
2867/**********************/
2868/* Interrupt Handling */
2869/**********************/
2870
Sujithcbe61d82009-02-09 13:27:12 +05302871bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002872{
2873 u32 host_isr;
2874
2875 if (AR_SREV_9100(ah))
2876 return true;
2877
2878 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
2879 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
2880 return true;
2881
2882 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
2883 if ((host_isr & AR_INTR_SYNC_DEFAULT)
2884 && (host_isr != AR_INTR_SPURIOUS))
2885 return true;
2886
2887 return false;
2888}
2889
Sujithcbe61d82009-02-09 13:27:12 +05302890bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002891{
2892 u32 isr = 0;
2893 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05302894 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002895 u32 sync_cause = 0;
2896 bool fatal_int = false;
2897
2898 if (!AR_SREV_9100(ah)) {
2899 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
2900 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
2901 == AR_RTC_STATUS_ON) {
2902 isr = REG_READ(ah, AR_ISR);
2903 }
2904 }
2905
Sujithf1dc5602008-10-29 10:16:30 +05302906 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
2907 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002908
2909 *masked = 0;
2910
2911 if (!isr && !sync_cause)
2912 return false;
2913 } else {
2914 *masked = 0;
2915 isr = REG_READ(ah, AR_ISR);
2916 }
2917
2918 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002919 if (isr & AR_ISR_BCNMISC) {
2920 u32 isr2;
2921 isr2 = REG_READ(ah, AR_ISR_S2);
2922 if (isr2 & AR_ISR_S2_TIM)
2923 mask2 |= ATH9K_INT_TIM;
2924 if (isr2 & AR_ISR_S2_DTIM)
2925 mask2 |= ATH9K_INT_DTIM;
2926 if (isr2 & AR_ISR_S2_DTIMSYNC)
2927 mask2 |= ATH9K_INT_DTIMSYNC;
2928 if (isr2 & (AR_ISR_S2_CABEND))
2929 mask2 |= ATH9K_INT_CABEND;
2930 if (isr2 & AR_ISR_S2_GTT)
2931 mask2 |= ATH9K_INT_GTT;
2932 if (isr2 & AR_ISR_S2_CST)
2933 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05302934 if (isr2 & AR_ISR_S2_TSFOOR)
2935 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936 }
2937
2938 isr = REG_READ(ah, AR_ISR_RAC);
2939 if (isr == 0xffffffff) {
2940 *masked = 0;
2941 return false;
2942 }
2943
2944 *masked = isr & ATH9K_INT_COMMON;
2945
Sujith2660b812009-02-09 13:27:26 +05302946 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
2948 *masked |= ATH9K_INT_RX;
2949 }
2950
2951 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
2952 *masked |= ATH9K_INT_RX;
2953 if (isr &
2954 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
2955 AR_ISR_TXEOL)) {
2956 u32 s0_s, s1_s;
2957
2958 *masked |= ATH9K_INT_TX;
2959
2960 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05302961 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
2962 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002963
2964 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05302965 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
2966 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002967 }
2968
2969 if (isr & AR_ISR_RXORN) {
2970 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302971 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002972 }
2973
2974 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05302975 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002976 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
2977 if (isr5 & AR_ISR_S5_TIM_TIMER)
2978 *masked |= ATH9K_INT_TIM_TIMER;
2979 }
2980 }
2981
2982 *masked |= mask2;
2983 }
Sujithf1dc5602008-10-29 10:16:30 +05302984
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002985 if (AR_SREV_9100(ah))
2986 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302987
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002988 if (sync_cause) {
2989 fatal_int =
2990 (sync_cause &
2991 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
2992 ? true : false;
2993
2994 if (fatal_int) {
2995 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2996 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302997 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002998 }
2999 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3000 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05303001 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003002 }
3003 }
3004 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3005 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05303006 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003007 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
3008 REG_WRITE(ah, AR_RC, 0);
3009 *masked |= ATH9K_INT_FATAL;
3010 }
3011 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3012 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05303013 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003014 }
3015
3016 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3017 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3018 }
Sujithf1dc5602008-10-29 10:16:30 +05303019
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003020 return true;
3021}
3022
Sujithcbe61d82009-02-09 13:27:12 +05303023enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003024{
Sujith2660b812009-02-09 13:27:26 +05303025 return ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003026}
3027
Sujithcbe61d82009-02-09 13:27:12 +05303028enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003029{
Sujith2660b812009-02-09 13:27:26 +05303030 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003031 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303032 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003033
Sujith04bd4632008-11-28 22:18:05 +05303034 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003035
3036 if (omask & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05303037 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003038 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3039 (void) REG_READ(ah, AR_IER);
3040 if (!AR_SREV_9100(ah)) {
3041 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3042 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3043
3044 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3045 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3046 }
3047 }
3048
3049 mask = ints & ATH9K_INT_COMMON;
3050 mask2 = 0;
3051
3052 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303053 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003054 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303055 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003056 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303057 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003058 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303059 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003060 mask |= AR_IMR_TXEOL;
3061 }
3062 if (ints & ATH9K_INT_RX) {
3063 mask |= AR_IMR_RXERR;
Sujith2660b812009-02-09 13:27:26 +05303064 if (ah->intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003065 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3066 else
3067 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303068 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003069 mask |= AR_IMR_GENTMR;
3070 }
3071
3072 if (ints & (ATH9K_INT_BMISC)) {
3073 mask |= AR_IMR_BCNMISC;
3074 if (ints & ATH9K_INT_TIM)
3075 mask2 |= AR_IMR_S2_TIM;
3076 if (ints & ATH9K_INT_DTIM)
3077 mask2 |= AR_IMR_S2_DTIM;
3078 if (ints & ATH9K_INT_DTIMSYNC)
3079 mask2 |= AR_IMR_S2_DTIMSYNC;
3080 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303081 mask2 |= AR_IMR_S2_CABEND;
3082 if (ints & ATH9K_INT_TSFOOR)
3083 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003084 }
3085
3086 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3087 mask |= AR_IMR_BCNMISC;
3088 if (ints & ATH9K_INT_GTT)
3089 mask2 |= AR_IMR_S2_GTT;
3090 if (ints & ATH9K_INT_CST)
3091 mask2 |= AR_IMR_S2_CST;
3092 }
3093
Sujith04bd4632008-11-28 22:18:05 +05303094 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003095 REG_WRITE(ah, AR_IMR, mask);
3096 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3097 AR_IMR_S2_DTIM |
3098 AR_IMR_S2_DTIMSYNC |
3099 AR_IMR_S2_CABEND |
3100 AR_IMR_S2_CABTO |
3101 AR_IMR_S2_TSFOOR |
3102 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3103 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303104 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003105
Sujith60b67f52008-08-07 10:52:38 +05303106 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003107 if (ints & ATH9K_INT_TIM_TIMER)
3108 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3109 else
3110 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3111 }
3112
3113 if (ints & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05303114 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003115 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3116 if (!AR_SREV_9100(ah)) {
3117 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3118 AR_INTR_MAC_IRQ);
3119 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3120
3121
3122 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3123 AR_INTR_SYNC_DEFAULT);
3124 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3125 AR_INTR_SYNC_DEFAULT);
3126 }
3127 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3128 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3129 }
3130
3131 return omask;
3132}
3133
Sujithf1dc5602008-10-29 10:16:30 +05303134/*******************/
3135/* Beacon Handling */
3136/*******************/
3137
Sujithcbe61d82009-02-09 13:27:12 +05303138void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003139{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003140 int flags = 0;
3141
Sujith2660b812009-02-09 13:27:26 +05303142 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003143
Sujith2660b812009-02-09 13:27:26 +05303144 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003145 case NL80211_IFTYPE_STATION:
3146 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003147 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3148 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3149 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3150 flags |= AR_TBTT_TIMER_EN;
3151 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003152 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003153 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003154 REG_SET_BIT(ah, AR_TXCFG,
3155 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3156 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3157 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303158 (ah->atim_window ? ah->
3159 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003160 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003161 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003162 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3163 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3164 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303165 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303166 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003167 REG_WRITE(ah, AR_NEXT_SWBA,
3168 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303169 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303170 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003171 flags |=
3172 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3173 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003174 default:
3175 DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
3176 "%s: unsupported opmode: %d\n",
Sujith2660b812009-02-09 13:27:26 +05303177 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003178 return;
3179 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003180 }
3181
3182 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3183 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3184 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3185 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3186
3187 beacon_period &= ~ATH9K_BEACON_ENA;
3188 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
3189 beacon_period &= ~ATH9K_BEACON_RESET_TSF;
3190 ath9k_hw_reset_tsf(ah);
3191 }
3192
3193 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3194}
3195
Sujithcbe61d82009-02-09 13:27:12 +05303196void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303197 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003198{
3199 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303200 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003201
3202 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3203
3204 REG_WRITE(ah, AR_BEACON_PERIOD,
3205 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3206 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3207 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3208
3209 REG_RMW_FIELD(ah, AR_RSSI_THR,
3210 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3211
3212 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3213
3214 if (bs->bs_sleepduration > beaconintval)
3215 beaconintval = bs->bs_sleepduration;
3216
3217 dtimperiod = bs->bs_dtimperiod;
3218 if (bs->bs_sleepduration > dtimperiod)
3219 dtimperiod = bs->bs_sleepduration;
3220
3221 if (beaconintval == dtimperiod)
3222 nextTbtt = bs->bs_nextdtim;
3223 else
3224 nextTbtt = bs->bs_nexttbtt;
3225
Sujith04bd4632008-11-28 22:18:05 +05303226 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3227 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3228 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3229 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003230
3231 REG_WRITE(ah, AR_NEXT_DTIM,
3232 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3233 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3234
3235 REG_WRITE(ah, AR_SLEEP1,
3236 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3237 | AR_SLEEP1_ASSUME_DTIM);
3238
Sujith60b67f52008-08-07 10:52:38 +05303239 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003240 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3241 else
3242 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3243
3244 REG_WRITE(ah, AR_SLEEP2,
3245 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3246
3247 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3248 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3249
3250 REG_SET_BIT(ah, AR_TIMER_MODE,
3251 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3252 AR_DTIM_TIMER_EN);
3253
Sujith4af9cf42009-02-12 10:06:47 +05303254 /* TSF Out of Range Threshold */
3255 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003256}
3257
Sujithf1dc5602008-10-29 10:16:30 +05303258/*******************/
3259/* HW Capabilities */
3260/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003261
Sujithcbe61d82009-02-09 13:27:12 +05303262bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003263{
Sujith2660b812009-02-09 13:27:26 +05303264 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05303265 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003266
Sujithf74df6f2009-02-09 13:27:24 +05303267 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Sujithd6bad492009-02-09 13:27:08 +05303268 ah->regulatory.current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303269
Sujithf74df6f2009-02-09 13:27:24 +05303270 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303271 if (AR_SREV_9285_10_OR_LATER(ah))
3272 eeval |= AR9285_RDEXT_DEFAULT;
Sujithd6bad492009-02-09 13:27:08 +05303273 ah->regulatory.current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303274
Sujithf74df6f2009-02-09 13:27:24 +05303275 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303276
Sujith2660b812009-02-09 13:27:26 +05303277 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303278 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Sujithd6bad492009-02-09 13:27:08 +05303279 if (ah->regulatory.current_rd == 0x64 ||
3280 ah->regulatory.current_rd == 0x65)
3281 ah->regulatory.current_rd += 5;
3282 else if (ah->regulatory.current_rd == 0x41)
3283 ah->regulatory.current_rd = 0x43;
Sujithf1dc5602008-10-29 10:16:30 +05303284 DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
Sujithd6bad492009-02-09 13:27:08 +05303285 "regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003286 }
Sujithdc2222a2008-08-14 13:26:55 +05303287
Sujithf74df6f2009-02-09 13:27:24 +05303288 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303289 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003290
Sujithf1dc5602008-10-29 10:16:30 +05303291 if (eeval & AR5416_OPFLAGS_11A) {
3292 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303293 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303294 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3295 set_bit(ATH9K_MODE_11NA_HT20,
3296 pCap->wireless_modes);
3297 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3298 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3299 pCap->wireless_modes);
3300 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3301 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003302 }
3303 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003304 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003305
Sujithf1dc5602008-10-29 10:16:30 +05303306 if (eeval & AR5416_OPFLAGS_11G) {
3307 set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
3308 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303309 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303310 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3311 set_bit(ATH9K_MODE_11NG_HT20,
3312 pCap->wireless_modes);
3313 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3314 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3315 pCap->wireless_modes);
3316 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3317 pCap->wireless_modes);
3318 }
3319 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003320 }
Sujithf1dc5602008-10-29 10:16:30 +05303321
Sujithf74df6f2009-02-09 13:27:24 +05303322 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Sujith8147f5d2009-02-20 15:13:23 +05303323 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3324 !(eeval & AR5416_OPFLAGS_11A))
3325 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3326 else
3327 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303328
Sujithd535a422009-02-09 13:27:06 +05303329 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303330 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303331
3332 pCap->low_2ghz_chan = 2312;
3333 pCap->high_2ghz_chan = 2732;
3334
3335 pCap->low_5ghz_chan = 4920;
3336 pCap->high_5ghz_chan = 6100;
3337
3338 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3339 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3340 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3341
3342 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3343 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3344 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3345
3346 pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3347
Sujith2660b812009-02-09 13:27:26 +05303348 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303349 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3350 else
3351 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3352
3353 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3354 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3355 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3356 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3357
3358 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3359 pCap->total_queues =
3360 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3361 else
3362 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3363
3364 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3365 pCap->keycache_size =
3366 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3367 else
3368 pCap->keycache_size = AR_KEYTABLE_SIZE;
3369
3370 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3371 pCap->num_mr_retries = 4;
3372 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3373
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303374 if (AR_SREV_9285_10_OR_LATER(ah))
3375 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3376 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303377 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3378 else
3379 pCap->num_gpio_pins = AR_NUM_GPIO;
3380
3381 if (AR_SREV_9280_10_OR_LATER(ah)) {
3382 pCap->hw_caps |= ATH9K_HW_CAP_WOW;
3383 pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3384 } else {
3385 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
3386 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3387 }
3388
3389 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3390 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3391 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3392 } else {
3393 pCap->rts_aggr_limit = (8 * 1024);
3394 }
3395
3396 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3397
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303398#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303399 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3400 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3401 ah->rfkill_gpio =
3402 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3403 ah->rfkill_polarity =
3404 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303405
3406 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3407 }
3408#endif
3409
Sujithd535a422009-02-09 13:27:06 +05303410 if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
3411 (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
3412 (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
3413 (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
3414 (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
Sujithf1dc5602008-10-29 10:16:30 +05303415 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3416 else
3417 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3418
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303419 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303420 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3421 else
3422 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3423
Sujithd6bad492009-02-09 13:27:08 +05303424 if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303425 pCap->reg_cap =
3426 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3427 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3428 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3429 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3430 } else {
3431 pCap->reg_cap =
3432 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3433 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3434 }
3435
3436 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
3437
3438 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303439 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303440 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303441 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303442
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +05303443 if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303444 pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
Sujith2660b812009-02-09 13:27:26 +05303445 ah->btactive_gpio = 6;
3446 ah->wlanactive_gpio = 5;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303447 }
3448
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003449 return true;
3450}
3451
Sujithcbe61d82009-02-09 13:27:12 +05303452bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303453 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003454{
Sujithf1dc5602008-10-29 10:16:30 +05303455 switch (type) {
3456 case ATH9K_CAP_CIPHER:
3457 switch (capability) {
3458 case ATH9K_CIPHER_AES_CCM:
3459 case ATH9K_CIPHER_AES_OCB:
3460 case ATH9K_CIPHER_TKIP:
3461 case ATH9K_CIPHER_WEP:
3462 case ATH9K_CIPHER_MIC:
3463 case ATH9K_CIPHER_CLR:
3464 return true;
3465 default:
3466 return false;
3467 }
3468 case ATH9K_CAP_TKIP_MIC:
3469 switch (capability) {
3470 case 0:
3471 return true;
3472 case 1:
Sujith2660b812009-02-09 13:27:26 +05303473 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303474 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3475 false;
3476 }
3477 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303478 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303479 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303480 case ATH9K_CAP_DIVERSITY:
3481 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3482 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3483 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303484 case ATH9K_CAP_MCAST_KEYSRCH:
3485 switch (capability) {
3486 case 0:
3487 return true;
3488 case 1:
3489 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3490 return false;
3491 } else {
Sujith2660b812009-02-09 13:27:26 +05303492 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303493 AR_STA_ID1_MCAST_KSRCH) ? true :
3494 false;
3495 }
3496 }
3497 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303498 case ATH9K_CAP_TXPOW:
3499 switch (capability) {
3500 case 0:
3501 return 0;
3502 case 1:
Sujithd6bad492009-02-09 13:27:08 +05303503 *result = ah->regulatory.power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303504 return 0;
3505 case 2:
Sujithd6bad492009-02-09 13:27:08 +05303506 *result = ah->regulatory.max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303507 return 0;
3508 case 3:
Sujithd6bad492009-02-09 13:27:08 +05303509 *result = ah->regulatory.tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303510 return 0;
3511 }
3512 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303513 case ATH9K_CAP_DS:
3514 return (AR_SREV_9280_20_OR_LATER(ah) &&
3515 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3516 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303517 default:
3518 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003519 }
Sujithf1dc5602008-10-29 10:16:30 +05303520}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003521
Sujithcbe61d82009-02-09 13:27:12 +05303522bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303523 u32 capability, u32 setting, int *status)
3524{
Sujithf1dc5602008-10-29 10:16:30 +05303525 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003526
Sujithf1dc5602008-10-29 10:16:30 +05303527 switch (type) {
3528 case ATH9K_CAP_TKIP_MIC:
3529 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303530 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303531 AR_STA_ID1_CRPT_MIC_ENABLE;
3532 else
Sujith2660b812009-02-09 13:27:26 +05303533 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303534 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3535 return true;
3536 case ATH9K_CAP_DIVERSITY:
3537 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3538 if (setting)
3539 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3540 else
3541 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3542 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3543 return true;
3544 case ATH9K_CAP_MCAST_KEYSRCH:
3545 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303546 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303547 else
Sujith2660b812009-02-09 13:27:26 +05303548 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303549 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303550 default:
3551 return false;
3552 }
3553}
3554
3555/****************************/
3556/* GPIO / RFKILL / Antennae */
3557/****************************/
3558
Sujithcbe61d82009-02-09 13:27:12 +05303559static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303560 u32 gpio, u32 type)
3561{
3562 int addr;
3563 u32 gpio_shift, tmp;
3564
3565 if (gpio > 11)
3566 addr = AR_GPIO_OUTPUT_MUX3;
3567 else if (gpio > 5)
3568 addr = AR_GPIO_OUTPUT_MUX2;
3569 else
3570 addr = AR_GPIO_OUTPUT_MUX1;
3571
3572 gpio_shift = (gpio % 6) * 5;
3573
3574 if (AR_SREV_9280_20_OR_LATER(ah)
3575 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3576 REG_RMW(ah, addr, (type << gpio_shift),
3577 (0x1f << gpio_shift));
3578 } else {
3579 tmp = REG_READ(ah, addr);
3580 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3581 tmp &= ~(0x1f << gpio_shift);
3582 tmp |= (type << gpio_shift);
3583 REG_WRITE(ah, addr, tmp);
3584 }
3585}
3586
Sujithcbe61d82009-02-09 13:27:12 +05303587void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303588{
3589 u32 gpio_shift;
3590
Sujith2660b812009-02-09 13:27:26 +05303591 ASSERT(gpio < ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303592
3593 gpio_shift = gpio << 1;
3594
3595 REG_RMW(ah,
3596 AR_GPIO_OE_OUT,
3597 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3598 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3599}
3600
Sujithcbe61d82009-02-09 13:27:12 +05303601u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303602{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303603#define MS_REG_READ(x, y) \
3604 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3605
Sujith2660b812009-02-09 13:27:26 +05303606 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303607 return 0xffffffff;
3608
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303609 if (AR_SREV_9285_10_OR_LATER(ah))
3610 return MS_REG_READ(AR9285, gpio) != 0;
3611 else if (AR_SREV_9280_10_OR_LATER(ah))
3612 return MS_REG_READ(AR928X, gpio) != 0;
3613 else
3614 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303615}
3616
Sujithcbe61d82009-02-09 13:27:12 +05303617void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303618 u32 ah_signal_type)
3619{
3620 u32 gpio_shift;
3621
3622 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3623
3624 gpio_shift = 2 * gpio;
3625
3626 REG_RMW(ah,
3627 AR_GPIO_OE_OUT,
3628 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3629 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3630}
3631
Sujithcbe61d82009-02-09 13:27:12 +05303632void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303633{
3634 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3635 AR_GPIO_BIT(gpio));
3636}
3637
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303638#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujithcbe61d82009-02-09 13:27:12 +05303639void ath9k_enable_rfkill(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303640{
3641 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3642 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3643
3644 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
3645 AR_GPIO_INPUT_MUX2_RFSILENT);
3646
Sujith2660b812009-02-09 13:27:26 +05303647 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303648 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3649}
3650#endif
3651
Sujithcbe61d82009-02-09 13:27:12 +05303652u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303653{
3654 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3655}
3656
Sujithcbe61d82009-02-09 13:27:12 +05303657void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303658{
3659 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3660}
3661
Sujithcbe61d82009-02-09 13:27:12 +05303662bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303663 enum ath9k_ant_setting settings,
3664 struct ath9k_channel *chan,
3665 u8 *tx_chainmask,
3666 u8 *rx_chainmask,
3667 u8 *antenna_cfgd)
3668{
Sujithf1dc5602008-10-29 10:16:30 +05303669 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3670
3671 if (AR_SREV_9280(ah)) {
3672 if (!tx_chainmask_cfg) {
3673
3674 tx_chainmask_cfg = *tx_chainmask;
3675 rx_chainmask_cfg = *rx_chainmask;
3676 }
3677
3678 switch (settings) {
3679 case ATH9K_ANT_FIXED_A:
3680 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3681 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3682 *antenna_cfgd = true;
3683 break;
3684 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303685 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303686 ATH9K_ANTENNA1_CHAINMASK) {
3687 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3688 }
3689 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3690 *antenna_cfgd = true;
3691 break;
3692 case ATH9K_ANT_VARIABLE:
3693 *tx_chainmask = tx_chainmask_cfg;
3694 *rx_chainmask = rx_chainmask_cfg;
3695 *antenna_cfgd = true;
3696 break;
3697 default:
3698 break;
3699 }
3700 } else {
Sujith2660b812009-02-09 13:27:26 +05303701 ah->diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303702 }
3703
3704 return true;
3705}
3706
3707/*********************/
3708/* General Operation */
3709/*********************/
3710
Sujithcbe61d82009-02-09 13:27:12 +05303711u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303712{
3713 u32 bits = REG_READ(ah, AR_RX_FILTER);
3714 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3715
3716 if (phybits & AR_PHY_ERR_RADAR)
3717 bits |= ATH9K_RX_FILTER_PHYRADAR;
3718 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3719 bits |= ATH9K_RX_FILTER_PHYERR;
3720
3721 return bits;
3722}
3723
Sujithcbe61d82009-02-09 13:27:12 +05303724void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303725{
3726 u32 phybits;
3727
3728 REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
3729 phybits = 0;
3730 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3731 phybits |= AR_PHY_ERR_RADAR;
3732 if (bits & ATH9K_RX_FILTER_PHYERR)
3733 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3734 REG_WRITE(ah, AR_PHY_ERR, phybits);
3735
3736 if (phybits)
3737 REG_WRITE(ah, AR_RXCFG,
3738 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3739 else
3740 REG_WRITE(ah, AR_RXCFG,
3741 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3742}
3743
Sujithcbe61d82009-02-09 13:27:12 +05303744bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303745{
3746 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
3747}
3748
Sujithcbe61d82009-02-09 13:27:12 +05303749bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303750{
3751 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
3752 return false;
3753
3754 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3755}
3756
Sujithcbe61d82009-02-09 13:27:12 +05303757bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303758{
Sujith2660b812009-02-09 13:27:26 +05303759 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003760 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303761
Sujithd6bad492009-02-09 13:27:08 +05303762 ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303763
Sujithf74df6f2009-02-09 13:27:24 +05303764 if (ah->eep_ops->set_txpower(ah, chan,
3765 ath9k_regd_get_ctl(ah, chan),
3766 channel->max_antenna_gain * 2,
3767 channel->max_power * 2,
3768 min((u32) MAX_RATE_POWER,
3769 (u32) ah->regulatory.power_limit)) != 0)
Sujithf1dc5602008-10-29 10:16:30 +05303770 return false;
3771
3772 return true;
3773}
3774
Sujithcbe61d82009-02-09 13:27:12 +05303775void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05303776{
Sujithba52da52009-02-09 13:27:10 +05303777 memcpy(ah->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05303778}
3779
Sujithcbe61d82009-02-09 13:27:12 +05303780void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303781{
Sujith2660b812009-02-09 13:27:26 +05303782 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05303783}
3784
Sujithcbe61d82009-02-09 13:27:12 +05303785void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05303786{
3787 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
3788 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3789}
3790
Sujithba52da52009-02-09 13:27:10 +05303791void ath9k_hw_setbssidmask(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303792{
Sujithba52da52009-02-09 13:27:10 +05303793 REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
3794 REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Sujithf1dc5602008-10-29 10:16:30 +05303795}
3796
Sujithba52da52009-02-09 13:27:10 +05303797void ath9k_hw_write_associd(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303798{
Sujithba52da52009-02-09 13:27:10 +05303799 REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
3800 REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
3801 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05303802}
3803
Sujithcbe61d82009-02-09 13:27:12 +05303804u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303805{
3806 u64 tsf;
3807
3808 tsf = REG_READ(ah, AR_TSF_U32);
3809 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3810
3811 return tsf;
3812}
3813
Sujithcbe61d82009-02-09 13:27:12 +05303814void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003815{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003816 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01003817 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003818}
3819
Sujithcbe61d82009-02-09 13:27:12 +05303820void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303821{
3822 int count;
3823
3824 count = 0;
3825 while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
3826 count++;
3827 if (count > 10) {
3828 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05303829 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Sujithf1dc5602008-10-29 10:16:30 +05303830 break;
3831 }
3832 udelay(10);
3833 }
3834 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003835}
3836
Sujithcbe61d82009-02-09 13:27:12 +05303837bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003838{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003839 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303840 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003841 else
Sujith2660b812009-02-09 13:27:26 +05303842 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303843
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003844 return true;
3845}
3846
Sujithcbe61d82009-02-09 13:27:12 +05303847bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003848{
Sujithf1dc5602008-10-29 10:16:30 +05303849 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Sujith04bd4632008-11-28 22:18:05 +05303850 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05303851 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05303852 return false;
3853 } else {
3854 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05303855 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05303856 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003857 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003858}
3859
Sujithcbe61d82009-02-09 13:27:12 +05303860void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003861{
Sujithf1dc5602008-10-29 10:16:30 +05303862 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003863
Sujithf1dc5602008-10-29 10:16:30 +05303864 if (mode == ATH9K_HT_MACMODE_2040 &&
Sujith2660b812009-02-09 13:27:26 +05303865 !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303866 macmode = AR_2040_JOINED_RX_CLEAR;
3867 else
3868 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003869
Sujithf1dc5602008-10-29 10:16:30 +05303870 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003871}
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303872
3873/***************************/
3874/* Bluetooth Coexistence */
3875/***************************/
3876
Sujithcbe61d82009-02-09 13:27:12 +05303877void ath9k_hw_btcoex_enable(struct ath_hw *ah)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303878{
3879 /* connect bt_active to baseband */
3880 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3881 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
3882 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
3883
3884 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3885 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
3886
3887 /* Set input mux for bt_active to gpio pin */
3888 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
3889 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Sujith2660b812009-02-09 13:27:26 +05303890 ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303891
3892 /* Configure the desired gpio port for input */
Sujith2660b812009-02-09 13:27:26 +05303893 ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303894
3895 /* Configure the desired GPIO port for TX_FRAME output */
Sujith2660b812009-02-09 13:27:26 +05303896 ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303897 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
3898}