blob: 684517bb42d3e971f492fce038b06f83c99df274 [file] [log] [blame]
David Lopoaa69a802008-11-17 14:14:51 -08001/*
2 * ci13xxx_udc.h - structures, registers, and macros MIPS USB IP core
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Description: MIPS USB IP core family device controller
13 * Structures, registers and logging macros
14 */
15
16#ifndef _CI13XXX_h_
17#define _CI13XXX_h_
18
19/******************************************************************************
20 * DEFINE
21 *****************************************************************************/
Artem Leonenko0a313c42010-12-14 23:47:06 -080022#define CI13XXX_PAGE_SIZE 4096ul /* page size for TD's */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +053023#define ENDPT_MAX (32)
David Lopoaa69a802008-11-17 14:14:51 -080024#define CTRL_PAYLOAD_MAX (64)
25#define RX (0) /* similar to USB_DIR_OUT but can be used as an index */
26#define TX (1) /* similar to USB_DIR_IN but can be used as an index */
27
Ofir Cohena1c2a872011-12-14 10:26:34 +020028/* UDC private data:
29 * 16MSb - Vendor ID | 16 LSb Vendor private data
30 */
31#define CI13XX_REQ_VENDOR_ID(id) (id & 0xFFFF0000UL)
32
33/* MSM specific */
34#define MSM_PIPE_ID_MASK (0x1F)
35#define MSM_TX_PIPE_ID_OFS (16)
36#define MSM_SPS_MODE BIT(5)
37#define MSM_TBE BIT(6)
38#define MSM_ETD_TYPE BIT(1)
39#define MSM_ETD_IOC BIT(9)
40#define MSM_VENDOR_ID BIT(16)
41#define MSM_EP_PIPE_ID_RESET_VAL 0x1F001F
42
David Lopoaa69a802008-11-17 14:14:51 -080043/******************************************************************************
44 * STRUCTURES
45 *****************************************************************************/
46/* DMA layout of transfer descriptors */
47struct ci13xxx_td {
48 /* 0 */
49 u32 next;
50#define TD_TERMINATE BIT(0)
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +053051#define TD_ADDR_MASK (0xFFFFFFEUL << 5)
David Lopoaa69a802008-11-17 14:14:51 -080052 /* 1 */
53 u32 token;
54#define TD_STATUS (0x00FFUL << 0)
55#define TD_STATUS_TR_ERR BIT(3)
56#define TD_STATUS_DT_ERR BIT(5)
57#define TD_STATUS_HALTED BIT(6)
58#define TD_STATUS_ACTIVE BIT(7)
59#define TD_MULTO (0x0003UL << 10)
60#define TD_IOC BIT(15)
61#define TD_TOTAL_BYTES (0x7FFFUL << 16)
62 /* 2 */
63 u32 page[5];
64#define TD_CURR_OFFSET (0x0FFFUL << 0)
65#define TD_FRAME_NUM (0x07FFUL << 0)
66#define TD_RESERVED_MASK (0x0FFFUL << 0)
67} __attribute__ ((packed));
68
69/* DMA layout of queue heads */
70struct ci13xxx_qh {
71 /* 0 */
72 u32 cap;
73#define QH_IOS BIT(15)
74#define QH_MAX_PKT (0x07FFUL << 16)
75#define QH_ZLT BIT(29)
76#define QH_MULT (0x0003UL << 30)
77 /* 1 */
78 u32 curr;
79 /* 2 - 8 */
80 struct ci13xxx_td td;
81 /* 9 */
82 u32 RESERVED;
83 struct usb_ctrlrequest setup;
84} __attribute__ ((packed));
85
86/* Extension of usb_request */
87struct ci13xxx_req {
88 struct usb_request req;
89 unsigned map;
90 struct list_head queue;
91 struct ci13xxx_td *ptr;
92 dma_addr_t dma;
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +053093 struct ci13xxx_td *zptr;
94 dma_addr_t zdma;
David Lopoaa69a802008-11-17 14:14:51 -080095};
96
97/* Extension of usb_ep */
98struct ci13xxx_ep {
99 struct usb_ep ep;
David Brownac5d1542012-02-06 10:37:22 -0800100 const struct usb_endpoint_descriptor *desc;
David Lopoaa69a802008-11-17 14:14:51 -0800101 u8 dir;
102 u8 num;
103 u8 type;
104 char name[16];
105 struct {
106 struct list_head queue;
107 struct ci13xxx_qh *ptr;
108 dma_addr_t dma;
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530109 } qh;
David Lopoaa69a802008-11-17 14:14:51 -0800110 int wedge;
111
112 /* global resources */
113 spinlock_t *lock;
114 struct device *device;
115 struct dma_pool *td_pool;
Anji jonnala6fb918c2011-10-21 17:54:21 +0530116 unsigned long dTD_update_fail_count;
David Lopoaa69a802008-11-17 14:14:51 -0800117};
118
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530119struct ci13xxx;
120struct ci13xxx_udc_driver {
121 const char *name;
122 unsigned long flags;
123#define CI13XXX_REGS_SHARED BIT(0)
124#define CI13XXX_REQUIRE_TRANSCEIVER BIT(1)
125#define CI13XXX_PULLUP_ON_VBUS BIT(2)
126#define CI13XXX_DISABLE_STREAMING BIT(3)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127#define CI13XXX_ZERO_ITC BIT(4)
Vijayavardhan Vennapusad450cb02012-02-25 14:35:26 +0530128#define CI13XXX_IS_OTG BIT(5)
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530129
130#define CI13XXX_CONTROLLER_RESET_EVENT 0
Ofir Cohen06789f12012-01-16 09:43:13 +0200131#define CI13XXX_CONTROLLER_CONNECT_EVENT 1
Ofir Cohendca06cb2012-03-08 16:37:45 +0200132#define CI13XXX_CONTROLLER_SUSPEND_EVENT 2
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530133 void (*notify_event) (struct ci13xxx *udc, unsigned event);
134};
135
David Lopoaa69a802008-11-17 14:14:51 -0800136/* CI13XXX UDC descriptor & global resources */
137struct ci13xxx {
138 spinlock_t *lock; /* ctrl register bank access */
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530139 void __iomem *regs; /* registers address space */
David Lopoaa69a802008-11-17 14:14:51 -0800140
141 struct dma_pool *qh_pool; /* DMA pool for queue heads */
142 struct dma_pool *td_pool; /* DMA pool for transfer descs */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530143 struct usb_request *status; /* ep0 status request */
David Lopoaa69a802008-11-17 14:14:51 -0800144
145 struct usb_gadget gadget; /* USB slave device */
146 struct ci13xxx_ep ci13xxx_ep[ENDPT_MAX]; /* extended endpts */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530147 u32 ep0_dir; /* ep0 direction */
148#define ep0out ci13xxx_ep[0]
149#define ep0in ci13xxx_ep[16]
Pavankumar Kondetie2b61c12011-02-18 17:43:17 +0530150 u8 remote_wakeup; /* Is remote wakeup feature
151 enabled by the host? */
152 u8 suspended; /* suspended by the host */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 u8 configured; /* is device configured */
Pavankumar Kondeti541cace2011-02-18 17:43:18 +0530154 u8 test_mode; /* the selected test mode */
David Lopoaa69a802008-11-17 14:14:51 -0800155
156 struct usb_gadget_driver *driver; /* 3rd party gadget driver */
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530157 struct ci13xxx_udc_driver *udc_driver; /* device controller driver */
158 int vbus_active; /* is VBUS active */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159 int softconnect; /* is pull-up enable allowed */
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530160 struct otg_transceiver *transceiver; /* Transceiver struct */
Anji jonnala6fb918c2011-10-21 17:54:21 +0530161 unsigned long dTD_update_fail_count;
David Lopoaa69a802008-11-17 14:14:51 -0800162};
163
164/******************************************************************************
165 * REGISTERS
166 *****************************************************************************/
167/* register size */
168#define REG_BITS (32)
169
170/* HCCPARAMS */
171#define HCCPARAMS_LEN BIT(17)
172
173/* DCCPARAMS */
174#define DCCPARAMS_DEN (0x1F << 0)
175#define DCCPARAMS_DC BIT(7)
176
177/* TESTMODE */
178#define TESTMODE_FORCE BIT(0)
179
180/* USBCMD */
181#define USBCMD_RS BIT(0)
182#define USBCMD_RST BIT(1)
183#define USBCMD_SUTW BIT(13)
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +0530184#define USBCMD_ATDTW BIT(14)
David Lopoaa69a802008-11-17 14:14:51 -0800185
186/* USBSTS & USBINTR */
187#define USBi_UI BIT(0)
188#define USBi_UEI BIT(1)
189#define USBi_PCI BIT(2)
190#define USBi_URI BIT(6)
191#define USBi_SLI BIT(8)
192
193/* DEVICEADDR */
194#define DEVICEADDR_USBADRA BIT(24)
195#define DEVICEADDR_USBADR (0x7FUL << 25)
196
197/* PORTSC */
Pavankumar Kondetie2b61c12011-02-18 17:43:17 +0530198#define PORTSC_FPR BIT(6)
David Lopoaa69a802008-11-17 14:14:51 -0800199#define PORTSC_SUSP BIT(7)
200#define PORTSC_HSP BIT(9)
201#define PORTSC_PTC (0x0FUL << 16)
202
203/* DEVLC */
204#define DEVLC_PSPD (0x03UL << 25)
205#define DEVLC_PSPD_HS (0x02UL << 25)
206
207/* USBMODE */
208#define USBMODE_CM (0x03UL << 0)
209#define USBMODE_CM_IDLE (0x00UL << 0)
210#define USBMODE_CM_DEVICE (0x02UL << 0)
211#define USBMODE_CM_HOST (0x03UL << 0)
212#define USBMODE_SLOM BIT(3)
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530213#define USBMODE_SDIS BIT(4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214#define USBCMD_ITC(n) (n << 16) /* n = 0, 1, 2, 4, 8, 16, 32, 64 */
215#define USBCMD_ITC_MASK (0xFF << 16)
David Lopoaa69a802008-11-17 14:14:51 -0800216
217/* ENDPTCTRL */
218#define ENDPTCTRL_RXS BIT(0)
219#define ENDPTCTRL_RXT (0x03UL << 2)
220#define ENDPTCTRL_RXR BIT(6) /* reserved for port 0 */
221#define ENDPTCTRL_RXE BIT(7)
222#define ENDPTCTRL_TXS BIT(16)
223#define ENDPTCTRL_TXT (0x03UL << 18)
224#define ENDPTCTRL_TXR BIT(22) /* reserved for port 0 */
225#define ENDPTCTRL_TXE BIT(23)
226
227/******************************************************************************
228 * LOGGING
229 *****************************************************************************/
230#define ci13xxx_printk(level, format, args...) \
231do { \
232 if (_udc == NULL) \
233 printk(level "[%s] " format "\n", __func__, ## args); \
234 else \
235 dev_printk(level, _udc->gadget.dev.parent, \
236 "[%s] " format "\n", __func__, ## args); \
237} while (0)
238
Ofir Cohen06789f12012-01-16 09:43:13 +0200239#ifndef err
David Lopoaa69a802008-11-17 14:14:51 -0800240#define err(format, args...) ci13xxx_printk(KERN_ERR, format, ## args)
Ofir Cohen06789f12012-01-16 09:43:13 +0200241#endif
242
David Lopoaa69a802008-11-17 14:14:51 -0800243#define warn(format, args...) ci13xxx_printk(KERN_WARNING, format, ## args)
244#define info(format, args...) ci13xxx_printk(KERN_INFO, format, ## args)
245
246#ifdef TRACE
247#define trace(format, args...) ci13xxx_printk(KERN_DEBUG, format, ## args)
248#define dbg_trace(format, args...) dev_dbg(dev, format, ##args)
249#else
250#define trace(format, args...) do {} while (0)
251#define dbg_trace(format, args...) do {} while (0)
252#endif
253
254#endif /* _CI13XXX_h_ */