blob: e898193423646eea4d252933abd8abe5d1fb0d4a [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060036 bool (*intr_pending)(struct ctlr_info *h);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080037 unsigned long (*command_completed)(struct ctlr_info *h);
38};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080048 unsigned char raid_level; /* from inquiry page 0xC1 */
49};
50
51struct ctlr_info {
52 int ctlr;
53 char devname[8];
54 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080055 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -060056 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080057 void __iomem *vaddr;
58 unsigned long paddr;
59 int nr_cmds; /* Number of commands allowed on this controller */
60 struct CfgTable __iomem *cfgtable;
Don Brace303932f2010-02-04 08:42:40 -060061 int max_sg_entries;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080062 int interrupts_enabled;
63 int major;
64 int max_commands;
65 int commands_outstanding;
66 int max_outstanding; /* Debug */
67 int usage_count; /* number of opens all all minor devices */
Don Brace303932f2010-02-04 08:42:40 -060068# define PERF_MODE_INT 0
69# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -080070# define SIMPLE_MODE_INT 2
71# define MEMQ_MODE_INT 3
72 unsigned int intr[4];
73 unsigned int msix_vector;
74 unsigned int msi_vector;
75 struct access_method access;
76
77 /* queue and queue Info */
Stephen M. Cameron9e0fc762011-02-15 15:32:48 -060078 struct list_head reqQ;
79 struct list_head cmpQ;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080080 unsigned int Qdepth;
81 unsigned int maxQsinceinit;
82 unsigned int maxSG;
83 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -060084 int maxsgentries;
85 u8 max_cmd_sg_entries;
86 int chainsize;
87 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080088
89 /* pointers to command and error info pool */
90 struct CommandList *cmd_pool;
91 dma_addr_t cmd_pool_dhandle;
92 struct ErrorInfo *errinfo_pool;
93 dma_addr_t errinfo_pool_dhandle;
94 unsigned long *cmd_pool_bits;
95 int nr_allocs;
96 int nr_frees;
97 int busy_initializing;
98 int busy_scanning;
Stephen M. Camerona08a8472010-02-04 08:43:16 -060099 int scan_finished;
100 spinlock_t scan_lock;
101 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800102
103 struct Scsi_Host *scsi_host;
104 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
105 int ndevices; /* number of used elements in .dev[] array. */
106#define HPSA_MAX_SCSI_DEVS_PER_HBA 256
107 struct hpsa_scsi_dev_t *dev[HPSA_MAX_SCSI_DEVS_PER_HBA];
Don Brace303932f2010-02-04 08:42:40 -0600108 /*
109 * Performant mode tables.
110 */
111 u32 trans_support;
112 u32 trans_offset;
113 struct TransTable_struct *transtable;
114 unsigned long transMethod;
115
116 /*
117 * Performant mode completion buffer
118 */
119 u64 *reply_pool;
120 dma_addr_t reply_pool_dhandle;
121 u64 *reply_pool_head;
122 size_t reply_pool_size;
123 unsigned char reply_pool_wraparound;
124 u32 *blockFetchTable;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600125 unsigned char *hba_inquiry_data;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800126};
127#define HPSA_ABORT_MSG 0
128#define HPSA_DEVICE_RESET_MSG 1
129#define HPSA_BUS_RESET_MSG 2
130#define HPSA_HOST_RESET_MSG 3
131#define HPSA_MSG_SEND_RETRY_LIMIT 10
132#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS 1000
133
134/* Maximum time in seconds driver will wait for command completions
135 * when polling before giving up.
136 */
137#define HPSA_MAX_POLL_TIME_SECS (20)
138
139/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
140 * how many times to retry TEST UNIT READY on a device
141 * while waiting for it to become ready before giving up.
142 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
143 * between sending TURs while waiting for a device
144 * to become ready.
145 */
146#define HPSA_TUR_RETRY_LIMIT (20)
147#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
148
149/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
150 * to become ready, in seconds, before giving up on it.
151 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
152 * between polling the board to see if it is ready, in
153 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
154 * HPSA_BOARD_READY_ITERATIONS are derived from those.
155 */
156#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600157#define HPSA_BOARD_NOT_READY_WAIT_SECS (10)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800158#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
159#define HPSA_BOARD_READY_POLL_INTERVAL \
160 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
161#define HPSA_BOARD_READY_ITERATIONS \
162 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
163 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600164#define HPSA_BOARD_NOT_READY_ITERATIONS \
165 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
166 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800167#define HPSA_POST_RESET_PAUSE_MSECS (3000)
168#define HPSA_POST_RESET_NOOP_RETRIES (12)
169
170/* Defining the diffent access_menthods */
171/*
172 * Memory mapped FIFO interface (SMART 53xx cards)
173 */
174#define SA5_DOORBELL 0x20
175#define SA5_REQUEST_PORT_OFFSET 0x40
176#define SA5_REPLY_INTR_MASK_OFFSET 0x34
177#define SA5_REPLY_PORT_OFFSET 0x44
178#define SA5_INTR_STATUS 0x30
179#define SA5_SCRATCHPAD_OFFSET 0xB0
180
181#define SA5_CTCFG_OFFSET 0xB4
182#define SA5_CTMEM_OFFSET 0xB8
183
184#define SA5_INTR_OFF 0x08
185#define SA5B_INTR_OFF 0x04
186#define SA5_INTR_PENDING 0x08
187#define SA5B_INTR_PENDING 0x04
188#define FIFO_EMPTY 0xffffffff
189#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
190
191#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800192
Don Brace303932f2010-02-04 08:42:40 -0600193/* Performant mode flags */
194#define SA5_PERF_INTR_PENDING 0x04
195#define SA5_PERF_INTR_OFF 0x05
196#define SA5_OUTDB_STATUS_PERF_BIT 0x01
197#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
198#define SA5_OUTDB_CLEAR 0xA0
199#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
200#define SA5_OUTDB_STATUS 0x9C
201
202
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800203#define HPSA_INTR_ON 1
204#define HPSA_INTR_OFF 0
205/*
206 Send the command to the hardware
207*/
208static void SA5_submit_command(struct ctlr_info *h,
209 struct CommandList *c)
210{
Don Brace303932f2010-02-04 08:42:40 -0600211 dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
212 c->Header.Tag.lower);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800213 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
214 h->commands_outstanding++;
215 if (h->commands_outstanding > h->max_outstanding)
216 h->max_outstanding = h->commands_outstanding;
217}
218
219/*
220 * This card is the opposite of the other cards.
221 * 0 turns interrupts on...
222 * 0x08 turns them off...
223 */
224static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
225{
226 if (val) { /* Turn interrupts on */
227 h->interrupts_enabled = 1;
228 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
229 } else { /* Turn them off */
230 h->interrupts_enabled = 0;
231 writel(SA5_INTR_OFF,
232 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
233 }
234}
Don Brace303932f2010-02-04 08:42:40 -0600235
236static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
237{
238 if (val) { /* turn on interrupts */
239 h->interrupts_enabled = 1;
240 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
241 } else {
242 h->interrupts_enabled = 0;
243 writel(SA5_PERF_INTR_OFF,
244 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
245 }
246}
247
248static unsigned long SA5_performant_completed(struct ctlr_info *h)
249{
250 unsigned long register_value = FIFO_EMPTY;
251
252 /* flush the controller write of the reply queue by reading
253 * outbound doorbell status register.
254 */
255 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
256 /* msi auto clears the interrupt pending bit. */
257 if (!(h->msi_vector || h->msix_vector)) {
258 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
259 /* Do a read in order to flush the write to the controller
260 * (as per spec.)
261 */
262 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
263 }
264
265 if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
266 register_value = *(h->reply_pool_head);
267 (h->reply_pool_head)++;
268 h->commands_outstanding--;
269 } else {
270 register_value = FIFO_EMPTY;
271 }
272 /* Check for wraparound */
273 if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
274 h->reply_pool_head = h->reply_pool;
275 h->reply_pool_wraparound ^= 1;
276 }
277
278 return register_value;
279}
280
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800281/*
282 * Returns true if fifo is full.
283 *
284 */
285static unsigned long SA5_fifo_full(struct ctlr_info *h)
286{
287 if (h->commands_outstanding >= h->max_commands)
288 return 1;
289 else
290 return 0;
291
292}
293/*
294 * returns value read from hardware.
295 * returns FIFO_EMPTY if there is nothing to read
296 */
297static unsigned long SA5_completed(struct ctlr_info *h)
298{
299 unsigned long register_value
300 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
301
302 if (register_value != FIFO_EMPTY)
303 h->commands_outstanding--;
304
305#ifdef HPSA_DEBUG
306 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600307 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800308 register_value);
309 else
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600310 dev_dbg(&h->pdev->dev, "hpsa: FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800311#endif
312
313 return register_value;
314}
315/*
316 * Returns true if an interrupt is pending..
317 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600318static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800319{
320 unsigned long register_value =
321 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600322 dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600323 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800324}
325
Don Brace303932f2010-02-04 08:42:40 -0600326static bool SA5_performant_intr_pending(struct ctlr_info *h)
327{
328 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
329
330 if (!register_value)
331 return false;
332
333 if (h->msi_vector || h->msix_vector)
334 return true;
335
336 /* Read outbound doorbell to flush */
337 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
338 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
339}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800340
341static struct access_method SA5_access = {
342 SA5_submit_command,
343 SA5_intr_mask,
344 SA5_fifo_full,
345 SA5_intr_pending,
346 SA5_completed,
347};
348
Don Brace303932f2010-02-04 08:42:40 -0600349static struct access_method SA5_performant_access = {
350 SA5_submit_command,
351 SA5_performant_intr_mask,
352 SA5_fifo_full,
353 SA5_performant_intr_pending,
354 SA5_performant_completed,
355};
356
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800357struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600358 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800359 char *product_name;
360 struct access_method *access;
361};
362
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800363#endif /* HPSA_H */
364