blob: 0b26a56e13e3e654fc48448a18012b591b2372e4 [file] [log] [blame]
Banajit Goswamieb1fa162013-02-05 15:11:27 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
21#include <linux/mfd/wcd9xxx/core.h>
22#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
23#include <linux/mfd/wcd9xxx/wcd9306_registers.h>
24#include <linux/mfd/wcd9xxx/pdata.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
28#include <sound/soc-dapm.h>
29#include <sound/tlv.h>
30#include <linux/bitops.h>
31#include <linux/delay.h>
32#include <linux/pm_runtime.h>
33#include <linux/kernel.h>
34#include <linux/gpio.h>
35#include "wcd9306.h"
36#include "wcd9xxx-resmgr.h"
37
38#define WCD9306_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
39 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
40 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
41
42#define NUM_DECIMATORS 4
43#define NUM_INTERPOLATORS 4
44#define BITS_PER_REG 8
45#define TAPAN_TX_PORT_NUMBER 16
46
47#define TAPAN_I2S_MASTER_MODE_MASK 0x08
48
49enum {
50 AIF1_PB = 0,
51 AIF1_CAP,
52 AIF2_PB,
53 AIF2_CAP,
54 AIF3_PB,
55 AIF3_CAP,
56 NUM_CODEC_DAIS,
57};
58
59enum {
60 RX_MIX1_INP_SEL_ZERO = 0,
61 RX_MIX1_INP_SEL_SRC1,
62 RX_MIX1_INP_SEL_SRC2,
63 RX_MIX1_INP_SEL_IIR1,
64 RX_MIX1_INP_SEL_IIR2,
65 RX_MIX1_INP_SEL_RX1,
66 RX_MIX1_INP_SEL_RX2,
67 RX_MIX1_INP_SEL_RX3,
68 RX_MIX1_INP_SEL_RX4,
69 RX_MIX1_INP_SEL_RX5,
70 RX_MIX1_INP_SEL_RX6,
71 RX_MIX1_INP_SEL_RX7,
72 RX_MIX1_INP_SEL_AUXRX,
73};
74
75#define TAPAN_COMP_DIGITAL_GAIN_OFFSET 3
76
77static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
78static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
79static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
80static struct snd_soc_dai_driver tapan_dai[];
81static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
82
83/* Codec supports 2 IIR filters */
84enum {
85 IIR1 = 0,
86 IIR2,
87 IIR_MAX,
88};
89/* Codec supports 5 bands */
90enum {
91 BAND1 = 0,
92 BAND2,
93 BAND3,
94 BAND4,
95 BAND5,
96 BAND_MAX,
97};
98
99enum {
100 COMPANDER_1 = 0,
101 COMPANDER_2,
102 COMPANDER_MAX,
103};
104
105enum {
106 COMPANDER_FS_8KHZ = 0,
107 COMPANDER_FS_16KHZ,
108 COMPANDER_FS_32KHZ,
109 COMPANDER_FS_48KHZ,
110 COMPANDER_FS_96KHZ,
111 COMPANDER_FS_192KHZ,
112 COMPANDER_FS_MAX,
113};
114
115struct comp_sample_dependent_params {
116 u32 peak_det_timeout;
117 u32 rms_meter_div_fact;
118 u32 rms_meter_resamp_fact;
119};
120
121struct hpf_work {
122 struct tapan_priv *tapan;
123 u32 decimator;
124 u8 tx_hpf_cut_of_freq;
125 struct delayed_work dwork;
126};
127
128static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
129
130static const struct wcd9xxx_ch tapan_rx_chs[TAPAN_RX_MAX] = {
131 WCD9XXX_CH(16, 0),
132 WCD9XXX_CH(17, 1),
133 WCD9XXX_CH(18, 2),
134 WCD9XXX_CH(19, 3),
135 WCD9XXX_CH(20, 4),
136};
137
138static const struct wcd9xxx_ch tapan_tx_chs[TAPAN_TX_MAX] = {
139 WCD9XXX_CH(0, 0),
140 WCD9XXX_CH(1, 1),
141 WCD9XXX_CH(2, 2),
142 WCD9XXX_CH(3, 3),
143 WCD9XXX_CH(4, 4),
144};
145
146static const u32 vport_check_table[NUM_CODEC_DAIS] = {
147 0, /* AIF1_PB */
148 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
149 0, /* AIF2_PB */
150 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
151 0, /* AIF2_PB */
152 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
153};
154
155struct tapan_priv {
156 struct snd_soc_codec *codec;
157 u32 adc_count;
158 u32 rx_bias_count;
159 s32 dmic_1_2_clk_cnt;
160 s32 dmic_3_4_clk_cnt;
161 s32 dmic_5_6_clk_cnt;
162
163 u32 anc_slot;
164
165 /*track tapan interface type*/
166 u8 intf_type;
167
168 /* num of slim ports required */
169 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
170
171 /* Maintain the status of AUX PGA */
172 int aux_pga_cnt;
173 u8 aux_l_gain;
174 u8 aux_r_gain;
175
176 /* resmgr module */
177 struct wcd9xxx_resmgr resmgr;
178 /* mbhc module */
179 struct wcd9xxx_mbhc mbhc;
180};
181
182static const u32 comp_shift[] = {
183 0,
184 2,
185};
186
187static unsigned short rx_digital_gain_reg[] = {
188 TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
189 TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
190 TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
191 TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
192};
193
194static unsigned short tx_digital_gain_reg[] = {
195 TAPAN_A_CDC_TX1_VOL_CTL_GAIN,
196 TAPAN_A_CDC_TX2_VOL_CTL_GAIN,
197 TAPAN_A_CDC_TX3_VOL_CTL_GAIN,
198 TAPAN_A_CDC_TX4_VOL_CTL_GAIN,
199};
200
201static int tapan_codec_enable_class_h_clk(struct snd_soc_dapm_widget *w,
202 struct snd_kcontrol *kcontrol, int event)
203{
204 struct snd_soc_codec *codec = w->codec;
205
206 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
207
208 switch (event) {
209 case SND_SOC_DAPM_PRE_PMU:
210 snd_soc_update_bits(codec, TAPAN_A_CDC_CLSH_B1_CTL, 0x01, 0x01);
211 break;
212 case SND_SOC_DAPM_PRE_PMD:
213 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_1, 0x80, 0x00);
214 snd_soc_update_bits(codec, TAPAN_A_CDC_CLSH_B1_CTL, 0x01, 0x00);
215 break;
216 }
217 return 0;
218}
219
220static int tapan_codec_enable_class_h(struct snd_soc_dapm_widget *w,
221 struct snd_kcontrol *kcontrol, int event)
222{
223 struct snd_soc_codec *codec = w->codec;
224
225 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
226
227 switch (event) {
228 case SND_SOC_DAPM_POST_PMU:
229 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_5, 0x02, 0x02);
230 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_4, 0xFF, 0xFF);
231 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_1, 0x04, 0x04);
232 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_1, 0x04, 0x00);
233 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x04, 0x00);
234 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x08, 0x00);
235 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_1, 0x80, 0x80);
236 usleep_range(1000, 1000);
237 break;
238 }
239 return 0;
240}
241
242static int tapan_codec_enable_charge_pump(struct snd_soc_dapm_widget *w,
243 struct snd_kcontrol *kcontrol, int event)
244{
245 struct snd_soc_codec *codec = w->codec;
246
247 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
248
249 switch (event) {
250 case SND_SOC_DAPM_PRE_PMU:
251 snd_soc_update_bits(codec, w->reg, 0x01, 0x01);
252 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
253 snd_soc_update_bits(codec, TAPAN_A_NCP_STATIC, 0x0f, 0x01);
254 break;
255
256 case SND_SOC_DAPM_POST_PMU:
257 usleep_range(1000, 1000);
258 break;
259
260 case SND_SOC_DAPM_PRE_PMD:
261 snd_soc_update_bits(codec, w->reg, 0x01, 0x00);
262 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
263 snd_soc_update_bits(codec, TAPAN_A_NCP_STATIC, 0x0f, 0x08);
264 break;
265 }
266 return 0;
267}
268
269static int tapan_pa_gain_get(struct snd_kcontrol *kcontrol,
270 struct snd_ctl_elem_value *ucontrol)
271{
272 u8 ear_pa_gain;
273 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
274
275 ear_pa_gain = snd_soc_read(codec, TAPAN_A_RX_EAR_GAIN);
276
277 ear_pa_gain = ear_pa_gain >> 5;
278
279 if (ear_pa_gain == 0x00) {
280 ucontrol->value.integer.value[0] = 0;
281 } else if (ear_pa_gain == 0x04) {
282 ucontrol->value.integer.value[0] = 1;
283 } else {
284 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
285 __func__, ear_pa_gain);
286 return -EINVAL;
287 }
288
289 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
290
291 return 0;
292}
293
294static int tapan_pa_gain_put(struct snd_kcontrol *kcontrol,
295 struct snd_ctl_elem_value *ucontrol)
296{
297 u8 ear_pa_gain;
298 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
299
300 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
301 __func__, ucontrol->value.integer.value[0]);
302
303 switch (ucontrol->value.integer.value[0]) {
304 case 0:
305 ear_pa_gain = 0x00;
306 break;
307 case 1:
308 ear_pa_gain = 0x80;
309 break;
310 default:
311 return -EINVAL;
312 }
313
314 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
315 return 0;
316}
317
318static int tapan_get_iir_enable_audio_mixer(
319 struct snd_kcontrol *kcontrol,
320 struct snd_ctl_elem_value *ucontrol)
321{
322 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
323 int iir_idx = ((struct soc_multi_mixer_control *)
324 kcontrol->private_value)->reg;
325 int band_idx = ((struct soc_multi_mixer_control *)
326 kcontrol->private_value)->shift;
327
328 ucontrol->value.integer.value[0] =
329 snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
330 (1 << band_idx);
331
332 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
333 iir_idx, band_idx,
334 (uint32_t)ucontrol->value.integer.value[0]);
335 return 0;
336}
337
338static int tapan_put_iir_enable_audio_mixer(
339 struct snd_kcontrol *kcontrol,
340 struct snd_ctl_elem_value *ucontrol)
341{
342 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
343 int iir_idx = ((struct soc_multi_mixer_control *)
344 kcontrol->private_value)->reg;
345 int band_idx = ((struct soc_multi_mixer_control *)
346 kcontrol->private_value)->shift;
347 int value = ucontrol->value.integer.value[0];
348
349 /* Mask first 5 bits, 6-8 are reserved */
350 snd_soc_update_bits(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx),
351 (1 << band_idx), (value << band_idx));
352
353 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
354 iir_idx, band_idx, value);
355 return 0;
356}
357static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
358 int iir_idx, int band_idx,
359 int coeff_idx)
360{
361 /* Address does not automatically update if reading */
362 snd_soc_write(codec,
363 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
364 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
365
366 /* Mask bits top 2 bits since they are reserved */
367 return ((snd_soc_read(codec,
368 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 24)) &
369 0x3FFFFFFF;
370}
371
372static int tapan_get_iir_band_audio_mixer(
373 struct snd_kcontrol *kcontrol,
374 struct snd_ctl_elem_value *ucontrol)
375{
376 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
377 int iir_idx = ((struct soc_multi_mixer_control *)
378 kcontrol->private_value)->reg;
379 int band_idx = ((struct soc_multi_mixer_control *)
380 kcontrol->private_value)->shift;
381
382 ucontrol->value.integer.value[0] =
383 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
384 ucontrol->value.integer.value[1] =
385 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
386 ucontrol->value.integer.value[2] =
387 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
388 ucontrol->value.integer.value[3] =
389 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
390 ucontrol->value.integer.value[4] =
391 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
392
393 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
394 "%s: IIR #%d band #%d b1 = 0x%x\n"
395 "%s: IIR #%d band #%d b2 = 0x%x\n"
396 "%s: IIR #%d band #%d a1 = 0x%x\n"
397 "%s: IIR #%d band #%d a2 = 0x%x\n",
398 __func__, iir_idx, band_idx,
399 (uint32_t)ucontrol->value.integer.value[0],
400 __func__, iir_idx, band_idx,
401 (uint32_t)ucontrol->value.integer.value[1],
402 __func__, iir_idx, band_idx,
403 (uint32_t)ucontrol->value.integer.value[2],
404 __func__, iir_idx, band_idx,
405 (uint32_t)ucontrol->value.integer.value[3],
406 __func__, iir_idx, band_idx,
407 (uint32_t)ucontrol->value.integer.value[4]);
408 return 0;
409}
410
411static void set_iir_band_coeff(struct snd_soc_codec *codec,
412 int iir_idx, int band_idx,
413 int coeff_idx, uint32_t value)
414{
415 /* Mask top 3 bits, 6-8 are reserved */
416 /* Update address manually each time */
417 snd_soc_write(codec,
418 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
419 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
420
421 /* Mask top 2 bits, 7-8 are reserved */
422 snd_soc_write(codec,
423 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
424 (value >> 24) & 0x3F);
425
426}
427
428static int tapan_put_iir_band_audio_mixer(
429 struct snd_kcontrol *kcontrol,
430 struct snd_ctl_elem_value *ucontrol)
431{
432 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
433 int iir_idx = ((struct soc_multi_mixer_control *)
434 kcontrol->private_value)->reg;
435 int band_idx = ((struct soc_multi_mixer_control *)
436 kcontrol->private_value)->shift;
437
438 set_iir_band_coeff(codec, iir_idx, band_idx, 0,
439 ucontrol->value.integer.value[0]);
440 set_iir_band_coeff(codec, iir_idx, band_idx, 1,
441 ucontrol->value.integer.value[1]);
442 set_iir_band_coeff(codec, iir_idx, band_idx, 2,
443 ucontrol->value.integer.value[2]);
444 set_iir_band_coeff(codec, iir_idx, band_idx, 3,
445 ucontrol->value.integer.value[3]);
446 set_iir_band_coeff(codec, iir_idx, band_idx, 4,
447 ucontrol->value.integer.value[4]);
448
449 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
450 "%s: IIR #%d band #%d b1 = 0x%x\n"
451 "%s: IIR #%d band #%d b2 = 0x%x\n"
452 "%s: IIR #%d band #%d a1 = 0x%x\n"
453 "%s: IIR #%d band #%d a2 = 0x%x\n",
454 __func__, iir_idx, band_idx,
455 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
456 __func__, iir_idx, band_idx,
457 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
458 __func__, iir_idx, band_idx,
459 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
460 __func__, iir_idx, band_idx,
461 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
462 __func__, iir_idx, band_idx,
463 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
464 return 0;
465}
466
467static const char * const tapan_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
468static const struct soc_enum tapan_ear_pa_gain_enum[] = {
469 SOC_ENUM_SINGLE_EXT(2, tapan_ear_pa_gain_text),
470};
471
472/*cut of frequency for high pass filter*/
473static const char * const cf_text[] = {
474 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
475};
476
477static const struct soc_enum cf_dec1_enum =
478 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
479
480static const struct soc_enum cf_dec2_enum =
481 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
482
483static const struct soc_enum cf_dec3_enum =
484 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
485
486static const struct soc_enum cf_dec4_enum =
487 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
488
489static const struct soc_enum cf_rxmix1_enum =
490 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX1_B4_CTL, 1, 3, cf_text);
491
492static const struct soc_enum cf_rxmix2_enum =
493 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX2_B4_CTL, 1, 3, cf_text);
494
495static const struct soc_enum cf_rxmix3_enum =
496 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX3_B4_CTL, 1, 3, cf_text);
497
498static const struct soc_enum cf_rxmix4_enum =
499 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX4_B4_CTL, 1, 3, cf_text);
500
501static const struct snd_kcontrol_new tapan_snd_controls[] = {
502
503 SOC_ENUM_EXT("EAR PA Gain", tapan_ear_pa_gain_enum[0],
504 tapan_pa_gain_get, tapan_pa_gain_put),
505
506 SOC_SINGLE_TLV("LINEOUT1 Volume", TAPAN_A_RX_LINE_1_GAIN, 0, 12, 1,
507 line_gain),
508 SOC_SINGLE_TLV("LINEOUT2 Volume", TAPAN_A_RX_LINE_2_GAIN, 0, 12, 1,
509 line_gain),
510
511 SOC_SINGLE_TLV("HPHL Volume", TAPAN_A_RX_HPH_L_GAIN, 0, 12, 1,
512 line_gain),
513 SOC_SINGLE_TLV("HPHR Volume", TAPAN_A_RX_HPH_R_GAIN, 0, 12, 1,
514 line_gain),
515
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800516 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
517 -84, 40, digital_gain),
518 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
519 -84, 40, digital_gain),
520 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
521 -84, 40, digital_gain),
522 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
523 -84, 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800524
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800525 SOC_SINGLE_S8_TLV("DEC1 Volume", TAPAN_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
526 digital_gain),
527 SOC_SINGLE_S8_TLV("DEC2 Volume", TAPAN_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
528 digital_gain),
529 SOC_SINGLE_S8_TLV("DEC3 Volume", TAPAN_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
530 digital_gain),
531 SOC_SINGLE_S8_TLV("DEC4 Volume", TAPAN_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
532 digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800533
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800534 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAPAN_A_CDC_IIR1_GAIN_B1_CTL, -84,
535 40, digital_gain),
536 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAPAN_A_CDC_IIR1_GAIN_B2_CTL, -84,
537 40, digital_gain),
538 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAPAN_A_CDC_IIR1_GAIN_B3_CTL, -84,
539 40, digital_gain),
540 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAPAN_A_CDC_IIR1_GAIN_B4_CTL, -84,
541 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800542
543 SOC_SINGLE("MICBIAS1 CAPLESS Switch", TAPAN_A_MICB_1_CTL, 4, 1, 1),
544 SOC_SINGLE("MICBIAS2 CAPLESS Switch", TAPAN_A_MICB_2_CTL, 4, 1, 1),
545 SOC_SINGLE("MICBIAS3 CAPLESS Switch", TAPAN_A_MICB_3_CTL, 4, 1, 1),
546
547 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
548 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
549 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
550 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
551
552 SOC_SINGLE("TX1 HPF Switch", TAPAN_A_CDC_TX1_MUX_CTL, 3, 1, 0),
553 SOC_SINGLE("TX2 HPF Switch", TAPAN_A_CDC_TX2_MUX_CTL, 3, 1, 0),
554 SOC_SINGLE("TX3 HPF Switch", TAPAN_A_CDC_TX3_MUX_CTL, 3, 1, 0),
555 SOC_SINGLE("TX4 HPF Switch", TAPAN_A_CDC_TX4_MUX_CTL, 3, 1, 0),
556
557 SOC_SINGLE("RX1 HPF Switch", TAPAN_A_CDC_RX1_B5_CTL, 2, 1, 0),
558 SOC_SINGLE("RX2 HPF Switch", TAPAN_A_CDC_RX2_B5_CTL, 2, 1, 0),
559 SOC_SINGLE("RX3 HPF Switch", TAPAN_A_CDC_RX3_B5_CTL, 2, 1, 0),
560 SOC_SINGLE("RX4 HPF Switch", TAPAN_A_CDC_RX4_B5_CTL, 2, 1, 0),
561
562 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
563 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
564 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
565 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
566
567 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
568 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
569 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
570 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
571 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
572 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
573 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
574 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
575 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
576 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
577 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
578 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
579 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
580 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
581 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
582 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
583 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
584 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
585 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
586 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
587
588 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
589 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
590 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
591 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
592 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
593 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
594 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
595 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
596 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
597 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
598 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
599 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
600 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
601 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
602 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
603 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
604 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
605 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
606 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
607 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
608
609};
610
611static const char * const rx_mix1_text[] = {
612 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
613 "RX5", "RX6", "RX7"
614};
615
616static const char * const rx_mix2_text[] = {
617 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
618};
619
620static const char * const rx_rdac5_text[] = {
621 "DEM4", "DEM3_INV"
622};
623
624static const char * const rx_rdac7_text[] = {
625 "DEM6", "DEM5_INV"
626};
627
628static const char * const sb_tx1_mux_text[] = {
629 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
630 "DEC1"
631};
632
633static const char * const sb_tx2_mux_text[] = {
634 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
635 "DEC2"
636};
637
638static const char * const sb_tx3_mux_text[] = {
639 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
640 "DEC3"
641};
642
643static const char * const sb_tx4_mux_text[] = {
644 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
645 "DEC4"
646};
647
648static const char * const dec1_mux_text[] = {
649 "ZERO", "DMIC1", "ADC6",
650};
651
652static const char * const dec2_mux_text[] = {
653 "ZERO", "DMIC2", "ADC5",
654};
655
656static const char * const dec3_mux_text[] = {
657 "ZERO", "DMIC3", "ADC4",
658};
659
660static const char * const dec4_mux_text[] = {
661 "ZERO", "DMIC4", "ADC3",
662};
663
664static const char * const anc_mux_text[] = {
665 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
666 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
667};
668
669static const char * const anc1_fb_mux_text[] = {
670 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
671};
672
673static const char * const iir1_inp1_text[] = {
674 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
675 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
676};
677
678static const struct soc_enum rx_mix1_inp1_chain_enum =
679 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
680
681static const struct soc_enum rx_mix1_inp2_chain_enum =
682 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
683
684static const struct soc_enum rx_mix1_inp3_chain_enum =
685 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_mix1_text);
686
687static const struct soc_enum rx2_mix1_inp1_chain_enum =
688 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
689
690static const struct soc_enum rx2_mix1_inp2_chain_enum =
691 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
692
693static const struct soc_enum rx3_mix1_inp1_chain_enum =
694 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
695
696static const struct soc_enum rx3_mix1_inp2_chain_enum =
697 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
698
699static const struct soc_enum rx4_mix1_inp1_chain_enum =
700 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
701
702static const struct soc_enum rx4_mix1_inp2_chain_enum =
703 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
704
705static const struct soc_enum rx1_mix2_inp1_chain_enum =
706 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
707
708static const struct soc_enum rx1_mix2_inp2_chain_enum =
709 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
710
711static const struct soc_enum rx2_mix2_inp1_chain_enum =
712 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
713
714static const struct soc_enum rx2_mix2_inp2_chain_enum =
715 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
716
717static const struct soc_enum rx_rdac5_enum =
718 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
719
720static const struct soc_enum rx_rdac7_enum =
721 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 1, 2, rx_rdac7_text);
722
723static const struct soc_enum sb_tx1_mux_enum =
724 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
725
726static const struct soc_enum sb_tx2_mux_enum =
727 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0, 9, sb_tx2_mux_text);
728
729static const struct soc_enum sb_tx3_mux_enum =
730 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0, 9, sb_tx3_mux_text);
731
732static const struct soc_enum sb_tx4_mux_enum =
733 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0, 9, sb_tx4_mux_text);
734
735static const struct soc_enum dec1_mux_enum =
736 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
737
738static const struct soc_enum dec2_mux_enum =
739 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
740
741static const struct soc_enum dec3_mux_enum =
742 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
743
744static const struct soc_enum dec4_mux_enum =
745 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
746
747static const struct soc_enum iir1_inp1_mux_enum =
748 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir1_inp1_text);
749
750static const struct snd_kcontrol_new rx_mix1_inp1_mux =
751 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
752
753static const struct snd_kcontrol_new rx_mix1_inp2_mux =
754 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
755
756static const struct snd_kcontrol_new rx_mix1_inp3_mux =
757 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
758
759static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
760 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
761
762static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
763 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
764
765static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
766 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
767
768static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
769 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
770
771static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
772 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
773
774static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
775 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
776
777static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
778 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
779
780static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
781 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
782
783static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
784 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
785
786static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
787 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
788
789static const struct snd_kcontrol_new rx_dac5_mux =
790 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
791
792static const struct snd_kcontrol_new sb_tx1_mux =
793 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
794
795static const struct snd_kcontrol_new sb_tx2_mux =
796 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
797
798static const struct snd_kcontrol_new sb_tx3_mux =
799 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
800
801static const struct snd_kcontrol_new sb_tx4_mux =
802 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
803
804/*static const struct snd_kcontrol_new sb_tx5_mux =
805 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
806*/
807
808static int wcd9306_put_dec_enum(struct snd_kcontrol *kcontrol,
809 struct snd_ctl_elem_value *ucontrol)
810{
811 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
812 struct snd_soc_dapm_widget *w = wlist->widgets[0];
813 struct snd_soc_codec *codec = w->codec;
814 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
815 unsigned int dec_mux, decimator;
816 char *dec_name = NULL;
817 char *widget_name = NULL;
818 char *temp;
819 u16 tx_mux_ctl_reg;
820 u8 adc_dmic_sel = 0x0;
821 int ret = 0;
822
823 if (ucontrol->value.enumerated.item[0] > e->max - 1)
824 return -EINVAL;
825
826 dec_mux = ucontrol->value.enumerated.item[0];
827
828 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
829 if (!widget_name)
830 return -ENOMEM;
831 temp = widget_name;
832
833 dec_name = strsep(&widget_name, " ");
834 widget_name = temp;
835 if (!dec_name) {
836 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
837 ret = -EINVAL;
838 goto out;
839 }
840
841 ret = kstrtouint(strpbrk(dec_name, "1234"), 10, &decimator);
842 if (ret < 0) {
843 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
844 ret = -EINVAL;
845 goto out;
846 }
847
848 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
849 , __func__, w->name, decimator, dec_mux);
850
851 switch (decimator) {
852 case 1:
853 case 2:
854 case 3:
855 case 4:
856 case 5:
857 case 6:
858 if (dec_mux == 1)
859 adc_dmic_sel = 0x1;
860 else
861 adc_dmic_sel = 0x0;
862 break;
863 case 7:
864 case 8:
865 case 9:
866 case 10:
867 if ((dec_mux == 1) || (dec_mux == 2))
868 adc_dmic_sel = 0x1;
869 else
870 adc_dmic_sel = 0x0;
871 break;
872 default:
873 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
874 ret = -EINVAL;
875 goto out;
876 }
877
878 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
879
880 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
881
882 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
883
884out:
885 kfree(widget_name);
886 return ret;
887}
888
889#define WCD9306_DEC_ENUM(xname, xenum) \
890{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
891 .info = snd_soc_info_enum_double, \
892 .get = snd_soc_dapm_get_enum_double, \
893 .put = wcd9306_put_dec_enum, \
894 .private_value = (unsigned long)&xenum }
895
896static const struct snd_kcontrol_new dec1_mux =
897 WCD9306_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
898
899static const struct snd_kcontrol_new dec2_mux =
900 WCD9306_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
901
902static const struct snd_kcontrol_new dec3_mux =
903 WCD9306_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
904
905static const struct snd_kcontrol_new dec4_mux =
906 WCD9306_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
907
908static const struct snd_kcontrol_new iir1_inp1_mux =
909 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
910
911static const struct snd_kcontrol_new dac1_switch[] = {
912 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_EAR_EN, 5, 1, 0)
913};
914static const struct snd_kcontrol_new hphl_switch[] = {
915 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
916};
917
918static const struct snd_kcontrol_new hphl_pa_mix[] = {
919 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
920 7, 1, 0),
921};
922
923static const struct snd_kcontrol_new hphr_pa_mix[] = {
924 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
925 6, 1, 0),
926};
927
928static const struct snd_kcontrol_new ear_pa_mix[] = {
929 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
930 5, 1, 0),
931};
932static const struct snd_kcontrol_new lineout1_pa_mix[] = {
933 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
934 4, 1, 0),
935};
936
937static const struct snd_kcontrol_new lineout2_pa_mix[] = {
938 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
939 3, 1, 0),
940};
941
942static const struct snd_kcontrol_new lineout3_pa_mix[] = {
943 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
944 2, 1, 0),
945};
946
947static const struct snd_kcontrol_new lineout4_pa_mix[] = {
948 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
949 1, 1, 0),
950};
951
952/* virtual port entries */
953static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
954 struct snd_ctl_elem_value *ucontrol)
955{
956 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
957 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
958
959 ucontrol->value.integer.value[0] = widget->value;
960 return 0;
961}
962
963static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
964 struct snd_ctl_elem_value *ucontrol)
965{
966 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
967 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
968 struct snd_soc_codec *codec = widget->codec;
969 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
970 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
971 struct soc_multi_mixer_control *mixer =
972 ((struct soc_multi_mixer_control *)kcontrol->private_value);
973 u32 dai_id = widget->shift;
974 u32 port_id = mixer->shift;
975 u32 enable = ucontrol->value.integer.value[0];
976
977 dev_dbg(codec->dev, "%s: wname %s cname %s\n",
978 __func__, widget->name, ucontrol->id.name);
979 dev_dbg(codec->dev, "%s: value %u shift %d item %ld\n",
980 __func__, widget->value, widget->shift,
981 ucontrol->value.integer.value[0]);
982
983 mutex_lock(&codec->mutex);
984
985 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
986 if (dai_id != AIF1_CAP) {
987 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
988 __func__);
989 mutex_unlock(&codec->mutex);
990 return -EINVAL;
991 }
992 }
993 switch (dai_id) {
994 case AIF1_CAP:
995 case AIF2_CAP:
996 case AIF3_CAP:
997 /* only add to the list if value not set
998 */
999 if (enable && !(widget->value & 1 << port_id)) {
1000 if (wcd9xxx_tx_vport_validation(
1001 vport_check_table[dai_id],
1002 port_id,
1003 tapan_p->dai)) {
1004 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1005 __func__, port_id + 1);
1006 mutex_unlock(&codec->mutex);
1007 return -EINVAL;
1008 }
1009 widget->value |= 1 << port_id;
1010 list_add_tail(&core->tx_chs[port_id].list,
1011 &tapan_p->dai[dai_id].wcd9xxx_ch_list
1012 );
1013 } else if (!enable && (widget->value & 1 << port_id)) {
1014 widget->value &= ~(1 << port_id);
1015 list_del_init(&core->tx_chs[port_id].list);
1016 } else {
1017 if (enable)
1018 dev_dbg(codec->dev, "%s: TX%u port is used by this virtual port\n",
1019 __func__, port_id + 1);
1020 else
1021 dev_dbg(codec->dev, "%s: TX%u port is not used by this virtual port\n",
1022 __func__, port_id + 1);
1023 /* avoid update power function */
1024 mutex_unlock(&codec->mutex);
1025 return 0;
1026 }
1027 break;
1028 default:
1029 pr_err("Unknown AIF %d\n", dai_id);
1030 mutex_unlock(&codec->mutex);
1031 return -EINVAL;
1032 }
1033 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1034 __func__, widget->name, widget->sname,
1035 widget->value, widget->shift);
1036
1037 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1038
1039 mutex_unlock(&codec->mutex);
1040 return 0;
1041}
1042
1043static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1044 struct snd_ctl_elem_value *ucontrol)
1045{
1046 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1047 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1048
1049 ucontrol->value.enumerated.item[0] = widget->value;
1050 return 0;
1051}
1052
1053static const char *const slim_rx_mux_text[] = {
1054 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1055};
1056
1057static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1058 struct snd_ctl_elem_value *ucontrol)
1059{
1060 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1061 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1062 struct snd_soc_codec *codec = widget->codec;
1063 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1064 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1065 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1066 u32 port_id = widget->shift;
1067
1068 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1069 __func__, widget->name, ucontrol->id.name, widget->value,
1070 widget->shift, ucontrol->value.integer.value[0]);
1071
1072 widget->value = ucontrol->value.enumerated.item[0];
1073
1074 mutex_lock(&codec->mutex);
1075
1076 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1077 if (widget->value > 1) {
1078 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1079 __func__);
1080 goto err;
1081 }
1082 }
1083 /* value need to match the Virtual port and AIF number
1084 */
1085 switch (widget->value) {
1086 case 0:
1087 list_del_init(&core->rx_chs[port_id].list);
1088 break;
1089 case 1:
1090 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
1091 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list))
1092 goto pr_err;
1093 list_add_tail(&core->rx_chs[port_id].list,
1094 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list);
1095 break;
1096 case 2:
1097 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
1098 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list))
1099 goto pr_err;
1100 list_add_tail(&core->rx_chs[port_id].list,
1101 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list);
1102 break;
1103 case 3:
1104 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
1105 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list))
1106 goto pr_err;
1107 list_add_tail(&core->rx_chs[port_id].list,
1108 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list);
1109 break;
1110 default:
1111 pr_err("Unknown AIF %d\n", widget->value);
1112 goto err;
1113 }
1114
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001115 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001116
1117 mutex_unlock(&codec->mutex);
1118 return 0;
1119pr_err:
1120 pr_err("%s: RX%u is used by current requesting AIF_PB itself\n",
1121 __func__, port_id + 1);
1122err:
1123 mutex_unlock(&codec->mutex);
1124 return -EINVAL;
1125}
1126
1127static const struct soc_enum slim_rx_mux_enum =
1128 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
1129
1130static const struct snd_kcontrol_new slim_rx_mux[TAPAN_RX_MAX] = {
1131 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1132 slim_rx_mux_get, slim_rx_mux_put),
1133 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1134 slim_rx_mux_get, slim_rx_mux_put),
1135 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1136 slim_rx_mux_get, slim_rx_mux_put),
1137 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1138 slim_rx_mux_get, slim_rx_mux_put),
1139 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1140 slim_rx_mux_get, slim_rx_mux_put),
1141};
1142
1143static const struct snd_kcontrol_new aif_cap_mixer[] = {
1144 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAPAN_TX1, 1, 0,
1145 slim_tx_mixer_get, slim_tx_mixer_put),
1146 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAPAN_TX2, 1, 0,
1147 slim_tx_mixer_get, slim_tx_mixer_put),
1148 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAPAN_TX3, 1, 0,
1149 slim_tx_mixer_get, slim_tx_mixer_put),
1150 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAPAN_TX4, 1, 0,
1151 slim_tx_mixer_get, slim_tx_mixer_put),
1152 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAPAN_TX5, 1, 0,
1153 slim_tx_mixer_get, slim_tx_mixer_put),
1154};
1155
1156static int tapan_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
1157 struct snd_kcontrol *kcontrol, int event)
1158{
1159 struct snd_soc_codec *codec = w->codec;
1160 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1161
1162 dev_dbg(codec->dev, "%s: %d\n", __func__, event);
1163
1164 switch (event) {
1165 case SND_SOC_DAPM_PRE_PMU:
1166 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1167 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
1168 WCD9XXX_BANDGAP_AUDIO_MODE);
1169 /* AUX PGA requires RCO or MCLK */
1170 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1171 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
1172 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1173 break;
1174
1175 case SND_SOC_DAPM_POST_PMD:
1176 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1177 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
1178 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
1179 WCD9XXX_BANDGAP_AUDIO_MODE);
1180 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1181 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1182 break;
1183 }
1184 return 0;
1185}
1186
1187static int tapan_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1188 struct snd_kcontrol *kcontrol, int event)
1189{
1190 struct snd_soc_codec *codec = w->codec;
1191 u16 lineout_gain_reg;
1192
1193 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1194
1195 switch (w->shift) {
1196 case 0:
1197 lineout_gain_reg = TAPAN_A_RX_LINE_1_GAIN;
1198 break;
1199 case 1:
1200 lineout_gain_reg = TAPAN_A_RX_LINE_2_GAIN;
1201 break;
1202 default:
1203 pr_err("%s: Error, incorrect lineout register value\n",
1204 __func__);
1205 return -EINVAL;
1206 }
1207
1208 switch (event) {
1209 case SND_SOC_DAPM_PRE_PMU:
1210 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
1211 break;
1212 case SND_SOC_DAPM_POST_PMU:
1213 dev_dbg(codec->dev, "%s: sleeping 16 ms after %s PA turn on\n",
1214 __func__, w->name);
1215 usleep_range(16000, 16000);
1216 break;
1217 case SND_SOC_DAPM_POST_PMD:
1218 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
1219 break;
1220 }
1221 return 0;
1222}
1223
1224static int tapan_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
1225 struct snd_kcontrol *kcontrol, int event)
1226{
1227 dev_dbg(w->codec->dev, "%s %d %s\n", __func__, event, w->name);
1228 return 0;
1229}
1230
1231static int tapan_codec_enable_dmic(struct snd_soc_dapm_widget *w,
1232 struct snd_kcontrol *kcontrol, int event)
1233{
1234 struct snd_soc_codec *codec = w->codec;
1235 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1236 u8 dmic_clk_en;
1237 u16 dmic_clk_reg;
1238 s32 *dmic_clk_cnt;
1239 unsigned int dmic;
1240 int ret;
1241
1242 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
1243 if (ret < 0) {
1244 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
1245 return -EINVAL;
1246 }
1247
1248 switch (dmic) {
1249 case 1:
1250 case 2:
1251 dmic_clk_en = 0x01;
1252 dmic_clk_cnt = &(tapan->dmic_1_2_clk_cnt);
1253 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1254 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
1255 __func__, event, dmic, *dmic_clk_cnt);
1256
1257 break;
1258
1259 case 3:
1260 case 4:
1261 dmic_clk_en = 0x10;
1262 dmic_clk_cnt = &(tapan->dmic_3_4_clk_cnt);
1263 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1264
1265 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
1266 __func__, event, dmic, *dmic_clk_cnt);
1267 break;
1268
1269 case 5:
1270 case 6:
1271 dmic_clk_en = 0x01;
1272 dmic_clk_cnt = &(tapan->dmic_5_6_clk_cnt);
1273 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B2_CTL;
1274
1275 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_5_6_clk_cnt %d\n",
1276 __func__, event, dmic, *dmic_clk_cnt);
1277
1278 break;
1279
1280 default:
1281 pr_err("%s: Invalid DMIC Selection\n", __func__);
1282 return -EINVAL;
1283 }
1284
1285 switch (event) {
1286 case SND_SOC_DAPM_PRE_PMU:
1287
1288 (*dmic_clk_cnt)++;
1289 if (*dmic_clk_cnt == 1)
1290 snd_soc_update_bits(codec, dmic_clk_reg,
1291 dmic_clk_en, dmic_clk_en);
1292
1293 break;
1294 case SND_SOC_DAPM_POST_PMD:
1295
1296 (*dmic_clk_cnt)--;
1297 if (*dmic_clk_cnt == 0)
1298 snd_soc_update_bits(codec, dmic_clk_reg,
1299 dmic_clk_en, 0);
1300 break;
1301 }
1302 return 0;
1303}
1304
1305static int tapan_codec_enable_anc(struct snd_soc_dapm_widget *w,
1306 struct snd_kcontrol *kcontrol, int event)
1307{
1308 struct snd_soc_codec *codec = w->codec;
1309 const char *filename;
1310 const struct firmware *fw;
1311 int i;
1312 int ret;
1313 int num_anc_slots;
1314 struct anc_header *anc_head;
1315 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1316 u32 anc_writes_size = 0;
1317 int anc_size_remaining;
1318 u32 *anc_ptr;
1319 u16 reg;
1320 u8 mask, val;
1321
1322 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1323 switch (event) {
1324 case SND_SOC_DAPM_PRE_PMU:
1325
1326 filename = "wcd9306/wcd9306_anc.bin";
1327
1328 ret = request_firmware(&fw, filename, codec->dev);
1329 if (ret != 0) {
1330 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1331 ret);
1332 return -ENODEV;
1333 }
1334
1335 if (fw->size < sizeof(struct anc_header)) {
1336 dev_err(codec->dev, "Not enough data\n");
1337 release_firmware(fw);
1338 return -ENOMEM;
1339 }
1340
1341 /* First number is the number of register writes */
1342 anc_head = (struct anc_header *)(fw->data);
1343 anc_ptr = (u32 *)((u32)fw->data + sizeof(struct anc_header));
1344 anc_size_remaining = fw->size - sizeof(struct anc_header);
1345 num_anc_slots = anc_head->num_anc_slots;
1346
1347 if (tapan->anc_slot >= num_anc_slots) {
1348 dev_err(codec->dev, "Invalid ANC slot selected\n");
1349 release_firmware(fw);
1350 return -EINVAL;
1351 }
1352
1353 for (i = 0; i < num_anc_slots; i++) {
1354
1355 if (anc_size_remaining < TAPAN_PACKED_REG_SIZE) {
1356 dev_err(codec->dev, "Invalid register format\n");
1357 release_firmware(fw);
1358 return -EINVAL;
1359 }
1360 anc_writes_size = (u32)(*anc_ptr);
1361 anc_size_remaining -= sizeof(u32);
1362 anc_ptr += 1;
1363
1364 if (anc_writes_size * TAPAN_PACKED_REG_SIZE
1365 > anc_size_remaining) {
1366 dev_err(codec->dev, "Invalid register format\n");
1367 release_firmware(fw);
1368 return -ENOMEM;
1369 }
1370
1371 if (tapan->anc_slot == i)
1372 break;
1373
1374 anc_size_remaining -= (anc_writes_size *
1375 TAPAN_PACKED_REG_SIZE);
1376 anc_ptr += anc_writes_size;
1377 }
1378 if (i == num_anc_slots) {
1379 dev_err(codec->dev, "Selected ANC slot not present\n");
1380 release_firmware(fw);
1381 return -ENOMEM;
1382 }
1383
1384 for (i = 0; i < anc_writes_size; i++) {
1385 TAPAN_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
1386 mask, val);
1387 snd_soc_write(codec, reg, val);
1388 }
1389 release_firmware(fw);
1390
1391 break;
1392 case SND_SOC_DAPM_POST_PMD:
1393 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
1394 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
1395 break;
1396 }
1397 return 0;
1398}
1399
1400static int tapan_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1401 struct snd_kcontrol *kcontrol, int event)
1402{
1403 struct snd_soc_codec *codec = w->codec;
1404 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1405 u16 micb_int_reg;
1406 u8 cfilt_sel_val = 0;
1407 char *internal1_text = "Internal1";
1408 char *internal2_text = "Internal2";
1409 char *internal3_text = "Internal3";
1410 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
1411
1412 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1413 switch (w->reg) {
1414 case TAPAN_A_MICB_1_CTL:
1415 micb_int_reg = TAPAN_A_MICB_1_INT_RBIAS;
1416 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias1_cfilt_sel;
1417 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
1418 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
1419 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
1420 break;
1421 case TAPAN_A_MICB_2_CTL:
1422 micb_int_reg = TAPAN_A_MICB_2_INT_RBIAS;
1423 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias2_cfilt_sel;
1424 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
1425 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
1426 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
1427 break;
1428 case TAPAN_A_MICB_3_CTL:
1429 micb_int_reg = TAPAN_A_MICB_3_INT_RBIAS;
1430 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias3_cfilt_sel;
1431 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
1432 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
1433 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
1434 break;
1435 default:
1436 pr_err("%s: Error, invalid micbias register\n", __func__);
1437 return -EINVAL;
1438 }
1439
1440 switch (event) {
1441 case SND_SOC_DAPM_PRE_PMU:
1442 /* Let MBHC module know so micbias switch to be off */
1443 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
1444
1445 /* Get cfilt */
1446 wcd9xxx_resmgr_cfilt_get(&tapan->resmgr, cfilt_sel_val);
1447
1448 if (strnstr(w->name, internal1_text, 30))
1449 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
1450 else if (strnstr(w->name, internal2_text, 30))
1451 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1452 else if (strnstr(w->name, internal3_text, 30))
1453 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1454
1455 break;
1456 case SND_SOC_DAPM_POST_PMU:
1457 usleep_range(20000, 20000);
1458 /* Let MBHC module know so micbias is on */
1459 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_on);
1460 break;
1461 case SND_SOC_DAPM_POST_PMD:
1462 /* Let MBHC module know so micbias switch to be off */
1463 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
1464
1465 if (strnstr(w->name, internal1_text, 30))
1466 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
1467 else if (strnstr(w->name, internal2_text, 30))
1468 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1469 else if (strnstr(w->name, internal3_text, 30))
1470 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1471
1472 /* Put cfilt */
1473 wcd9xxx_resmgr_cfilt_put(&tapan->resmgr, cfilt_sel_val);
1474 break;
1475 }
1476
1477 return 0;
1478}
1479
1480static void tx_hpf_corner_freq_callback(struct work_struct *work)
1481{
1482 struct delayed_work *hpf_delayed_work;
1483 struct hpf_work *hpf_work;
1484 struct tapan_priv *tapan;
1485 struct snd_soc_codec *codec;
1486 u16 tx_mux_ctl_reg;
1487 u8 hpf_cut_of_freq;
1488
1489 hpf_delayed_work = to_delayed_work(work);
1490 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
1491 tapan = hpf_work->tapan;
1492 codec = hpf_work->tapan->codec;
1493 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
1494
1495 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL +
1496 (hpf_work->decimator - 1) * 8;
1497
1498 dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
1499 __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
1500
1501 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
1502}
1503
1504#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
1505#define CF_MIN_3DB_4HZ 0x0
1506#define CF_MIN_3DB_75HZ 0x1
1507#define CF_MIN_3DB_150HZ 0x2
1508
1509static int tapan_codec_enable_dec(struct snd_soc_dapm_widget *w,
1510 struct snd_kcontrol *kcontrol, int event)
1511{
1512 struct snd_soc_codec *codec = w->codec;
1513 unsigned int decimator;
1514 char *dec_name = NULL;
1515 char *widget_name = NULL;
1516 char *temp;
1517 int ret = 0;
1518 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
1519 u8 dec_hpf_cut_of_freq;
1520 int offset;
1521
1522 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1523
1524 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1525 if (!widget_name)
1526 return -ENOMEM;
1527 temp = widget_name;
1528
1529 dec_name = strsep(&widget_name, " ");
1530 widget_name = temp;
1531 if (!dec_name) {
1532 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1533 ret = -EINVAL;
1534 goto out;
1535 }
1536
1537 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1538 if (ret < 0) {
1539 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1540 ret = -EINVAL;
1541 goto out;
1542 }
1543
1544 dev_dbg(codec->dev, "%s(): widget = %s dec_name = %s decimator = %u\n",
1545 __func__, w->name, dec_name, decimator);
1546
1547 if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
1548 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B1_CTL;
1549 offset = 0;
1550 } else if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
1551 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B2_CTL;
1552 offset = 8;
1553 } else {
1554 pr_err("%s: Error, incorrect dec\n", __func__);
1555 ret = -EINVAL;
1556 goto out;
1557 }
1558
1559 tx_vol_ctl_reg = TAPAN_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
1560 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1561
1562 switch (event) {
1563 case SND_SOC_DAPM_PRE_PMU:
1564
1565 /* Enableable TX digital mute */
1566 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
1567
1568 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
1569 1 << w->shift);
1570 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
1571
1572 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
1573
1574 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
1575
1576 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
1577 dec_hpf_cut_of_freq;
1578
1579 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
1580
1581 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
1582 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
1583 CF_MIN_3DB_150HZ << 4);
1584 }
1585
1586 /* enable HPF */
1587 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
1588
1589 break;
1590
1591 case SND_SOC_DAPM_POST_PMU:
1592
1593 /* Disable TX digital mute */
1594 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
1595
1596 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
1597 CF_MIN_3DB_150HZ) {
1598
1599 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
1600 msecs_to_jiffies(300));
1601 }
1602 /* apply the digital gain after the decimator is enabled*/
1603 if ((w->shift) < ARRAY_SIZE(tx_digital_gain_reg))
1604 snd_soc_write(codec,
1605 tx_digital_gain_reg[w->shift + offset],
1606 snd_soc_read(codec,
1607 tx_digital_gain_reg[w->shift + offset])
1608 );
1609
1610 break;
1611
1612 case SND_SOC_DAPM_PRE_PMD:
1613
1614 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
1615 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
1616 break;
1617
1618 case SND_SOC_DAPM_POST_PMD:
1619
1620 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
1621 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
1622 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
1623
1624 break;
1625 }
1626out:
1627 kfree(widget_name);
1628 return ret;
1629}
1630
1631static int tapan_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
1632 struct snd_kcontrol *kcontrol, int event)
1633{
1634 struct snd_soc_codec *codec = w->codec;
1635
1636 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1637
1638 switch (event) {
1639 case SND_SOC_DAPM_PRE_PMU:
1640 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
1641 1 << w->shift, 1 << w->shift);
1642 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
1643 1 << w->shift, 0x0);
1644 break;
1645 case SND_SOC_DAPM_POST_PMU:
1646 /* apply the digital gain after the interpolator is enabled*/
1647 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
1648 snd_soc_write(codec,
1649 rx_digital_gain_reg[w->shift],
1650 snd_soc_read(codec,
1651 rx_digital_gain_reg[w->shift])
1652 );
1653 break;
1654 }
1655 return 0;
1656}
1657
1658static int tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
1659 struct snd_kcontrol *kcontrol, int event)
1660{
1661 switch (event) {
1662 case SND_SOC_DAPM_POST_PMU:
1663 case SND_SOC_DAPM_POST_PMD:
1664 usleep_range(1000, 1000);
1665 break;
1666 }
1667 return 0;
1668}
1669
1670static int tapan_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
1671 struct snd_kcontrol *kcontrol, int event)
1672{
1673 struct snd_soc_codec *codec = w->codec;
1674 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1675
1676 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1677
1678 switch (event) {
1679 case SND_SOC_DAPM_PRE_PMU:
1680 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
1681 break;
1682 case SND_SOC_DAPM_POST_PMD:
1683 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
1684 break;
1685 }
1686 return 0;
1687}
1688static int tapan_hphr_dac_event(struct snd_soc_dapm_widget *w,
1689 struct snd_kcontrol *kcontrol, int event)
1690{
1691 struct snd_soc_codec *codec = w->codec;
1692
1693 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1694
1695 switch (event) {
1696 case SND_SOC_DAPM_PRE_PMU:
1697 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1698 break;
1699 case SND_SOC_DAPM_POST_PMD:
1700 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1701 break;
1702 }
1703 return 0;
1704}
1705
1706static int tapan_hph_pa_event(struct snd_soc_dapm_widget *w,
1707 struct snd_kcontrol *kcontrol, int event)
1708{
1709 struct snd_soc_codec *codec = w->codec;
1710 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1711 enum wcd9xxx_notify_event e_pre_on, e_post_off;
1712
1713 dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
1714 if (w->shift == 5) {
1715 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
1716 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
1717 } else if (w->shift == 4) {
1718 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
1719 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
1720 } else {
1721 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
1722 return -EINVAL;
1723 }
1724
1725 switch (event) {
1726 case SND_SOC_DAPM_PRE_PMU:
1727 /* Let MBHC module know PA is turning on */
1728 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
1729 break;
1730
1731 case SND_SOC_DAPM_POST_PMU:
1732 usleep_range(10000, 10000);
1733
1734 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_5, 0x02, 0x00);
1735 snd_soc_update_bits(codec, TAPAN_A_NCP_STATIC, 0x20, 0x00);
1736 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x04, 0x04);
1737 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x08, 0x00);
1738
1739 usleep_range(10, 10);
1740 break;
1741
1742 case SND_SOC_DAPM_POST_PMD:
1743 /* Let MBHC module know PA turned off */
1744 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
1745
1746 /*
1747 * schedule work is required because at the time HPH PA DAPM
1748 * event callback is called by DAPM framework, CODEC dapm mutex
1749 * would have been locked while snd_soc_jack_report also
1750 * attempts to acquire same lock.
1751 */
1752 dev_dbg(codec->dev, "%s: sleep 10 ms after %s PA disable.\n",
1753 __func__, w->name);
1754 usleep_range(5000, 5000);
1755 break;
1756 }
1757 return 0;
1758}
1759
1760static int tapan_lineout_dac_event(struct snd_soc_dapm_widget *w,
1761 struct snd_kcontrol *kcontrol, int event)
1762{
1763 struct snd_soc_codec *codec = w->codec;
1764
1765 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1766
1767 switch (event) {
1768 case SND_SOC_DAPM_PRE_PMU:
1769 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1770 break;
1771
1772 case SND_SOC_DAPM_POST_PMD:
1773 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1774 break;
1775 }
1776 return 0;
1777}
1778
1779static int tapan_spk_dac_event(struct snd_soc_dapm_widget *w,
1780 struct snd_kcontrol *kcontrol, int event)
1781{
1782 struct snd_soc_codec *codec = w->codec;
1783
1784 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1785 return 0;
1786}
1787
1788static const struct snd_soc_dapm_route audio_i2s_map[] = {
1789 {"RX_I2S_CLK", NULL, "CDC_CONN"},
1790 {"SLIM RX1", NULL, "RX_I2S_CLK"},
1791 {"SLIM RX2", NULL, "RX_I2S_CLK"},
1792
1793 {"SLIM TX1 MUX", NULL, "TX_I2S_CLK"},
1794 {"SLIM TX2 MUX", NULL, "TX_I2S_CLK"},
1795};
1796
1797static const struct snd_soc_dapm_route audio_map[] = {
1798 /* SLIMBUS Connections */
1799 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
1800 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
1801 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
1802
1803 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
1804 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
1805 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
1806 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
1807 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
1808 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
1809 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
1810 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
1811 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
1812 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
1813 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
1814 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
1815 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
1816 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
1817 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
1818 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
1819 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
1820 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
1821 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
1822 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
1823 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
1824 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
1825 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
1826 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
1827 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
1828 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
1829 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
1830 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
1831 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
1832 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
1833 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
1834 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
1835 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
1836
1837 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
1838
1839 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
1840
1841 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
1842 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
1843 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
1844 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
1845 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
1846 {"SLIM TX3 MUX", "RMIX5", "RX5 MIX1"},
1847 {"SLIM TX3 MUX", "RMIX6", "RX6 MIX1"},
1848 {"SLIM TX3 MUX", "RMIX7", "RX7 MIX1"},
1849
1850 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
1851
1852 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
1853 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
1854 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
1855 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
1856 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
1857 {"SLIM TX5 MUX", "RMIX5", "RX5 MIX1"},
1858 {"SLIM TX5 MUX", "RMIX6", "RX6 MIX1"},
1859 {"SLIM TX5 MUX", "RMIX7", "RX7 MIX1"},
1860
1861 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
1862
1863 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
1864 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
1865 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
1866 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
1867 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
1868 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
1869 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
1870 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
1871 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
1872 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
1873 {"SLIM TX7 MUX", "RMIX1", "RX1 MIX1"},
1874 {"SLIM TX7 MUX", "RMIX2", "RX2 MIX1"},
1875 {"SLIM TX7 MUX", "RMIX3", "RX3 MIX1"},
1876 {"SLIM TX7 MUX", "RMIX4", "RX4 MIX1"},
1877 {"SLIM TX7 MUX", "RMIX5", "RX5 MIX1"},
1878 {"SLIM TX7 MUX", "RMIX6", "RX6 MIX1"},
1879 {"SLIM TX7 MUX", "RMIX7", "RX7 MIX1"},
1880
1881 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
1882 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
1883 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
1884 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
1885 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
1886 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
1887 {"SLIM TX8 MUX", "DEC7", "DEC7 MUX"},
1888 {"SLIM TX8 MUX", "DEC8", "DEC8 MUX"},
1889 {"SLIM TX8 MUX", "DEC9", "DEC9 MUX"},
1890 {"SLIM TX8 MUX", "DEC10", "DEC10 MUX"},
1891
1892 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
1893 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
1894 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
1895 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
1896 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
1897 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
1898 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
1899 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
1900 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
1901 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
1902
1903 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
1904 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
1905 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
1906 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
1907 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
1908 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
1909 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
1910 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
1911 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
1912 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
1913
1914 /* Earpiece (RX MIX1) */
1915 {"EAR", NULL, "EAR PA"},
1916 {"EAR PA", NULL, "EAR_PA_MIXER"},
1917 {"EAR_PA_MIXER", NULL, "DAC1"},
1918 {"DAC1", NULL, "CP"},
1919 {"CP", NULL, "CLASS_H_EAR"},
1920 {"CLASS_H_EAR", NULL, "CLASS_H_CLK"},
1921
1922 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
1923 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
1924 {"ANC", NULL, "ANC1 FB MUX"},
1925
1926 /* Headset (RX MIX1 and RX MIX2) */
1927 {"HEADPHONE", NULL, "HPHL"},
1928 {"HEADPHONE", NULL, "HPHR"},
1929
1930 {"HPHL", NULL, "HPHL_PA_MIXER"},
1931 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
1932
1933 {"HPHR", NULL, "HPHR_PA_MIXER"},
1934 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
1935
1936 {"HPHL DAC", NULL, "CP"},
1937 {"CP", NULL, "CLASS_H_HPH_L"},
1938 {"CLASS_H_HPH_L", NULL, "CLASS_H_CLK"},
1939
1940 {"HPHR DAC", NULL, "CP"},
1941 {"CP", NULL, "CLASS_H_HPH_R"},
1942 {"CLASS_H_HPH_R", NULL, "CLASS_H_CLK"},
1943
1944 {"ANC", NULL, "ANC1 MUX"},
1945 {"ANC", NULL, "ANC2 MUX"},
1946 {"ANC1 MUX", "ADC1", "ADC1"},
1947 {"ANC1 MUX", "ADC2", "ADC2"},
1948 {"ANC1 MUX", "ADC3", "ADC3"},
1949 {"ANC1 MUX", "ADC4", "ADC4"},
1950 {"ANC2 MUX", "ADC1", "ADC1"},
1951 {"ANC2 MUX", "ADC2", "ADC2"},
1952 {"ANC2 MUX", "ADC3", "ADC3"},
1953 {"ANC2 MUX", "ADC4", "ADC4"},
1954
1955 {"ANC", NULL, "CDC_CONN"},
1956
1957 {"DAC1", "Switch", "RX1 CHAIN"},
1958 {"HPHL DAC", "Switch", "RX1 CHAIN"},
1959 {"HPHR DAC", NULL, "RX2 CHAIN"},
1960
1961 {"LINEOUT1", NULL, "LINEOUT1 PA"},
1962 {"LINEOUT2", NULL, "LINEOUT2 PA"},
1963 {"LINEOUT3", NULL, "LINEOUT3 PA"},
1964 {"LINEOUT4", NULL, "LINEOUT4 PA"},
1965 {"SPK_OUT", NULL, "SPK PA"},
1966
1967 {"LINEOUT1 PA", NULL, "CP"},
1968 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
1969 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
1970
1971 {"LINEOUT2 PA", NULL, "CP"},
1972 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
1973 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
1974
1975 {"LINEOUT3 PA", NULL, "CP"},
1976 {"LINEOUT3 PA", NULL, "LINEOUT3_PA_MIXER"},
1977 {"LINEOUT3_PA_MIXER", NULL, "LINEOUT3 DAC"},
1978
1979 {"LINEOUT4 PA", NULL, "CP"},
1980 {"LINEOUT4 PA", NULL, "LINEOUT4_PA_MIXER"},
1981 {"LINEOUT4_PA_MIXER", NULL, "LINEOUT4 DAC"},
1982
1983 {"CP", NULL, "CLASS_H_LINEOUTS_PA"},
1984 {"CLASS_H_LINEOUTS_PA", NULL, "CLASS_H_CLK"},
1985
1986 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
1987
1988 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
1989 {"RDAC5 MUX", "DEM4", "RX4 MIX1"},
1990
1991 {"LINEOUT3 DAC", NULL, "RDAC5 MUX"},
1992
1993 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
1994
1995 {"RDAC7 MUX", "DEM5_INV", "RX5 MIX1"},
1996 {"RDAC7 MUX", "DEM6", "RX6 MIX1"},
1997
1998 {"LINEOUT4 DAC", NULL, "RDAC7 MUX"},
1999
2000 {"SPK PA", NULL, "SPK DAC"},
2001 {"SPK DAC", NULL, "RX7 MIX2"},
2002
2003 {"RX1 CHAIN", NULL, "RX1 MIX2"},
2004 {"RX2 CHAIN", NULL, "RX2 MIX2"},
2005 {"RX1 CHAIN", NULL, "ANC"},
2006 {"RX2 CHAIN", NULL, "ANC"},
2007
2008 {"CLASS_H_CLK", NULL, "RX_BIAS"},
2009 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2010 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
2011 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
2012 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
2013 {"SPK DAC", NULL, "RX_BIAS"},
2014
2015 {"RX1 MIX1", NULL, "COMP1_CLK"},
2016 {"RX2 MIX1", NULL, "COMP1_CLK"},
2017 {"RX3 MIX1", NULL, "COMP2_CLK"},
2018 {"RX5 MIX1", NULL, "COMP2_CLK"},
2019
2020 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2021 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2022 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
2023 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2024 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
2025 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2026 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2027 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2028 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2029 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
2030 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
2031 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
2032 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
2033 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
2034 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
2035 {"RX1 MIX2", NULL, "RX1 MIX1"},
2036 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
2037 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
2038 {"RX2 MIX2", NULL, "RX2 MIX1"},
2039 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
2040 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
2041 {"RX7 MIX2", NULL, "RX7 MIX1"},
2042 {"RX7 MIX2", NULL, "RX7 MIX2 INP1"},
2043 {"RX7 MIX2", NULL, "RX7 MIX2 INP2"},
2044
2045 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
2046 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
2047 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
2048 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
2049 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
2050 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
2051 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
2052 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
2053 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
2054 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
2055 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
2056 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
2057 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
2058 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
2059 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
2060 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
2061 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
2062 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
2063 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
2064 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
2065 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
2066 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
2067 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
2068 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
2069
2070 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
2071 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
2072 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
2073 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
2074 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
2075 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
2076 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
2077
2078 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2079 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
2080 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2081 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
2082 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
2083 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
2084 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
2085 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2086 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2087 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
2088 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2089 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
2090 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
2091 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
2092 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
2093 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2094 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
2095 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
2096 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
2097 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
2098 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
2099 {"RX1 MIX1 INP3", "RX6", "SLIM RX6"},
2100 {"RX1 MIX1 INP3", "RX7", "SLIM RX7"},
2101 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2102 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
2103 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2104 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
2105 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
2106 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
2107 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
2108 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
2109 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2110 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
2111 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2112 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
2113 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
2114 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
2115 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
2116 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
2117 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2118 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
2119 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2120 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
2121 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
2122 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
2123 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
2124 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
2125 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2126 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
2127 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2128 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
2129 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
2130 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
2131 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
2132 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
2133 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2134 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
2135 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2136 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
2137 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
2138 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
2139 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
2140 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
2141 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2142 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
2143 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2144 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
2145 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
2146 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
2147 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
2148 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
2149 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
2150 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
2151 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
2152 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
2153 {"RX5 MIX1 INP1", "RX5", "SLIM RX5"},
2154 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
2155 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
2156 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
2157 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
2158 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
2159 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
2160 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
2161 {"RX5 MIX1 INP2", "RX5", "SLIM RX5"},
2162 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
2163 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
2164 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
2165 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
2166 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
2167 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
2168 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
2169 {"RX6 MIX1 INP1", "RX5", "SLIM RX5"},
2170 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
2171 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
2172 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
2173 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
2174 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
2175 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
2176 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
2177 {"RX6 MIX1 INP2", "RX5", "SLIM RX5"},
2178 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
2179 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
2180 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
2181 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
2182 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
2183 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
2184 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
2185 {"RX7 MIX1 INP1", "RX5", "SLIM RX5"},
2186 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
2187 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
2188 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
2189 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
2190 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
2191 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
2192 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
2193 {"RX7 MIX1 INP2", "RX5", "SLIM RX5"},
2194 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
2195 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
2196 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
2197 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
2198 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
2199 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
2200 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
2201 {"RX7 MIX2 INP1", "IIR1", "IIR1"},
2202 {"RX7 MIX2 INP2", "IIR1", "IIR1"},
2203
2204 /* Decimator Inputs */
2205 {"DEC1 MUX", "DMIC1", "DMIC1"},
2206 {"DEC1 MUX", "ADC6", "ADC6"},
2207 {"DEC1 MUX", NULL, "CDC_CONN"},
2208 {"DEC2 MUX", "DMIC2", "DMIC2"},
2209 {"DEC2 MUX", "ADC5", "ADC5"},
2210 {"DEC2 MUX", NULL, "CDC_CONN"},
2211 {"DEC3 MUX", "DMIC3", "DMIC3"},
2212 {"DEC3 MUX", "ADC4", "ADC4"},
2213 {"DEC3 MUX", NULL, "CDC_CONN"},
2214 {"DEC4 MUX", "DMIC4", "DMIC4"},
2215 {"DEC4 MUX", "ADC3", "ADC3"},
2216 {"DEC4 MUX", NULL, "CDC_CONN"},
2217 {"DEC5 MUX", "DMIC5", "DMIC5"},
2218 {"DEC5 MUX", "ADC2", "ADC2"},
2219 {"DEC5 MUX", NULL, "CDC_CONN"},
2220 {"DEC6 MUX", "DMIC6", "DMIC6"},
2221 {"DEC6 MUX", "ADC1", "ADC1"},
2222 {"DEC6 MUX", NULL, "CDC_CONN"},
2223 {"DEC7 MUX", "DMIC1", "DMIC1"},
2224 {"DEC7 MUX", "DMIC6", "DMIC6"},
2225 {"DEC7 MUX", "ADC1", "ADC1"},
2226 {"DEC7 MUX", "ADC6", "ADC6"},
2227 {"DEC7 MUX", NULL, "CDC_CONN"},
2228 {"DEC8 MUX", "DMIC2", "DMIC2"},
2229 {"DEC8 MUX", "DMIC5", "DMIC5"},
2230 {"DEC8 MUX", "ADC2", "ADC2"},
2231 {"DEC8 MUX", "ADC5", "ADC5"},
2232 {"DEC8 MUX", NULL, "CDC_CONN"},
2233 {"DEC9 MUX", "DMIC4", "DMIC4"},
2234 {"DEC9 MUX", "DMIC5", "DMIC5"},
2235 {"DEC9 MUX", "ADC2", "ADC2"},
2236 {"DEC9 MUX", "ADC3", "ADC3"},
2237 {"DEC9 MUX", NULL, "CDC_CONN"},
2238 {"DEC10 MUX", "DMIC3", "DMIC3"},
2239 {"DEC10 MUX", "DMIC6", "DMIC6"},
2240 {"DEC10 MUX", "ADC1", "ADC1"},
2241 {"DEC10 MUX", "ADC4", "ADC4"},
2242 {"DEC10 MUX", NULL, "CDC_CONN"},
2243
2244 /* ADC Connections */
2245 {"ADC1", NULL, "AMIC1"},
2246 {"ADC2", NULL, "AMIC2"},
2247 {"ADC3", NULL, "AMIC3"},
2248 {"ADC4", NULL, "AMIC4"},
2249 {"ADC5", NULL, "AMIC5"},
2250 {"ADC6", NULL, "AMIC6"},
2251
2252 /* AUX PGA Connections */
2253 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2254 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2255 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2256 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2257 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2258 {"LINEOUT3_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2259 {"LINEOUT4_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2260 {"AUX_PGA_Left", NULL, "AMIC5"},
2261 {"AUX_PGA_Right", NULL, "AMIC6"},
2262
2263 {"IIR1", NULL, "IIR1 INP1 MUX"},
2264 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2265 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2266 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2267 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2268 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
2269 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
2270 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
2271 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
2272 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
2273 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
2274
2275 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2276 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2277 {"MIC BIAS1 External", NULL, "LDO_H"},
2278 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2279 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2280 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2281 {"MIC BIAS2 External", NULL, "LDO_H"},
2282 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2283 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2284 {"MIC BIAS3 External", NULL, "LDO_H"},
2285 {"MIC BIAS4 External", NULL, "LDO_H"},
2286};
2287
2288static int tapan_readable(struct snd_soc_codec *ssc, unsigned int reg)
2289{
2290 return tapan_reg_readable[reg];
2291}
2292
2293static bool tapan_is_digital_gain_register(unsigned int reg)
2294{
2295 bool rtn = false;
2296 switch (reg) {
2297 case TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL:
2298 case TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL:
2299 case TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL:
2300 case TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL:
2301 case TAPAN_A_CDC_TX1_VOL_CTL_GAIN:
2302 case TAPAN_A_CDC_TX2_VOL_CTL_GAIN:
2303 case TAPAN_A_CDC_TX3_VOL_CTL_GAIN:
2304 case TAPAN_A_CDC_TX4_VOL_CTL_GAIN:
2305 rtn = true;
2306 break;
2307 default:
2308 break;
2309 }
2310 return rtn;
2311}
2312
2313static int tapan_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2314{
2315 /* Registers lower than 0x100 are top level registers which can be
2316 * written by the Taiko core driver.
2317 */
2318
2319 if ((reg >= TAPAN_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2320 return 1;
2321
2322 /* IIR Coeff registers are not cacheable */
2323 if ((reg >= TAPAN_A_CDC_IIR1_COEF_B1_CTL) &&
2324 (reg <= TAPAN_A_CDC_IIR2_COEF_B2_CTL))
2325 return 1;
2326
2327 /* Digital gain register is not cacheable so we have to write
2328 * the setting even it is the same
2329 */
2330 if (tapan_is_digital_gain_register(reg))
2331 return 1;
2332
2333 /* HPH status registers */
2334 if (reg == TAPAN_A_RX_HPH_L_STATUS || reg == TAPAN_A_RX_HPH_R_STATUS)
2335 return 1;
2336
2337 if (reg == TAPAN_A_MBHC_INSERT_DET_STATUS)
2338 return 1;
2339
2340 return 0;
2341}
2342
2343#define TAPAN_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2344static int tapan_write(struct snd_soc_codec *codec, unsigned int reg,
2345 unsigned int value)
2346{
2347 int ret;
2348
2349 if (reg == SND_SOC_NOPM)
2350 return 0;
2351
2352 BUG_ON(reg > TAPAN_MAX_REGISTER);
2353
2354 if (!tapan_volatile(codec, reg)) {
2355 ret = snd_soc_cache_write(codec, reg, value);
2356 if (ret != 0)
2357 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2358 reg, ret);
2359 }
2360
2361 return wcd9xxx_reg_write(codec->control_data, reg, value);
2362}
2363static unsigned int tapan_read(struct snd_soc_codec *codec,
2364 unsigned int reg)
2365{
2366 unsigned int val;
2367 int ret;
2368
2369 if (reg == SND_SOC_NOPM)
2370 return 0;
2371
2372 BUG_ON(reg > TAPAN_MAX_REGISTER);
2373
2374 if (!tapan_volatile(codec, reg) && tapan_readable(codec, reg) &&
2375 reg < codec->driver->reg_cache_size) {
2376 ret = snd_soc_cache_read(codec, reg, &val);
2377 if (ret >= 0) {
2378 return val;
2379 } else
2380 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2381 reg, ret);
2382 }
2383
2384 val = wcd9xxx_reg_read(codec->control_data, reg);
2385 return val;
2386}
2387
2388static int tapan_startup(struct snd_pcm_substream *substream,
2389 struct snd_soc_dai *dai)
2390{
2391 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2392 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2393 __func__, substream->name, substream->stream);
2394 if ((tapan_core != NULL) &&
2395 (tapan_core->dev != NULL) &&
2396 (tapan_core->dev->parent != NULL))
2397 pm_runtime_get_sync(tapan_core->dev->parent);
2398
2399 return 0;
2400}
2401
2402static void tapan_shutdown(struct snd_pcm_substream *substream,
2403 struct snd_soc_dai *dai)
2404{
2405 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2406 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2407 __func__, substream->name, substream->stream);
2408 if ((tapan_core != NULL) &&
2409 (tapan_core->dev != NULL) &&
2410 (tapan_core->dev->parent != NULL)) {
2411 pm_runtime_mark_last_busy(tapan_core->dev->parent);
2412 pm_runtime_put(tapan_core->dev->parent);
2413 }
2414}
2415
2416int tapan_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
2417{
2418 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2419
2420 dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n", __func__,
2421 mclk_enable, dapm);
2422
2423 WCD9XXX_BCL_LOCK(&tapan->resmgr);
2424 if (mclk_enable) {
2425 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
2426 WCD9XXX_BANDGAP_AUDIO_MODE);
2427 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2428 } else {
2429 /* Put clock and BG */
2430 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2431 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
2432 WCD9XXX_BANDGAP_AUDIO_MODE);
2433 }
2434 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
2435
2436 return 0;
2437}
2438
2439static int tapan_set_dai_sysclk(struct snd_soc_dai *dai,
2440 int clk_id, unsigned int freq, int dir)
2441{
2442 dev_dbg(dai->codec->dev, "%s\n", __func__);
2443 return 0;
2444}
2445
2446static int tapan_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2447{
2448 return 0;
2449}
2450
2451static int tapan_set_channel_map(struct snd_soc_dai *dai,
2452 unsigned int tx_num, unsigned int *tx_slot,
2453 unsigned int rx_num, unsigned int *rx_slot)
2454
2455{
2456 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
2457 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
2458 if (!tx_slot && !rx_slot) {
2459 pr_err("%s: Invalid\n", __func__);
2460 return -EINVAL;
2461 }
2462 dev_dbg(dai->codec->dev, "%s(): dai_name = %s DAI-ID %x\n",
2463 __func__, dai->name, dai->id);
2464 dev_dbg(dai->codec->dev, "%s(): tx_ch %d rx_ch %d\n intf_type %d\n",
2465 __func__, tx_num, rx_num, tapan->intf_type);
2466
2467 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2468 wcd9xxx_init_slimslave(core, core->slim->laddr,
2469 tx_num, tx_slot, rx_num, rx_slot);
2470 return 0;
2471}
2472
2473static int tapan_get_channel_map(struct snd_soc_dai *dai,
2474 unsigned int *tx_num, unsigned int *tx_slot,
2475 unsigned int *rx_num, unsigned int *rx_slot)
2476
2477{
2478 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(dai->codec);
2479 u32 i = 0;
2480 struct wcd9xxx_ch *ch;
2481
2482 switch (dai->id) {
2483 case AIF1_PB:
2484 case AIF2_PB:
2485 case AIF3_PB:
2486 if (!rx_slot || !rx_num) {
2487 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
2488 __func__, (u32) rx_slot, (u32) rx_num);
2489 return -EINVAL;
2490 }
2491 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2492 list) {
2493 dev_dbg(dai->codec->dev, "%s: rx_slot[%d] %d ch->ch_num %d\n",
2494 __func__, i, rx_slot[i], ch->ch_num);
2495 rx_slot[i++] = ch->ch_num;
2496 }
2497 dev_dbg(dai->codec->dev, "%s: rx_num %d\n", __func__, i);
2498 *rx_num = i;
2499 break;
2500 case AIF1_CAP:
2501 case AIF2_CAP:
2502 case AIF3_CAP:
2503 if (!tx_slot || !tx_num) {
2504 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
2505 __func__, (u32) tx_slot, (u32) tx_num);
2506 return -EINVAL;
2507 }
2508 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2509 list) {
2510 dev_dbg(dai->codec->dev, "%s: tx_slot[%d] %d, ch->ch_num %d\n",
2511 __func__, i, tx_slot[i], ch->ch_num);
2512 tx_slot[i++] = ch->ch_num;
2513 }
2514 dev_dbg(dai->codec->dev, "%s: tx_num %d\n", __func__, i);
2515 *tx_num = i;
2516 break;
2517
2518 default:
2519 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
2520 break;
2521 }
2522
2523 return 0;
2524}
2525
2526static int tapan_set_interpolator_rate(struct snd_soc_dai *dai,
2527 u8 rx_fs_rate_reg_val, u32 sample_rate)
2528{
2529 u32 j;
2530 u8 rx_mix1_inp;
2531 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
2532 u16 rx_fs_reg;
2533 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
2534 struct snd_soc_codec *codec = dai->codec;
2535 struct wcd9xxx_ch *ch;
2536 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2537
2538 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
2539 /* for RX port starting from 16 instead of 10 like tabla */
2540 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
2541 TAPAN_TX_PORT_NUMBER;
2542 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
2543 (rx_mix1_inp > RX_MIX1_INP_SEL_RX7)) {
2544 pr_err("%s: Invalid TAPAN_RX%u port. Dai ID is %d\n",
2545 __func__, rx_mix1_inp - 5 , dai->id);
2546 return -EINVAL;
2547 }
2548
2549 rx_mix_1_reg_1 = TAPAN_A_CDC_CONN_RX1_B1_CTL;
2550
2551 for (j = 0; j < NUM_INTERPOLATORS; j++) {
2552 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
2553
2554 rx_mix_1_reg_1_val = snd_soc_read(codec,
2555 rx_mix_1_reg_1);
2556 rx_mix_1_reg_2_val = snd_soc_read(codec,
2557 rx_mix_1_reg_2);
2558
2559 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
2560 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
2561 == rx_mix1_inp) ||
2562 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
2563
2564 rx_fs_reg = TAPAN_A_CDC_RX1_B5_CTL + 8 * j;
2565
2566 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to RX%u\n",
2567 __func__, dai->id, j + 1);
2568
2569 dev_dbg(codec->dev, "%s: set RX%u sample rate to %u\n",
2570 __func__, j + 1, sample_rate);
2571
2572 snd_soc_update_bits(codec, rx_fs_reg,
2573 0xE0, rx_fs_rate_reg_val);
2574
2575 }
2576 if (j <= 2)
2577 rx_mix_1_reg_1 += 3;
2578 else
2579 rx_mix_1_reg_1 += 2;
2580 }
2581 }
2582 return 0;
2583}
2584
2585static int tapan_set_decimator_rate(struct snd_soc_dai *dai,
2586 u8 tx_fs_rate_reg_val, u32 sample_rate)
2587{
2588 struct snd_soc_codec *codec = dai->codec;
2589 struct wcd9xxx_ch *ch;
2590 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2591 u32 tx_port;
2592 u16 tx_port_reg, tx_fs_reg;
2593 u8 tx_port_reg_val;
2594 s8 decimator;
2595
2596 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
2597
2598 tx_port = ch->port + 1;
2599 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
2600 __func__, dai->id, tx_port);
2601
2602 if ((tx_port < 1) || (tx_port > NUM_DECIMATORS)) {
2603 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
2604 __func__, tx_port, dai->id);
2605 return -EINVAL;
2606 }
2607
2608 tx_port_reg = TAPAN_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
2609 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
2610
2611 decimator = 0;
2612
2613 if ((tx_port >= 1) && (tx_port <= 6)) {
2614
2615 tx_port_reg_val = tx_port_reg_val & 0x0F;
2616 if (tx_port_reg_val == 0x8)
2617 decimator = tx_port;
2618
2619 } else if ((tx_port >= 7) && (tx_port <= NUM_DECIMATORS)) {
2620
2621 tx_port_reg_val = tx_port_reg_val & 0x1F;
2622
2623 if ((tx_port_reg_val >= 0x8) &&
2624 (tx_port_reg_val <= 0x11)) {
2625
2626 decimator = (tx_port_reg_val - 0x8) + 1;
2627 }
2628 }
2629
2630 if (decimator) { /* SLIM_TX port has a DEC as input */
2631
2632 tx_fs_reg = TAPAN_A_CDC_TX1_CLK_FS_CTL +
2633 8 * (decimator - 1);
2634
2635 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
2636 __func__, decimator, tx_port, sample_rate);
2637
2638 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
2639 tx_fs_rate_reg_val);
2640
2641 } else {
2642 if ((tx_port_reg_val >= 0x1) &&
2643 (tx_port_reg_val <= 0x7)) {
2644
2645 dev_dbg(codec->dev, "%s: RMIX%u going to SLIM TX%u\n",
2646 __func__, tx_port_reg_val, tx_port);
2647
2648 } else if ((tx_port_reg_val >= 0x8) &&
2649 (tx_port_reg_val <= 0x11)) {
2650
2651 pr_err("%s: ERROR: Should not be here\n",
2652 __func__);
2653 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
2654 __func__, tx_port);
2655 return -EINVAL;
2656
2657 } else if (tx_port_reg_val == 0) {
2658 dev_dbg(codec->dev, "%s: no signal to SLIM TX%u\n",
2659 __func__, tx_port);
2660 } else {
2661 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
2662 __func__, tx_port);
2663 pr_err("%s: ERROR: wrong signal = %u\n",
2664 __func__, tx_port_reg_val);
2665 return -EINVAL;
2666 }
2667 }
2668 }
2669 return 0;
2670}
2671
2672static int tapan_hw_params(struct snd_pcm_substream *substream,
2673 struct snd_pcm_hw_params *params,
2674 struct snd_soc_dai *dai)
2675{
2676 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
2677 u8 tx_fs_rate, rx_fs_rate;
2678 int ret;
2679
2680 dev_dbg(dai->codec->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
2681 __func__, dai->name, dai->id,
2682 params_rate(params), params_channels(params));
2683
2684 switch (params_rate(params)) {
2685 case 8000:
2686 tx_fs_rate = 0x00;
2687 rx_fs_rate = 0x00;
2688 break;
2689 case 16000:
2690 tx_fs_rate = 0x01;
2691 rx_fs_rate = 0x20;
2692 break;
2693 case 32000:
2694 tx_fs_rate = 0x02;
2695 rx_fs_rate = 0x40;
2696 break;
2697 case 48000:
2698 tx_fs_rate = 0x03;
2699 rx_fs_rate = 0x60;
2700 break;
2701 case 96000:
2702 tx_fs_rate = 0x04;
2703 rx_fs_rate = 0x80;
2704 break;
2705 case 192000:
2706 tx_fs_rate = 0x05;
2707 rx_fs_rate = 0xA0;
2708 break;
2709 default:
2710 pr_err("%s: Invalid sampling rate %d\n", __func__,
2711 params_rate(params));
2712 return -EINVAL;
2713 }
2714
2715 switch (substream->stream) {
2716 case SNDRV_PCM_STREAM_CAPTURE:
2717 ret = tapan_set_decimator_rate(dai, tx_fs_rate,
2718 params_rate(params));
2719 if (ret < 0) {
2720 pr_err("%s: set decimator rate failed %d\n", __func__,
2721 ret);
2722 return ret;
2723 }
2724
2725 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
2726 pr_err("%s: I2C interface not yet supported\n",
2727 __func__);
2728 else
2729 tapan->dai[dai->id].rate = params_rate(params);
2730
2731 break;
2732
2733 case SNDRV_PCM_STREAM_PLAYBACK:
2734 ret = tapan_set_interpolator_rate(dai, rx_fs_rate,
2735 params_rate(params));
2736 if (ret < 0) {
2737 pr_err("%s: set decimator rate failed %d\n", __func__,
2738 ret);
2739 return ret;
2740 }
2741 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
2742 pr_err("%s: I2C interface not yet supported\n",
2743 __func__);
2744 else
2745 tapan->dai[dai->id].rate = params_rate(params);
2746
2747 break;
2748 default:
2749 pr_err("%s: Invalid stream type %d\n", __func__,
2750 substream->stream);
2751 return -EINVAL;
2752 }
2753
2754 return 0;
2755}
2756
2757static struct snd_soc_dai_ops tapan_dai_ops = {
2758 .startup = tapan_startup,
2759 .shutdown = tapan_shutdown,
2760 .hw_params = tapan_hw_params,
2761 .set_sysclk = tapan_set_dai_sysclk,
2762 .set_fmt = tapan_set_dai_fmt,
2763 .set_channel_map = tapan_set_channel_map,
2764 .get_channel_map = tapan_get_channel_map,
2765};
2766
2767static struct snd_soc_dai_driver tapan_dai[] = {
2768 {
2769 .name = "tapan_rx1",
2770 .id = AIF1_PB,
2771 .playback = {
2772 .stream_name = "AIF1 Playback",
2773 .rates = WCD9306_RATES,
2774 .formats = TAPAN_FORMATS,
2775 .rate_max = 192000,
2776 .rate_min = 8000,
2777 .channels_min = 1,
2778 .channels_max = 2,
2779 },
2780 .ops = &tapan_dai_ops,
2781 },
2782 {
2783 .name = "tapan_tx1",
2784 .id = AIF1_CAP,
2785 .capture = {
2786 .stream_name = "AIF1 Capture",
2787 .rates = WCD9306_RATES,
2788 .formats = TAPAN_FORMATS,
2789 .rate_max = 192000,
2790 .rate_min = 8000,
2791 .channels_min = 1,
2792 .channels_max = 4,
2793 },
2794 .ops = &tapan_dai_ops,
2795 },
2796 {
2797 .name = "tapan_rx2",
2798 .id = AIF2_PB,
2799 .playback = {
2800 .stream_name = "AIF2 Playback",
2801 .rates = WCD9306_RATES,
2802 .formats = TAPAN_FORMATS,
2803 .rate_min = 8000,
2804 .rate_max = 192000,
2805 .channels_min = 1,
2806 .channels_max = 2,
2807 },
2808 .ops = &tapan_dai_ops,
2809 },
2810 {
2811 .name = "tapan_tx2",
2812 .id = AIF2_CAP,
2813 .capture = {
2814 .stream_name = "AIF2 Capture",
2815 .rates = WCD9306_RATES,
2816 .formats = TAPAN_FORMATS,
2817 .rate_max = 192000,
2818 .rate_min = 8000,
2819 .channels_min = 1,
2820 .channels_max = 4,
2821 },
2822 .ops = &tapan_dai_ops,
2823 },
2824 {
2825 .name = "tapan_tx3",
2826 .id = AIF3_CAP,
2827 .capture = {
2828 .stream_name = "AIF3 Capture",
2829 .rates = WCD9306_RATES,
2830 .formats = TAPAN_FORMATS,
2831 .rate_max = 48000,
2832 .rate_min = 8000,
2833 .channels_min = 1,
2834 .channels_max = 2,
2835 },
2836 .ops = &tapan_dai_ops,
2837 },
2838 {
2839 .name = "tapan_rx3",
2840 .id = AIF3_PB,
2841 .playback = {
2842 .stream_name = "AIF3 Playback",
2843 .rates = WCD9306_RATES,
2844 .formats = TAPAN_FORMATS,
2845 .rate_min = 8000,
2846 .rate_max = 192000,
2847 .channels_min = 1,
2848 .channels_max = 2,
2849 },
2850 .ops = &tapan_dai_ops,
2851 },
2852};
2853
2854static struct snd_soc_dai_driver tapan_i2s_dai[] = {
2855 {
2856 .name = "tapan_i2s_rx1",
2857 .id = AIF1_PB,
2858 .playback = {
2859 .stream_name = "AIF1 Playback",
2860 .rates = WCD9306_RATES,
2861 .formats = TAPAN_FORMATS,
2862 .rate_max = 192000,
2863 .rate_min = 8000,
2864 .channels_min = 1,
2865 .channels_max = 4,
2866 },
2867 .ops = &tapan_dai_ops,
2868 },
2869 {
2870 .name = "tapan_i2s_tx1",
2871 .id = AIF1_CAP,
2872 .capture = {
2873 .stream_name = "AIF1 Capture",
2874 .rates = WCD9306_RATES,
2875 .formats = TAPAN_FORMATS,
2876 .rate_max = 192000,
2877 .rate_min = 8000,
2878 .channels_min = 1,
2879 .channels_max = 4,
2880 },
2881 .ops = &tapan_dai_ops,
2882 },
2883};
2884
2885static int tapan_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
2886 struct snd_kcontrol *kcontrol,
2887 int event)
2888{
2889 struct wcd9xxx *core;
2890 struct snd_soc_codec *codec = w->codec;
2891 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2892 u32 ret = 0;
2893 struct wcd9xxx_codec_dai_data *dai;
2894
2895 core = dev_get_drvdata(codec->dev->parent);
2896
2897 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
2898 __func__, w->codec->name);
2899 dev_dbg(codec->dev, "%s: num_dai %d stream name %s event %d\n",
2900 __func__, w->codec->num_dai, w->sname, event);
2901
2902 /* Execute the callback only if interface type is slimbus */
2903 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2904 return 0;
2905
2906 dai = &tapan_p->dai[w->shift];
2907 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
2908 __func__, w->name, w->shift, event);
2909
2910 switch (event) {
2911 case SND_SOC_DAPM_POST_PMU:
2912 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
2913 dai->rate, dai->bit_width,
2914 &dai->grph);
2915 break;
2916 case SND_SOC_DAPM_POST_PMD:
2917 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
2918 dai->grph);
2919 usleep_range(15000, 15000);
2920 break;
2921 }
2922 return ret;
2923}
2924
2925static int tapan_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
2926 struct snd_kcontrol *kcontrol,
2927 int event)
2928{
2929 struct wcd9xxx *core;
2930 struct snd_soc_codec *codec = w->codec;
2931 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2932 u32 ret = 0;
2933 struct wcd9xxx_codec_dai_data *dai;
2934
2935 core = dev_get_drvdata(codec->dev->parent);
2936
2937 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
2938 __func__, w->codec->name);
2939 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
2940 __func__, w->codec->num_dai, w->sname);
2941
2942 /* Execute the callback only if interface type is slimbus */
2943 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2944 return 0;
2945
2946 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
2947 __func__, w->name, event, w->shift);
2948
2949 dai = &tapan_p->dai[w->shift];
2950 switch (event) {
2951 case SND_SOC_DAPM_POST_PMU:
2952 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
2953 dai->rate, dai->bit_width,
2954 &dai->grph);
2955 break;
2956 case SND_SOC_DAPM_POST_PMD:
2957 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
2958 dai->grph);
2959 break;
2960 }
2961 return ret;
2962}
2963
2964static int tapan_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
2965 struct snd_kcontrol *kcontrol, int event)
2966{
2967 struct snd_soc_codec *codec = w->codec;
2968
2969 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2970
2971 switch (event) {
2972
2973 case SND_SOC_DAPM_POST_PMU:
2974
2975 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_5, 0x02, 0x00);
2976 snd_soc_update_bits(codec, TAPAN_A_NCP_STATIC, 0x20, 0x00);
2977 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x04, 0x04);
2978 snd_soc_update_bits(codec, TAPAN_A_BUCK_MODE_3, 0x08, 0x00);
2979
2980 usleep_range(5000, 5000);
2981 break;
2982 }
2983 return 0;
2984}
2985
2986/* Todo: Have seperate dapm widgets for I2S and Slimbus.
2987 * Might Need to have callbacks registered only for slimbus
2988 */
2989static const struct snd_soc_dapm_widget tapan_dapm_widgets[] = {
2990 /*RX stuff */
2991 SND_SOC_DAPM_OUTPUT("EAR"),
2992
2993 SND_SOC_DAPM_PGA_E("EAR PA", TAPAN_A_RX_EAR_EN, 4, 0, NULL, 0,
2994 tapan_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU),
2995
2996 SND_SOC_DAPM_MIXER("DAC1", TAPAN_A_RX_EAR_EN, 6, 0, dac1_switch,
2997 ARRAY_SIZE(dac1_switch)),
2998
2999 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
3000 AIF1_PB, 0, tapan_codec_enable_slimrx,
3001 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3002 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
3003 AIF2_PB, 0, tapan_codec_enable_slimrx,
3004 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3005 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
3006 AIF3_PB, 0, tapan_codec_enable_slimrx,
3007 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3008
3009 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAPAN_RX1, 0,
3010 &slim_rx_mux[TAPAN_RX1]),
3011 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAPAN_RX2, 0,
3012 &slim_rx_mux[TAPAN_RX2]),
3013 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAPAN_RX3, 0,
3014 &slim_rx_mux[TAPAN_RX3]),
3015 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAPAN_RX4, 0,
3016 &slim_rx_mux[TAPAN_RX4]),
3017 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAPAN_RX5, 0,
3018 &slim_rx_mux[TAPAN_RX5]),
3019
3020 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3021 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
3022 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
3023 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
3024 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
3025
3026 /* Headphone */
3027 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
3028 SND_SOC_DAPM_PGA_E("HPHL", TAPAN_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
3029 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3030 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3031 SND_SOC_DAPM_MIXER("HPHL DAC", TAPAN_A_RX_HPH_L_DAC_CTL, 7, 0,
3032 hphl_switch, ARRAY_SIZE(hphl_switch)),
3033
3034 SND_SOC_DAPM_PGA_E("HPHR", TAPAN_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
3035 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3036 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3037
3038 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAPAN_A_RX_HPH_R_DAC_CTL, 7, 0,
3039 tapan_hphr_dac_event,
3040 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3041
3042 /* Speaker */
3043 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
3044 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
3045 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
3046
3047 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAPAN_A_RX_LINE_CNP_EN, 0, 0, NULL,
3048 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3049 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3050 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAPAN_A_RX_LINE_CNP_EN, 1, 0, NULL,
3051 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3052 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3053
3054 SND_SOC_DAPM_PGA_E("SPK PA", TAPAN_A_SPKR_DRV_EN, 7, 0 , NULL,
3055 0, tapan_codec_enable_spk_pa, SND_SOC_DAPM_PRE_PMU |
3056 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3057
3058 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAPAN_A_RX_LINE_1_DAC_CTL, 7, 0
3059 , tapan_lineout_dac_event,
3060 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3061 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAPAN_A_RX_LINE_2_DAC_CTL, 7, 0
3062 , tapan_lineout_dac_event,
3063 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3064
3065 SND_SOC_DAPM_DAC_E("SPK DAC", NULL, SND_SOC_NOPM, 0, 0,
3066 tapan_spk_dac_event,
3067 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3068
3069 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3070 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3071
3072 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
3073 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3074 SND_SOC_DAPM_POST_PMU),
3075 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
3076 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3077 SND_SOC_DAPM_POST_PMU),
3078 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
3079 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3080 SND_SOC_DAPM_POST_PMU),
3081 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
3082 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3083 SND_SOC_DAPM_POST_PMU),
3084 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
3085 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3086 SND_SOC_DAPM_POST_PMU),
3087
3088 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAPAN_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
3089 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAPAN_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
3090
3091 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3092 &rx_mix1_inp1_mux),
3093 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3094 &rx_mix1_inp2_mux),
3095 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3096 &rx_mix1_inp3_mux),
3097 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3098 &rx2_mix1_inp1_mux),
3099 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3100 &rx2_mix1_inp2_mux),
3101 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3102 &rx3_mix1_inp1_mux),
3103 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3104 &rx3_mix1_inp2_mux),
3105 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3106 &rx4_mix1_inp1_mux),
3107 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3108 &rx4_mix1_inp2_mux),
3109 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3110 &rx1_mix2_inp1_mux),
3111 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3112 &rx1_mix2_inp2_mux),
3113 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3114 &rx2_mix2_inp1_mux),
3115 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3116 &rx2_mix2_inp2_mux),
3117
3118 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
3119 &rx_dac5_mux),
3120
3121 SND_SOC_DAPM_SUPPLY("CLASS_H_CLK", TAPAN_A_CDC_CLK_OTHR_CTL, 0, 0,
3122 tapan_codec_enable_class_h_clk, SND_SOC_DAPM_PRE_PMU |
3123 SND_SOC_DAPM_PRE_PMD),
3124
3125 SND_SOC_DAPM_SUPPLY("CLASS_H_EAR", TAPAN_A_CDC_CLSH_B1_CTL, 4, 0,
3126 tapan_codec_enable_class_h, SND_SOC_DAPM_POST_PMU),
3127
3128 SND_SOC_DAPM_SUPPLY("CLASS_H_HPH_L", TAPAN_A_CDC_CLSH_B1_CTL, 3, 0,
3129 tapan_codec_enable_class_h, SND_SOC_DAPM_POST_PMU),
3130
3131 SND_SOC_DAPM_SUPPLY("CLASS_H_HPH_R", TAPAN_A_CDC_CLSH_B1_CTL, 2, 0,
3132 tapan_codec_enable_class_h, SND_SOC_DAPM_POST_PMU),
3133
3134 SND_SOC_DAPM_SUPPLY("CLASS_H_LINEOUTS_PA", SND_SOC_NOPM, 0, 0,
3135 tapan_codec_enable_class_h, SND_SOC_DAPM_POST_PMU),
3136
3137 SND_SOC_DAPM_SUPPLY("CP", TAPAN_A_NCP_EN, 0, 0,
3138 tapan_codec_enable_charge_pump, SND_SOC_DAPM_PRE_PMU |
3139 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
3140
3141 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
3142 tapan_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
3143 SND_SOC_DAPM_POST_PMD),
3144
3145 /* TX */
3146
3147 SND_SOC_DAPM_SUPPLY("CDC_CONN", TAPAN_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
3148 0),
3149
3150 SND_SOC_DAPM_SUPPLY("LDO_H", TAPAN_A_LDO_H_MODE_1, 7, 0,
3151 tapan_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
3152
3153 SND_SOC_DAPM_INPUT("AMIC1"),
3154 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TAPAN_A_MICB_1_CTL, 7, 0,
3155 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3156 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3157 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TAPAN_A_MICB_1_CTL, 7, 0,
3158 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3159 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3160 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TAPAN_A_MICB_1_CTL, 7, 0,
3161 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3162 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3163 SND_SOC_DAPM_INPUT("AMIC3"),
3164
3165 SND_SOC_DAPM_INPUT("AMIC4"),
3166
3167 SND_SOC_DAPM_INPUT("AMIC5"),
3168
3169 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
3170 &dec1_mux, tapan_codec_enable_dec,
3171 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3172 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3173
3174 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
3175 &dec2_mux, tapan_codec_enable_dec,
3176 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3177 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3178
3179 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
3180 &dec3_mux, tapan_codec_enable_dec,
3181 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3182 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3183
3184 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
3185 &dec4_mux, tapan_codec_enable_dec,
3186 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3187 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3188
3189 SND_SOC_DAPM_MIXER_E("ANC", SND_SOC_NOPM, 0, 0, NULL, 0,
3190 tapan_codec_enable_anc, SND_SOC_DAPM_PRE_PMU |
3191 SND_SOC_DAPM_POST_PMD),
3192
3193 SND_SOC_DAPM_INPUT("AMIC2"),
3194 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TAPAN_A_MICB_2_CTL, 7, 0,
3195 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3196 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3197 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TAPAN_A_MICB_2_CTL, 7, 0,
3198 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3199 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3200 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TAPAN_A_MICB_2_CTL, 7, 0,
3201 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3202 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3203 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TAPAN_A_MICB_2_CTL, 7, 0,
3204 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3205 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3206 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TAPAN_A_MICB_3_CTL, 7, 0,
3207 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3208 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3209 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TAPAN_A_MICB_3_CTL, 7, 0,
3210 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3211 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3212 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TAPAN_A_MICB_3_CTL, 7, 0,
3213 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3214 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3215
3216 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
3217 AIF1_CAP, 0, tapan_codec_enable_slimtx,
3218 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3219
3220 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
3221 AIF2_CAP, 0, tapan_codec_enable_slimtx,
3222 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3223
3224 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
3225 AIF3_CAP, 0, tapan_codec_enable_slimtx,
3226 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3227
3228 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
3229 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3230
3231 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
3232 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3233
3234 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
3235 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3236
3237 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAPAN_TX1, 0,
3238 &sb_tx1_mux),
3239 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAPAN_TX2, 0,
3240 &sb_tx2_mux),
3241 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAPAN_TX3, 0,
3242 &sb_tx3_mux),
3243 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAPAN_TX4, 0,
3244 &sb_tx4_mux),
3245
3246 /* Digital Mic Inputs */
3247 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
3248 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3249 SND_SOC_DAPM_POST_PMD),
3250
3251 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
3252 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3253 SND_SOC_DAPM_POST_PMD),
3254
3255 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
3256 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3257 SND_SOC_DAPM_POST_PMD),
3258
3259 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
3260 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3261 SND_SOC_DAPM_POST_PMD),
3262
3263 /* Sidetone */
3264 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
3265 SND_SOC_DAPM_PGA("IIR1", TAPAN_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
3266
3267 /* AUX PGA */
3268 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAPAN_A_RX_AUX_SW_CTL, 7, 0,
3269 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
3270 SND_SOC_DAPM_POST_PMD),
3271
3272 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAPAN_A_RX_AUX_SW_CTL, 6, 0,
3273 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
3274 SND_SOC_DAPM_POST_PMD),
3275
3276 /* Lineout, ear and HPH PA Mixers */
3277
3278 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
3279 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
3280
3281 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
3282 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
3283
3284 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
3285 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
3286
3287 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
3288 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
3289
3290 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
3291 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
3292
3293};
3294
3295static unsigned long slimbus_value;
3296
3297static irqreturn_t tapan_slimbus_irq(int irq, void *data)
3298{
3299 struct tapan_priv *priv = data;
3300 struct snd_soc_codec *codec = priv->codec;
3301 int i, j;
3302 u8 val;
3303
3304 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++) {
3305 slimbus_value = wcd9xxx_interface_reg_read(codec->control_data,
3306 TAPAN_SLIM_PGD_PORT_INT_STATUS0 + i);
3307 for_each_set_bit(j, &slimbus_value, BITS_PER_BYTE) {
3308 val = wcd9xxx_interface_reg_read(codec->control_data,
3309 TAPAN_SLIM_PGD_PORT_INT_SOURCE0 + i*8 + j);
3310 if (val & 0x1)
3311 pr_err_ratelimited(
3312 "overflow error on port %x, value %x\n",
3313 i*8 + j, val);
3314 if (val & 0x2)
3315 pr_err_ratelimited(
3316 "underflow error on port %x, value %x\n",
3317 i*8 + j, val);
3318 }
3319 wcd9xxx_interface_reg_write(codec->control_data,
3320 TAPAN_SLIM_PGD_PORT_INT_CLR0 + i, 0xFF);
3321
3322 }
3323 return IRQ_HANDLED;
3324}
3325
3326static const struct tapan_reg_mask_val tapan_1_0_class_h_ear[] = {
3327
3328 /* CLASS-H EAR IDLE_THRESHOLD Table */
3329 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_IDLE_EAR_THSD, 0x26),
3330 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_FCLKONLY_EAR_THSD, 0x2C),
3331
3332 /* CLASS-H EAR I_PA_FACT Table. */
3333 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_I_PA_FACT_EAR_L, 0xA9),
3334 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_I_PA_FACT_EAR_U, 0x07),
3335
3336 /* CLASS-H EAR Voltage Headroom , Voltage Min. */
3337 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_EAR, 0x0D),
3338 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_EAR, 0x3A),
3339
3340 /* CLASS-H EAR K values --chnages from load. */
3341 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_ADDR, 0x08),
3342 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x1B),
3343 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3344 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x2D),
3345 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3346 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x36),
3347 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3348 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x37),
3349 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3350 /** end of Ear PA load 32 */
3351};
3352
3353static const struct tapan_reg_mask_val tapan_1_0_class_h_hph[] = {
3354
3355 /* CLASS-H HPH IDLE_THRESHOLD Table */
3356 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_IDLE_HPH_THSD, 0x13),
3357 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_FCLKONLY_HPH_THSD, 0x19),
3358
3359 /* CLASS-H HPH I_PA_FACT Table */
3360 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_I_PA_FACT_HPH_L, 0x9A),
3361 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_I_PA_FACT_HPH_U, 0x06),
3362
3363 /* CLASS-H HPH Voltage Headroom , Voltage Min */
3364 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_HPH, 0x0D),
3365 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_HPH, 0x1D),
3366
3367 /* CLASS-H HPH K values --chnages from load .*/
3368 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_ADDR, 0x00),
3369 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0xAE),
3370 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x01),
3371 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x1C),
3372 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3373 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x25),
3374 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3375 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x27),
3376 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_K_DATA, 0x00),
3377};
3378
3379static int tapan_config_ear_class_h(struct snd_soc_codec *codec, u32 ear_load)
3380{
3381 u32 i;
3382
3383 if (ear_load != 32)
3384 return -EINVAL;
3385
3386 for (i = 0; i < ARRAY_SIZE(tapan_1_0_class_h_ear); i++)
3387 snd_soc_write(codec, tapan_1_0_class_h_ear[i].reg,
3388 tapan_1_0_class_h_ear[i].val);
3389 return 0;
3390}
3391
3392static int tapan_config_hph_class_h(struct snd_soc_codec *codec, u32 hph_load)
3393{
3394 u32 i;
3395 if (hph_load != 16)
3396 return -EINVAL;
3397
3398 for (i = 0; i < ARRAY_SIZE(tapan_1_0_class_h_hph); i++)
3399 snd_soc_write(codec, tapan_1_0_class_h_hph[i].reg,
3400 tapan_1_0_class_h_hph[i].val);
3401 return 0;
3402}
3403
3404static int tapan_handle_pdata(struct tapan_priv *tapan)
3405{
3406 struct snd_soc_codec *codec = tapan->codec;
3407 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
3408 int k1, k2, k3, rc = 0;
3409 u8 leg_mode, txfe_bypass, txfe_buff, flag;
3410 u8 value = 0;
3411
3412 if (!pdata) {
3413 pr_err("%s: NULL pdata\n", __func__);
3414 rc = -ENODEV;
3415 goto done;
3416 }
3417
3418 leg_mode = pdata->amic_settings.legacy_mode;
3419 txfe_bypass = pdata->amic_settings.txfe_enable;
3420 txfe_buff = pdata->amic_settings.txfe_buff;
3421 flag = pdata->amic_settings.use_pdata;
3422
3423 /* Make sure settings are correct */
3424 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
3425 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
3426 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
3427 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
3428 rc = -EINVAL;
3429 goto done;
3430 }
3431 /* figure out k value */
3432 k1 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt1_mv);
3433 k2 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt2_mv);
3434 k3 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt3_mv);
3435
3436 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
3437 rc = -EINVAL;
3438 goto done;
3439 }
3440 /* Set voltage level and always use LDO */
3441 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 0x0C,
3442 (pdata->micbias.ldoh_v << 2));
3443
3444 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
3445 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
3446 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
3447
3448 snd_soc_update_bits(codec, TAPAN_A_MICB_1_CTL, 0x60,
3449 (pdata->micbias.bias1_cfilt_sel << 5));
3450 snd_soc_update_bits(codec, TAPAN_A_MICB_2_CTL, 0x60,
3451 (pdata->micbias.bias2_cfilt_sel << 5));
3452 snd_soc_update_bits(codec, TAPAN_A_MICB_3_CTL, 0x60,
3453 (pdata->micbias.bias3_cfilt_sel << 5));
3454
3455 if (flag & 0x40) {
3456 value = (leg_mode & 0x40) ? 0x10 : 0x00;
3457 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
3458 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
3459 snd_soc_update_bits(codec, TAPAN_A_TX_7_MBHC_EN,
3460 0x13, value);
3461 }
3462
3463 if (pdata->ocp.use_pdata) {
3464 /* not defined in CODEC specification */
3465 if (pdata->ocp.hph_ocp_limit == 1 ||
3466 pdata->ocp.hph_ocp_limit == 5) {
3467 rc = -EINVAL;
3468 goto done;
3469 }
3470 snd_soc_update_bits(codec, TAPAN_A_RX_COM_OCP_CTL,
3471 0x0F, pdata->ocp.num_attempts);
3472 snd_soc_write(codec, TAPAN_A_RX_COM_OCP_COUNT,
3473 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
3474 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_OCP_CTL,
3475 0xE0, (pdata->ocp.hph_ocp_limit << 5));
3476 }
3477
3478 tapan_config_ear_class_h(codec, 32);
3479 tapan_config_hph_class_h(codec, 16);
3480
3481done:
3482 return rc;
3483}
3484
3485static const struct tapan_reg_mask_val tapan_reg_defaults[] = {
3486
3487 /* set MCLk to 9.6 */
3488 TAPAN_REG_VAL(TAPAN_A_CHIP_CTL, 0x0A),
3489 TAPAN_REG_VAL(TAPAN_A_CDC_CLK_POWER_CTL, 0x03),
3490
3491 /* EAR PA deafults */
3492 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CMBUFF, 0x05),
3493
3494 /** BUCK and NCP defaults for EAR and HS */
3495 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_4, 0x50),
3496 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_1, 0x5B),
3497
3498 /* CLASS-H defaults for EAR and HS */
3499 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x00),
3500 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x04),
3501 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x01),
3502 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x05),
3503 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x35),
3504 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x30),
3505 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x3B),
3506
3507 /*
3508 * For CLASS-H, Enable ANC delay buffer,
3509 * set HPHL and EAR PA ref gain to 0 DB.
3510 */
3511 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B1_CTL, 0x26),
3512
3513 /* RX deafults */
3514 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B5_CTL, 0x78),
3515 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B5_CTL, 0x78),
3516 TAPAN_REG_VAL(TAPAN_A_CDC_RX3_B5_CTL, 0x78),
3517 TAPAN_REG_VAL(TAPAN_A_CDC_RX4_B5_CTL, 0x78),
3518
3519 /* RX1 and RX2 defaults */
3520 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B6_CTL, 0xA0),
3521 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B6_CTL, 0xA0),
3522
3523 /* RX3 to RX7 defaults */
3524 TAPAN_REG_VAL(TAPAN_A_CDC_RX3_B6_CTL, 0x80),
3525 TAPAN_REG_VAL(TAPAN_A_CDC_RX4_B6_CTL, 0x80),
3526
3527 /*
3528 * The following only need to be written for Taiko 1.0 parts.
3529 * Taiko 2.0 will have appropriate defaults for these registers.
3530 */
3531 /* Choose max non-overlap time for NCP */
3532 TAPAN_REG_VAL(TAPAN_A_NCP_CLK, 0xFC),
3533 /* Use 25mV/50mV for deltap/m to reduce ripple */
3534 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_VCL_1, 0x08),
3535 /*
3536 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
3537 * Note that the other bits of this register will be changed during
3538 * Rx PA bring up.
3539 */
3540 TAPAN_REG_VAL(TAPAN_A_BUCK_MODE_3, 0xCE),
3541 /* Reduce HPH DAC bias to 70% */
3542 TAPAN_REG_VAL(TAPAN_A_RX_HPH_BIAS_PA, 0x7A),
3543 /*Reduce EAR DAC bias to 70% */
3544 TAPAN_REG_VAL(TAPAN_A_RX_EAR_BIAS_PA, 0x76),
3545 /* Reduce LINE DAC bias to 70% */
3546 TAPAN_REG_VAL(TAPAN_A_RX_LINE_BIAS_PA, 0x78),
3547
3548 /*
3549 * There is a diode to pull down the micbias while doing
3550 * insertion detection. This diode can cause leakage.
3551 * Set bit 0 to 1 to prevent leakage.
3552 * Setting this bit of micbias 2 prevents leakage for all other micbias.
3553 */
3554 TAPAN_REG_VAL(TAPAN_A_MICB_2_MBHC, 0x41),
3555
3556 /* Disable TX7 internal biasing path which can cause leakage */
3557 TAPAN_REG_VAL(TAPAN_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
3558};
3559
3560static void tapan_update_reg_defaults(struct snd_soc_codec *codec)
3561{
3562 u32 i;
3563
3564 for (i = 0; i < ARRAY_SIZE(tapan_reg_defaults); i++)
3565 snd_soc_write(codec, tapan_reg_defaults[i].reg,
3566 tapan_reg_defaults[i].val);
3567}
3568
3569static const struct tapan_reg_mask_val tapan_codec_reg_init_val[] = {
3570 /* Initialize current threshold to 350MA
3571 * number of wait and run cycles to 4096
3572 */
3573 {TAPAN_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
3574 {TAPAN_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
3575
3576 /* Initialize gain registers to use register gain */
3577 {TAPAN_A_RX_HPH_L_GAIN, 0x20, 0x20},
3578 {TAPAN_A_RX_HPH_R_GAIN, 0x20, 0x20},
3579 {TAPAN_A_RX_LINE_1_GAIN, 0x20, 0x20},
3580 {TAPAN_A_RX_LINE_2_GAIN, 0x20, 0x20},
3581
3582 /* CLASS H config */
3583 {TAPAN_A_CDC_CONN_CLSH_CTL, 0x3C, 0x14},
3584
3585 /* Use 16 bit sample size for TX1 to TX6 */
3586 {TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
3587 {TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
3588 {TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
3589 {TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
3590 {TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
3591
3592 /* Use 16 bit sample size for RX */
3593 {TAPAN_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
3594 {TAPAN_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0x2A},
3595
3596 /*enable HPF filter for TX paths */
3597 {TAPAN_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
3598 {TAPAN_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
3599 {TAPAN_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
3600 {TAPAN_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
3601
3602 /* config Decimator for DMIC CLK_MODE_1(3.2Mhz@9.6Mhz mclk) */
3603 {TAPAN_A_CDC_TX1_DMIC_CTL, 0x7, 0x1},
3604 {TAPAN_A_CDC_TX2_DMIC_CTL, 0x7, 0x1},
3605 {TAPAN_A_CDC_TX3_DMIC_CTL, 0x7, 0x1},
3606 {TAPAN_A_CDC_TX4_DMIC_CTL, 0x7, 0x1},
3607
3608 /* config DMIC clk to CLK_MODE_1 (3.2Mhz@9.6Mhz mclk) */
3609 {TAPAN_A_CDC_CLK_DMIC_B1_CTL, 0xEE, 0x22},
3610 {TAPAN_A_CDC_CLK_DMIC_B2_CTL, 0x0E, 0x02},
3611
3612};
3613
3614static void tapan_codec_init_reg(struct snd_soc_codec *codec)
3615{
3616 u32 i;
3617
3618 for (i = 0; i < ARRAY_SIZE(tapan_codec_reg_init_val); i++)
3619 snd_soc_update_bits(codec, tapan_codec_reg_init_val[i].reg,
3620 tapan_codec_reg_init_val[i].mask,
3621 tapan_codec_reg_init_val[i].val);
3622}
3623
3624static int tapan_setup_irqs(struct tapan_priv *tapan)
3625{
3626 int i;
3627 int ret = 0;
3628 struct snd_soc_codec *codec = tapan->codec;
3629
3630 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
3631 tapan_slimbus_irq, "SLIMBUS Slave", tapan);
3632 if (ret) {
3633 pr_err("%s: Failed to request irq %d\n", __func__,
3634 WCD9XXX_IRQ_SLIMBUS);
3635 goto exit;
3636 }
3637
3638 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
3639 wcd9xxx_interface_reg_write(codec->control_data,
3640 TAPAN_SLIM_PGD_PORT_INT_EN0 + i,
3641 0xFF);
3642exit:
3643 return ret;
3644}
3645
3646int tapan_hs_detect(struct snd_soc_codec *codec,
3647 struct wcd9xxx_mbhc_config *mbhc_cfg)
3648{
3649 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3650 return wcd9xxx_mbhc_start(&tapan->mbhc, mbhc_cfg);
3651}
3652EXPORT_SYMBOL_GPL(tapan_hs_detect);
3653
3654static struct wcd9xxx_reg_address tapan_reg_address = {
3655};
3656
3657static int tapan_codec_probe(struct snd_soc_codec *codec)
3658{
3659 struct wcd9xxx *control;
3660 struct tapan_priv *tapan;
3661 struct wcd9xxx_pdata *pdata;
3662 struct wcd9xxx *wcd9xxx;
3663 struct snd_soc_dapm_context *dapm = &codec->dapm;
3664 int ret = 0;
3665 int i;
3666 void *ptr = NULL;
3667
3668 codec->control_data = dev_get_drvdata(codec->dev->parent);
3669 control = codec->control_data;
3670
3671 dev_info(codec->dev, "%s()\n", __func__);
3672
3673 tapan = kzalloc(sizeof(struct tapan_priv), GFP_KERNEL);
3674 if (!tapan) {
3675 dev_err(codec->dev, "Failed to allocate private data\n");
3676 return -ENOMEM;
3677 }
3678 for (i = 0 ; i < NUM_DECIMATORS; i++) {
3679 tx_hpf_work[i].tapan = tapan;
3680 tx_hpf_work[i].decimator = i + 1;
3681 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
3682 tx_hpf_corner_freq_callback);
3683 }
3684
3685 snd_soc_codec_set_drvdata(codec, tapan);
3686
3687 /* codec resmgr module init */
3688 wcd9xxx = codec->control_data;
3689 pdata = dev_get_platdata(codec->dev->parent);
3690 ret = wcd9xxx_resmgr_init(&tapan->resmgr, codec, wcd9xxx, pdata,
3691 &tapan_reg_address);
3692 if (ret) {
3693 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
3694 goto err_codec;
3695 }
3696
3697 /* init and start mbhc */
3698 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec);
3699 if (ret) {
3700 pr_err("%s: mbhc init failed %d\n", __func__, ret);
3701 goto err_codec;
3702 }
3703
3704 tapan->codec = codec;
3705
3706 tapan->intf_type = wcd9xxx_get_intf_type();
3707 tapan->aux_pga_cnt = 0;
3708 tapan->aux_l_gain = 0x1F;
3709 tapan->aux_r_gain = 0x1F;
3710 tapan_update_reg_defaults(codec);
3711 tapan_codec_init_reg(codec);
3712 ret = tapan_handle_pdata(tapan);
3713 if (IS_ERR_VALUE(ret)) {
3714 pr_err("%s: bad pdata\n", __func__);
3715 goto err_codec;
3716 }
3717
3718 ptr = kmalloc((sizeof(tapan_rx_chs) +
3719 sizeof(tapan_tx_chs)), GFP_KERNEL);
3720 if (!ptr) {
3721 pr_err("%s: no mem for slim chan ctl data\n", __func__);
3722 ret = -ENOMEM;
3723 goto err_nomem_slimch;
3724 }
3725
3726 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3727 pr_err("%s: I2C interface not supported yet\n",
3728 __func__);
3729 } else if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
3730 for (i = 0; i < NUM_CODEC_DAIS; i++) {
3731 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
3732 init_waitqueue_head(&tapan->dai[i].dai_wait);
3733 }
3734 }
3735
3736 control->num_rx_port = TAPAN_RX_MAX;
3737 control->rx_chs = ptr;
3738 memcpy(control->rx_chs, tapan_rx_chs, sizeof(tapan_rx_chs));
3739 control->num_tx_port = TAPAN_TX_MAX;
3740 control->tx_chs = ptr + sizeof(tapan_rx_chs);
3741 memcpy(control->tx_chs, tapan_tx_chs, sizeof(tapan_tx_chs));
3742
3743 snd_soc_dapm_sync(dapm);
3744
3745 (void) tapan_setup_irqs(tapan);
3746
3747 codec->ignore_pmdown_time = 1;
3748 return ret;
3749
3750err_nomem_slimch:
3751 kfree(ptr);
3752err_codec:
3753 kfree(tapan);
3754 return ret;
3755}
3756
3757static int tapan_codec_remove(struct snd_soc_codec *codec)
3758{
3759 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3760
3761 /* cleanup MBHC */
3762 wcd9xxx_mbhc_deinit(&tapan->mbhc);
3763 /* cleanup resmgr */
3764 wcd9xxx_resmgr_deinit(&tapan->resmgr);
3765
3766 kfree(tapan);
3767 return 0;
3768}
3769
3770static struct snd_soc_codec_driver soc_codec_dev_tapan = {
3771 .probe = tapan_codec_probe,
3772 .remove = tapan_codec_remove,
3773
3774 .read = tapan_read,
3775 .write = tapan_write,
3776
3777 .readable_register = tapan_readable,
3778 .volatile_register = tapan_volatile,
3779
3780 .reg_cache_size = TAPAN_CACHE_SIZE,
3781 .reg_cache_default = tapan_reset_reg_defaults,
3782 .reg_word_size = 1,
3783
3784 .controls = tapan_snd_controls,
3785 .num_controls = ARRAY_SIZE(tapan_snd_controls),
3786 .dapm_widgets = tapan_dapm_widgets,
3787 .num_dapm_widgets = ARRAY_SIZE(tapan_dapm_widgets),
3788 .dapm_routes = audio_map,
3789 .num_dapm_routes = ARRAY_SIZE(audio_map),
3790};
3791
3792#ifdef CONFIG_PM
3793static int tapan_suspend(struct device *dev)
3794{
3795 dev_dbg(dev, "%s: system suspend\n", __func__);
3796 return 0;
3797}
3798
3799static int tapan_resume(struct device *dev)
3800{
3801 struct platform_device *pdev = to_platform_device(dev);
3802 struct tapan_priv *tapan = platform_get_drvdata(pdev);
3803 dev_dbg(dev, "%s: system resume\n", __func__);
3804 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, WCD9XXX_EVENT_POST_RESUME);
3805 return 0;
3806}
3807
3808static const struct dev_pm_ops tapan_pm_ops = {
3809 .suspend = tapan_suspend,
3810 .resume = tapan_resume,
3811};
3812#endif
3813
3814static int __devinit tapan_probe(struct platform_device *pdev)
3815{
3816 int ret = 0;
3817 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3818 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
3819 tapan_dai, ARRAY_SIZE(tapan_dai));
3820 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
3821 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
3822 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
3823 return ret;
3824}
3825static int __devexit tapan_remove(struct platform_device *pdev)
3826{
3827 snd_soc_unregister_codec(&pdev->dev);
3828 return 0;
3829}
3830static struct platform_driver tapan_codec_driver = {
3831 .probe = tapan_probe,
3832 .remove = tapan_remove,
3833 .driver = {
3834 .name = "tapan_codec",
3835 .owner = THIS_MODULE,
3836#ifdef CONFIG_PM
3837 .pm = &tapan_pm_ops,
3838#endif
3839 },
3840};
3841
3842static int __init tapan_codec_init(void)
3843{
3844 return platform_driver_register(&tapan_codec_driver);
3845}
3846
3847static void __exit tapan_codec_exit(void)
3848{
3849 platform_driver_unregister(&tapan_codec_driver);
3850}
3851
3852module_init(tapan_codec_init);
3853module_exit(tapan_codec_exit);
3854
3855MODULE_DESCRIPTION("Tapan codec driver");
3856MODULE_LICENSE("GPL v2");