blob: a22a608a7abaa8a84b1f34e0e5f23981e13bb7cb [file] [log] [blame]
Uwe Kleine-König9918cda2007-02-16 15:36:55 +01001/*
2 * arch/arm/mach-ns9xxx/board-a9m9750dev.c
3 *
4 * Copyright (C) 2006,2007 by Digi International Inc.
5 * All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 */
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010011#include <linux/irq.h>
12
13#include <asm/mach/map.h>
Uwe Kleine-Königc54ecb22007-09-30 20:36:14 +010014#include <asm/gpio.h>
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010015
Russell Kinga09e64f2008-08-05 16:14:15 +010016#include <mach/board.h>
17#include <mach/processor-ns9360.h>
18#include <mach/regs-sys-ns9360.h>
19#include <mach/regs-mem.h>
20#include <mach/regs-bbu.h>
21#include <mach/regs-board-a9m9750dev.h>
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010022
23#include "board-a9m9750dev.h"
24
25static struct map_desc board_a9m9750dev_io_desc[] __initdata = {
26 { /* FPGA on CS0 */
27 .virtual = io_p2v(NS9XXX_CSxSTAT_PHYS(0)),
28 .pfn = __phys_to_pfn(NS9XXX_CSxSTAT_PHYS(0)),
29 .length = NS9XXX_CS0STAT_LENGTH,
30 .type = MT_DEVICE,
31 },
32};
33
34void __init board_a9m9750dev_map_io(void)
35{
36 iotable_init(board_a9m9750dev_io_desc,
37 ARRAY_SIZE(board_a9m9750dev_io_desc));
38}
39
40static void a9m9750dev_fpga_ack_irq(unsigned int irq)
41{
42 /* nothing */
43}
44
45static void a9m9750dev_fpga_mask_irq(unsigned int irq)
46{
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +010047 u8 ier;
48
49 ier = __raw_readb(FPGA_IER);
50
51 ier &= ~(1 << (irq - FPGA_IRQ(0)));
52
53 __raw_writeb(ier, FPGA_IER);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010054}
55
56static void a9m9750dev_fpga_maskack_irq(unsigned int irq)
57{
58 a9m9750dev_fpga_mask_irq(irq);
59 a9m9750dev_fpga_ack_irq(irq);
60}
61
62static void a9m9750dev_fpga_unmask_irq(unsigned int irq)
63{
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +010064 u8 ier;
65
66 ier = __raw_readb(FPGA_IER);
67
68 ier |= 1 << (irq - FPGA_IRQ(0));
69
70 __raw_writeb(ier, FPGA_IER);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010071}
72
73static struct irq_chip a9m9750dev_fpga_chip = {
74 .ack = a9m9750dev_fpga_ack_irq,
75 .mask = a9m9750dev_fpga_mask_irq,
76 .mask_ack = a9m9750dev_fpga_maskack_irq,
77 .unmask = a9m9750dev_fpga_unmask_irq,
78};
79
80static void a9m9750dev_fpga_demux_handler(unsigned int irq,
81 struct irq_desc *desc)
82{
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +010083 u8 stat = __raw_readb(FPGA_ISR);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010084
Uwe Kleine-Königba7d8502007-09-30 20:34:41 +010085 desc->chip->mask_ack(irq);
86
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010087 while (stat != 0) {
88 int irqno = fls(stat) - 1;
Uwe Kleine-Königba7d8502007-09-30 20:34:41 +010089 struct irq_desc *fpgadesc;
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010090
91 stat &= ~(1 << irqno);
92
Uwe Kleine-Königba7d8502007-09-30 20:34:41 +010093 fpgadesc = irq_desc + FPGA_IRQ(irqno);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010094
Uwe Kleine-Königba7d8502007-09-30 20:34:41 +010095 desc_handle_irq(FPGA_IRQ(irqno), fpgadesc);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010096 }
Uwe Kleine-Königba7d8502007-09-30 20:34:41 +010097
98 desc->chip->unmask(irq);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +010099}
100
101void __init board_a9m9750dev_init_irq(void)
102{
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100103 u32 eic;
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100104 int i;
105
Uwe Kleine-Königc54ecb22007-09-30 20:36:14 +0100106 if (gpio_request(11, "board a9m9750dev extirq2") == 0)
Uwe Kleine-König724ce5e2008-02-15 08:41:06 +0100107 ns9360_gpio_configure(11, 0, 1);
Uwe Kleine-Königc54ecb22007-09-30 20:36:14 +0100108 else
Uwe Kleine-König724ce5e2008-02-15 08:41:06 +0100109 printk(KERN_ERR "%s: cannot get gpio 11 for IRQ_NS9XXX_EXT2\n",
Uwe Kleine-Königc54ecb22007-09-30 20:36:14 +0100110 __func__);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100111
112 for (i = FPGA_IRQ(0); i <= FPGA_IRQ(7); ++i) {
113 set_irq_chip(i, &a9m9750dev_fpga_chip);
114 set_irq_handler(i, handle_level_irq);
115 set_irq_flags(i, IRQF_VALID);
116 }
117
Uwe Kleine-König724ce5e2008-02-15 08:41:06 +0100118 /* IRQ_NS9XXX_EXT2: level sensitive + active low */
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100119 eic = __raw_readl(SYS_EIC(2));
120 REGSET(eic, SYS_EIC, PLTY, AL);
121 REGSET(eic, SYS_EIC, LVEDG, LEVEL);
122 __raw_writel(eic, SYS_EIC(2));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100123
Uwe Kleine-König724ce5e2008-02-15 08:41:06 +0100124 set_irq_chained_handler(IRQ_NS9XXX_EXT2,
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100125 a9m9750dev_fpga_demux_handler);
126}
127
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100128void __init board_a9m9750dev_init_machine(void)
129{
130 u32 reg;
131
132 /* setup static CS0: memory base ... */
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100133 reg = __raw_readl(SYS_SMCSSMB(0));
134 REGSETIM(reg, SYS_SMCSSMB, CSxB, NS9XXX_CSxSTAT_PHYS(0) >> 12);
135 __raw_writel(reg, SYS_SMCSSMB(0));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100136
137 /* ... and mask */
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100138 reg = __raw_readl(SYS_SMCSSMM(0));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100139 REGSETIM(reg, SYS_SMCSSMM, CSxM, 0xfffff);
140 REGSET(reg, SYS_SMCSSMM, CSEx, EN);
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100141 __raw_writel(reg, SYS_SMCSSMM(0));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100142
143 /* setup static CS0: memory configuration */
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100144 reg = __raw_readl(MEM_SMC(0));
Uwe Kleine-Königf4ae6412007-07-17 22:35:52 +0100145 REGSET(reg, MEM_SMC, PSMC, OFF);
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100146 REGSET(reg, MEM_SMC, BSMC, OFF);
147 REGSET(reg, MEM_SMC, EW, OFF);
148 REGSET(reg, MEM_SMC, PB, 1);
149 REGSET(reg, MEM_SMC, PC, AL);
150 REGSET(reg, MEM_SMC, PM, DIS);
151 REGSET(reg, MEM_SMC, MW, 8);
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100152 __raw_writel(reg, MEM_SMC(0));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100153
154 /* setup static CS0: timing */
Uwe Kleine-König361c7ad2007-09-30 20:36:33 +0100155 __raw_writel(0x2, MEM_SMWED(0));
156 __raw_writel(0x2, MEM_SMOED(0));
157 __raw_writel(0x6, MEM_SMRD(0));
158 __raw_writel(0x6, MEM_SMWD(0));
Uwe Kleine-König9918cda2007-02-16 15:36:55 +0100159}