blob: 6bec43484ba7dc5e05b555672a3afa9b63338908 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
eric miaoc01655042008-01-28 23:00:02 +000019#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/irqs.h>
24#include <mach/pxa-regs.h>
25#include <mach/pxa2xx-regs.h>
26#include <mach/mfp-pxa27x.h>
27#include <mach/ohci.h>
28#include <mach/pm.h>
29#include <mach/dma.h>
30#include <mach/i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010033#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010034#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36/* Crystal clock: 13MHz */
37#define BASE_CLK 13000000
38
39/*
40 * Get the clock frequency as reflected by CCSR and the turbo flag.
41 * We assume these values have been applied via a fcs.
42 * If info is not 0 we also display the current settings.
43 */
Russell King15a40332007-08-20 10:07:44 +010044unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045{
46 unsigned long ccsr, clkcfg;
47 unsigned int l, L, m, M, n2, N, S;
48 int cccr_a, t, ht, b;
49
50 ccsr = CCSR;
51 cccr_a = CCCR & (1 << 25);
52
53 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
54 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000055 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 ht = clkcfg & (1 << 2);
57 b = clkcfg & (1 << 3);
58
59 l = ccsr & 0x1f;
60 n2 = (ccsr>>7) & 0xf;
61 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
62
63 L = l * BASE_CLK;
64 N = (L * n2) / 2;
65 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
66 S = (b) ? L : (L/2);
67
68 if (info) {
69 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
70 L / 1000000, (L % 1000000) / 10000, l );
71 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
72 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
73 (t) ? "" : "in" );
74 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
75 M / 1000000, (M % 1000000) / 10000, m );
76 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
77 S / 1000000, (S % 1000000) / 10000 );
78 }
79
80 return (t) ? (N/1000) : (L/1000);
81}
82
83/*
84 * Return the current mem clock frequency in units of 10kHz as
85 * reflected by CCCR[A], B, and L
86 */
Russell King15a40332007-08-20 10:07:44 +010087unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
89 unsigned long ccsr, clkcfg;
90 unsigned int l, L, m, M;
91 int cccr_a, b;
92
93 ccsr = CCSR;
94 cccr_a = CCCR & (1 << 25);
95
96 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
97 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
98 b = clkcfg & (1 << 3);
99
100 l = ccsr & 0x1f;
101 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
102
103 L = l * BASE_CLK;
104 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
105
106 return (M / 10000);
107}
108
109/*
110 * Return the current LCD clock frequency in units of 10kHz as
111 */
Russell Kinga88a4472007-08-20 10:34:37 +0100112static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
114 unsigned long ccsr;
115 unsigned int l, L, k, K;
116
117 ccsr = CCSR;
118
119 l = ccsr & 0x1f;
120 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
121
122 L = l * BASE_CLK;
123 K = L / k;
124
125 return (K / 10000);
126}
127
Russell Kinga6dba202007-08-20 10:18:02 +0100128static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
129{
130 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
131}
132
133static const struct clkops clk_pxa27x_lcd_ops = {
134 .enable = clk_cken_enable,
135 .disable = clk_cken_disable,
136 .getrate = clk_pxa27x_lcd_getrate,
137};
138
139static struct clk pxa27x_clks[] = {
140 INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
141 INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
142
Russell Kinga6dba202007-08-20 10:18:02 +0100143 INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
144 INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100145 INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100146
147 INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
148 INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
Philipp Zabel7a857622008-06-22 23:36:39 +0100149 INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa27x_device_udc.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100150 INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
151 INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
152
eric miao8854cb42007-11-20 01:35:08 +0100153 INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100154 INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
eric miao37320982008-01-23 13:39:13 +0800155 INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, &pxa27x_device_keypad.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100156
eric miaod8e0db12007-12-10 17:54:36 +0800157 INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
158 INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
159 INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
eric miao75540c12008-04-13 21:44:04 +0100160 INIT_CKEN("PWMCLK", PWM0, 13000000, 0, &pxa27x_device_pwm0.dev),
161 INIT_CKEN("PWMCLK", PWM1, 13000000, 0, &pxa27x_device_pwm1.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800162
Mark Brown27b98a62008-03-04 11:14:22 +0100163 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
164 INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
165
Russell Kinga6dba202007-08-20 10:18:02 +0100166 /*
Russell Kinga6dba202007-08-20 10:18:02 +0100167 INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
168 INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
169 INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
170 INIT_CKEN("IMCLK", IM, 0, 0, NULL),
171 INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
172 */
173};
174
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100175#ifdef CONFIG_PM
176
Eric Miao711be5c2007-07-18 11:38:45 +0100177#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
178#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
179
Eric Miao711be5c2007-07-18 11:38:45 +0100180/*
181 * List of global PXA peripheral registers to preserve.
182 * More ones like CP and general purpose register values are preserved
183 * with the stack pointer in sleep.S.
184 */
Robert Jarzmik649de512008-05-02 21:17:06 +0100185enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
Eric Miao711be5c2007-07-18 11:38:45 +0100186
187 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
188 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
189 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
190 SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
191
192 SLEEP_SAVE_PSTR,
193
Eric Miao711be5c2007-07-18 11:38:45 +0100194 SLEEP_SAVE_CKEN,
195
196 SLEEP_SAVE_MDREFR,
197 SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
198 SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
199
Robert Jarzmik649de512008-05-02 21:17:06 +0100200 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100201};
202
203void pxa27x_cpu_pm_save(unsigned long *sleep_save)
204{
Eric Miao711be5c2007-07-18 11:38:45 +0100205 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
206
207 SAVE(GAFR0_L); SAVE(GAFR0_U);
208 SAVE(GAFR1_L); SAVE(GAFR1_U);
209 SAVE(GAFR2_L); SAVE(GAFR2_U);
210 SAVE(GAFR3_L); SAVE(GAFR3_U);
211
212 SAVE(MDREFR);
213 SAVE(PWER); SAVE(PCFR); SAVE(PRER);
214 SAVE(PFER); SAVE(PKWR);
215
Eric Miao711be5c2007-07-18 11:38:45 +0100216 SAVE(CKEN);
217 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100218}
219
220void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
221{
222 /* ensure not to come back here if it wasn't intended */
223 PSPR = 0;
224
225 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100226 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
227 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
228 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
229 RESTORE(GAFR3_L); RESTORE(GAFR3_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100230 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
231
232 RESTORE(MDREFR);
233 RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
234 RESTORE(PFER); RESTORE(PKWR);
235
236 PSSR = PSSR_RDH | PSSR_PH;
237
238 RESTORE(CKEN);
239
Eric Miao711be5c2007-07-18 11:38:45 +0100240 RESTORE(PSTR);
241}
242
243void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100244{
245 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100246
Todd Poynor87754202005-06-03 20:52:27 +0100247 /* ensure voltage-change sequencer not initiated, which hangs */
248 PCFR &= ~PCFR_FVC;
249
250 /* Clear edge-detect status register. */
251 PEDR = 0xDF12FE1B;
252
Russell Kingdc38e2a2008-05-08 16:50:39 +0100253 /* Clear reset status */
254 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
255
Todd Poynor87754202005-06-03 20:52:27 +0100256 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100257 case PM_SUSPEND_STANDBY:
258 pxa_cpu_standby();
259 break;
Todd Poynor87754202005-06-03 20:52:27 +0100260 case PM_SUSPEND_MEM:
261 /* set resume return address */
262 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100263 pxa27x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100264 break;
265 }
266}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Eric Miao711be5c2007-07-18 11:38:45 +0100268static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100269{
270 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
271}
272
Eric Miao711be5c2007-07-18 11:38:45 +0100273static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100274 .save_count = SLEEP_SAVE_COUNT,
Eric Miao711be5c2007-07-18 11:38:45 +0100275 .save = pxa27x_cpu_pm_save,
276 .restore = pxa27x_cpu_pm_restore,
277 .valid = pxa27x_cpu_pm_valid,
278 .enter = pxa27x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100279};
Eric Miao711be5c2007-07-18 11:38:45 +0100280
281static void __init pxa27x_init_pm(void)
282{
283 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
284}
eric miaof79299c2008-01-02 08:24:49 +0800285#else
286static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100287#endif
288
eric miaoc95530c2007-08-29 10:22:17 +0100289/* PXA27x: Various gpios can issue wakeup events. This logic only
290 * handles the simple cases, not the WEMUX2 and WEMUX3 options
291 */
eric miaoc95530c2007-08-29 10:22:17 +0100292static int pxa27x_set_wake(unsigned int irq, unsigned int on)
293{
294 int gpio = IRQ_TO_GPIO(irq);
295 uint32_t mask;
296
eric miaoc0a596d2008-03-11 09:46:28 +0800297 if (gpio >= 0 && gpio < 128)
298 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100299
eric miaoc0a596d2008-03-11 09:46:28 +0800300 if (irq == IRQ_KEYPAD)
301 return keypad_set_wake(on);
eric miaoc95530c2007-08-29 10:22:17 +0100302
303 switch (irq) {
304 case IRQ_RTCAlrm:
305 mask = PWER_RTC;
306 break;
307 case IRQ_USB:
308 mask = 1u << 26;
309 break;
310 default:
311 return -EINVAL;
312 }
313
eric miaoc95530c2007-08-29 10:22:17 +0100314 if (on)
315 PWER |= mask;
316 else
317 PWER &=~mask;
318
319 return 0;
320}
321
322void __init pxa27x_init_irq(void)
323{
eric miaob9e25ac2008-03-04 14:19:58 +0800324 pxa_init_irq(34, pxa27x_set_wake);
325 pxa_init_gpio(128, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100326}
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328/*
329 * device registration specific to PXA27x.
330 */
331
Russell King34f32312007-05-15 10:39:49 +0100332static struct resource i2c_power_resources[] = {
333 {
334 .start = 0x40f00180,
335 .end = 0x40f001a3,
336 .flags = IORESOURCE_MEM,
337 }, {
338 .start = IRQ_PWRI2C,
339 .end = IRQ_PWRI2C,
340 .flags = IORESOURCE_IRQ,
341 },
342};
343
Russell King00dc4f92007-08-20 10:09:18 +0100344struct platform_device pxa27x_device_i2c_power = {
Russell King34f32312007-05-15 10:39:49 +0100345 .name = "pxa2xx-i2c",
346 .id = 1,
347 .resource = i2c_power_resources,
348 .num_resources = ARRAY_SIZE(i2c_power_resources),
349};
350
Mike Rapoportb7a36702008-01-27 18:14:50 +0100351void __init pxa_set_i2c_power_info(struct i2c_pxa_platform_data *info)
352{
Philipp Zabelbc3a5952008-06-02 18:49:27 +0100353 local_irq_disable();
354 PCFR |= PCFR_PI2CEN;
355 local_irq_enable();
Mike Rapoportb7a36702008-01-27 18:14:50 +0100356 pxa27x_device_i2c_power.dev.platform_data = info;
357}
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359static struct platform_device *devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100360 &pxa27x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100361 &pxa_device_ffuart,
362 &pxa_device_btuart,
363 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100364 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100365 &pxa_device_rtc,
366 &pxa27x_device_i2c_power,
eric miaod8e0db12007-12-10 17:54:36 +0800367 &pxa27x_device_ssp1,
368 &pxa27x_device_ssp2,
369 &pxa27x_device_ssp3,
eric miao75540c12008-04-13 21:44:04 +0100370 &pxa27x_device_pwm0,
371 &pxa27x_device_pwm1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
eric miaoc01655042008-01-28 23:00:02 +0000374static struct sys_device pxa27x_sysdev[] = {
375 {
eric miaoc01655042008-01-28 23:00:02 +0000376 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000377 }, {
378 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000379 },
380};
381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382static int __init pxa27x_init(void)
383{
eric miaoc01655042008-01-28 23:00:02 +0000384 int i, ret = 0;
385
Russell Kinge176bb02007-05-15 11:16:10 +0100386 if (cpu_is_pxa27x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100387 clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
388
Eric Miaof53f0662007-06-22 05:40:17 +0100389 if ((ret = pxa_init_dma(32)))
390 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800391
Eric Miao711be5c2007-07-18 11:38:45 +0100392 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800393
eric miaoc01655042008-01-28 23:00:02 +0000394 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
395 ret = sysdev_register(&pxa27x_sysdev[i]);
396 if (ret)
397 pr_err("failed to register sysdev[%d]\n", i);
398 }
399
Russell Kinge176bb02007-05-15 11:16:10 +0100400 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
401 }
eric miaoc01655042008-01-28 23:00:02 +0000402
Russell Kinge176bb02007-05-15 11:16:10 +0100403 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
Russell King1c104e02008-04-19 10:59:24 +0100406postcore_initcall(pxa27x_init);