blob: 2865c105b6a43927d84e00080ca61e8f571f1c3e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: ultra.S,v 1.72 2002/02/09 19:49:31 davem Exp $
2 * ultra.S: Don't expand these all over the place...
3 *
4 * Copyright (C) 1997, 2000 David S. Miller (davem@redhat.com)
5 */
6
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <asm/asi.h>
8#include <asm/pgtable.h>
9#include <asm/page.h>
10#include <asm/spitfire.h>
11#include <asm/mmu_context.h>
David S. Miller2ef27772005-08-30 20:21:34 -070012#include <asm/mmu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/pil.h>
14#include <asm/head.h>
15#include <asm/thread_info.h>
16#include <asm/cacheflush.h>
David S. Miller52bf0822006-02-04 03:08:37 -080017#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19 /* Basically, most of the Spitfire vs. Cheetah madness
20 * has to do with the fact that Cheetah does not support
21 * IMMU flushes out of the secondary context. Someone needs
22 * to throw a south lake birthday party for the folks
23 * in Microelectronics who refused to fix this shit.
24 */
25
26 /* This file is meant to be read efficiently by the CPU, not humans.
27 * Staraj sie tego nikomu nie pierdolnac...
28 */
29 .text
30 .align 32
31 .globl __flush_tlb_mm
David S. Miller52bf0822006-02-04 03:08:37 -080032__flush_tlb_mm: /* 18 insns */
33 /* %o0=(ctx & TAG_CONTEXT_BITS), %o1=SECONDARY_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 ldxa [%o1] ASI_DMMU, %g2
35 cmp %g2, %o0
36 bne,pn %icc, __spitfire_flush_tlb_mm_slow
37 mov 0x50, %g3
38 stxa %g0, [%g3] ASI_DMMU_DEMAP
39 stxa %g0, [%g3] ASI_IMMU_DEMAP
David S. Miller4da808c2006-01-31 18:33:00 -080040 sethi %hi(KERNBASE), %g3
41 flush %g3
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 retl
David S. Miller4da808c2006-01-31 18:33:00 -080043 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 nop
45 nop
46 nop
47 nop
48 nop
49 nop
50 nop
David S. Miller2ef27772005-08-30 20:21:34 -070051 nop
52 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54 .align 32
55 .globl __flush_tlb_pending
David S. Miller52bf0822006-02-04 03:08:37 -080056__flush_tlb_pending: /* 26 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 /* %o0 = context, %o1 = nr, %o2 = vaddrs[] */
58 rdpr %pstate, %g7
59 sllx %o1, 3, %o1
60 andn %g7, PSTATE_IE, %g2
61 wrpr %g2, %pstate
62 mov SECONDARY_CONTEXT, %o4
63 ldxa [%o4] ASI_DMMU, %g2
64 stxa %o0, [%o4] ASI_DMMU
651: sub %o1, (1 << 3), %o1
66 ldx [%o2 + %o1], %o3
67 andcc %o3, 1, %g0
68 andn %o3, 1, %o3
69 be,pn %icc, 2f
70 or %o3, 0x10, %o3
71 stxa %g0, [%o3] ASI_IMMU_DEMAP
722: stxa %g0, [%o3] ASI_DMMU_DEMAP
73 membar #Sync
74 brnz,pt %o1, 1b
75 nop
76 stxa %g2, [%o4] ASI_DMMU
David S. Miller4da808c2006-01-31 18:33:00 -080077 sethi %hi(KERNBASE), %o4
78 flush %o4
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 retl
80 wrpr %g7, 0x0, %pstate
David S. Millerfef43da2005-07-05 19:45:24 -070081 nop
David S. Miller2ef27772005-08-30 20:21:34 -070082 nop
83 nop
84 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 .align 32
87 .globl __flush_tlb_kernel_range
David S. Miller1daef082006-02-15 20:35:10 -080088__flush_tlb_kernel_range: /* 16 insns */
David S. Miller52bf0822006-02-04 03:08:37 -080089 /* %o0=start, %o1=end */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 cmp %o0, %o1
91 be,pn %xcc, 2f
92 sethi %hi(PAGE_SIZE), %o4
93 sub %o1, %o0, %o3
94 sub %o3, %o4, %o3
95 or %o0, 0x20, %o0 ! Nucleus
961: stxa %g0, [%o0 + %o3] ASI_DMMU_DEMAP
97 stxa %g0, [%o0 + %o3] ASI_IMMU_DEMAP
98 membar #Sync
99 brnz,pt %o3, 1b
100 sub %o3, %o4, %o3
David S. Miller4da808c2006-01-31 18:33:00 -08001012: sethi %hi(KERNBASE), %o3
102 flush %o3
103 retl
104 nop
David S. Miller52bf0822006-02-04 03:08:37 -0800105 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107__spitfire_flush_tlb_mm_slow:
108 rdpr %pstate, %g1
109 wrpr %g1, PSTATE_IE, %pstate
110 stxa %o0, [%o1] ASI_DMMU
111 stxa %g0, [%g3] ASI_DMMU_DEMAP
112 stxa %g0, [%g3] ASI_IMMU_DEMAP
113 flush %g6
114 stxa %g2, [%o1] ASI_DMMU
David S. Miller4da808c2006-01-31 18:33:00 -0800115 sethi %hi(KERNBASE), %o1
116 flush %o1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 retl
118 wrpr %g1, 0, %pstate
119
120/*
121 * The following code flushes one page_size worth.
122 */
Prasanna S Panchamukhi83005162005-09-06 15:19:31 -0700123 .section .kprobes.text, "ax"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 .align 32
125 .globl __flush_icache_page
126__flush_icache_page: /* %o0 = phys_page */
127 membar #StoreStore
128 srlx %o0, PAGE_SHIFT, %o0
129 sethi %uhi(PAGE_OFFSET), %g1
130 sllx %o0, PAGE_SHIFT, %o0
131 sethi %hi(PAGE_SIZE), %g2
132 sllx %g1, 32, %g1
133 add %o0, %g1, %o0
1341: subcc %g2, 32, %g2
135 bne,pt %icc, 1b
136 flush %o0 + %g2
137 retl
138 nop
139
140#ifdef DCACHE_ALIASING_POSSIBLE
141
142#if (PAGE_SHIFT != 13)
143#error only page shift of 13 is supported by dcache flush
144#endif
145
146#define DTAG_MASK 0x3
147
David S. Millerc5bd50a2005-09-26 16:06:03 -0700148 /* This routine is Spitfire specific so the hardcoded
149 * D-cache size and line-size are OK.
150 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 .align 64
152 .globl __flush_dcache_page
153__flush_dcache_page: /* %o0=kaddr, %o1=flush_icache */
154 sethi %uhi(PAGE_OFFSET), %g1
155 sllx %g1, 32, %g1
David S. Millerc5bd50a2005-09-26 16:06:03 -0700156 sub %o0, %g1, %o0 ! physical address
157 srlx %o0, 11, %o0 ! make D-cache TAG
158 sethi %hi(1 << 14), %o2 ! D-cache size
159 sub %o2, (1 << 5), %o2 ! D-cache line size
1601: ldxa [%o2] ASI_DCACHE_TAG, %o3 ! load D-cache TAG
161 andcc %o3, DTAG_MASK, %g0 ! Valid?
162 be,pn %xcc, 2f ! Nope, branch
163 andn %o3, DTAG_MASK, %o3 ! Clear valid bits
164 cmp %o3, %o0 ! TAG match?
165 bne,pt %xcc, 2f ! Nope, branch
166 nop
167 stxa %g0, [%o2] ASI_DCACHE_TAG ! Invalidate TAG
168 membar #Sync
1692: brnz,pt %o2, 1b
170 sub %o2, (1 << 5), %o2 ! D-cache line size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 /* The I-cache does not snoop local stores so we
173 * better flush that too when necessary.
174 */
175 brnz,pt %o1, __flush_icache_page
176 sllx %o0, 11, %o0
177 retl
178 nop
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180#endif /* DCACHE_ALIASING_POSSIBLE */
181
David S. Millerc5bd50a2005-09-26 16:06:03 -0700182 .previous
183
David S. Miller2ef27772005-08-30 20:21:34 -0700184 /* Cheetah specific versions, patched at boot time. */
David S. Miller4da808c2006-01-31 18:33:00 -0800185__cheetah_flush_tlb_mm: /* 19 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 rdpr %pstate, %g7
187 andn %g7, PSTATE_IE, %g2
188 wrpr %g2, 0x0, %pstate
189 wrpr %g0, 1, %tl
190 mov PRIMARY_CONTEXT, %o2
191 mov 0x40, %g3
192 ldxa [%o2] ASI_DMMU, %g2
David S. Miller2ef27772005-08-30 20:21:34 -0700193 srlx %g2, CTX_PGSZ1_NUC_SHIFT, %o1
194 sllx %o1, CTX_PGSZ1_NUC_SHIFT, %o1
195 or %o0, %o1, %o0 /* Preserve nucleus page size fields */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 stxa %o0, [%o2] ASI_DMMU
197 stxa %g0, [%g3] ASI_DMMU_DEMAP
198 stxa %g0, [%g3] ASI_IMMU_DEMAP
199 stxa %g2, [%o2] ASI_DMMU
David S. Miller4da808c2006-01-31 18:33:00 -0800200 sethi %hi(KERNBASE), %o2
201 flush %o2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 wrpr %g0, 0, %tl
203 retl
204 wrpr %g7, 0x0, %pstate
205
David S. Miller4da808c2006-01-31 18:33:00 -0800206__cheetah_flush_tlb_pending: /* 27 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 /* %o0 = context, %o1 = nr, %o2 = vaddrs[] */
208 rdpr %pstate, %g7
209 sllx %o1, 3, %o1
210 andn %g7, PSTATE_IE, %g2
211 wrpr %g2, 0x0, %pstate
212 wrpr %g0, 1, %tl
213 mov PRIMARY_CONTEXT, %o4
214 ldxa [%o4] ASI_DMMU, %g2
David S. Miller2ef27772005-08-30 20:21:34 -0700215 srlx %g2, CTX_PGSZ1_NUC_SHIFT, %o3
216 sllx %o3, CTX_PGSZ1_NUC_SHIFT, %o3
217 or %o0, %o3, %o0 /* Preserve nucleus page size fields */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 stxa %o0, [%o4] ASI_DMMU
2191: sub %o1, (1 << 3), %o1
220 ldx [%o2 + %o1], %o3
221 andcc %o3, 1, %g0
222 be,pn %icc, 2f
223 andn %o3, 1, %o3
224 stxa %g0, [%o3] ASI_IMMU_DEMAP
2252: stxa %g0, [%o3] ASI_DMMU_DEMAP
David S. Millerb445e262005-06-27 15:42:04 -0700226 membar #Sync
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 brnz,pt %o1, 1b
David S. Millerb445e262005-06-27 15:42:04 -0700228 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 stxa %g2, [%o4] ASI_DMMU
David S. Miller4da808c2006-01-31 18:33:00 -0800230 sethi %hi(KERNBASE), %o4
231 flush %o4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 wrpr %g0, 0, %tl
233 retl
234 wrpr %g7, 0x0, %pstate
235
236#ifdef DCACHE_ALIASING_POSSIBLE
David S. Millerc5bd50a2005-09-26 16:06:03 -0700237__cheetah_flush_dcache_page: /* 11 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 sethi %uhi(PAGE_OFFSET), %g1
239 sllx %g1, 32, %g1
240 sub %o0, %g1, %o0
241 sethi %hi(PAGE_SIZE), %o4
2421: subcc %o4, (1 << 5), %o4
243 stxa %g0, [%o0 + %o4] ASI_DCACHE_INVALIDATE
244 membar #Sync
245 bne,pt %icc, 1b
246 nop
247 retl /* I-cache flush never needed on Cheetah, see callers. */
248 nop
249#endif /* DCACHE_ALIASING_POSSIBLE */
250
David S. Miller52bf0822006-02-04 03:08:37 -0800251 /* Hypervisor specific versions, patched at boot time. */
David S. Miller2a3a5f52006-02-26 19:31:49 -0800252__hypervisor_tlb_tl0_error:
253 save %sp, -192, %sp
254 mov %i0, %o0
255 call hypervisor_tlbop_error
256 mov %i1, %o1
257 ret
258 restore
259
260__hypervisor_flush_tlb_mm: /* 10 insns */
David S. Miller52bf0822006-02-04 03:08:37 -0800261 mov %o0, %o2 /* ARG2: mmu context */
262 mov 0, %o0 /* ARG0: CPU lists unimplemented */
263 mov 0, %o1 /* ARG1: CPU lists unimplemented */
264 mov HV_MMU_ALL, %o3 /* ARG3: flags */
265 mov HV_FAST_MMU_DEMAP_CTX, %o5
266 ta HV_FAST_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800267 brnz,pn %o0, __hypervisor_tlb_tl0_error
268 mov HV_FAST_MMU_DEMAP_CTX, %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800269 retl
270 nop
271
David S. Miller2a3a5f52006-02-26 19:31:49 -0800272__hypervisor_flush_tlb_pending: /* 16 insns */
David S. Miller52bf0822006-02-04 03:08:37 -0800273 /* %o0 = context, %o1 = nr, %o2 = vaddrs[] */
274 sllx %o1, 3, %g1
275 mov %o2, %g2
276 mov %o0, %g3
2771: sub %g1, (1 << 3), %g1
278 ldx [%g2 + %g1], %o0 /* ARG0: vaddr + IMMU-bit */
279 mov %g3, %o1 /* ARG1: mmu context */
David S. Miller2a3a5f52006-02-26 19:31:49 -0800280 mov HV_MMU_ALL, %o2 /* ARG2: flags */
281 srlx %o0, PAGE_SHIFT, %o0
282 sllx %o0, PAGE_SHIFT, %o0
David S. Miller52bf0822006-02-04 03:08:37 -0800283 ta HV_MMU_UNMAP_ADDR_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800284 brnz,pn %o0, __hypervisor_tlb_tl0_error
285 mov HV_MMU_UNMAP_ADDR_TRAP, %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800286 brnz,pt %g1, 1b
287 nop
288 retl
289 nop
290
David S. Miller2a3a5f52006-02-26 19:31:49 -0800291__hypervisor_flush_tlb_kernel_range: /* 16 insns */
David S. Miller52bf0822006-02-04 03:08:37 -0800292 /* %o0=start, %o1=end */
293 cmp %o0, %o1
294 be,pn %xcc, 2f
295 sethi %hi(PAGE_SIZE), %g3
296 mov %o0, %g1
297 sub %o1, %g1, %g2
298 sub %g2, %g3, %g2
2991: add %g1, %g2, %o0 /* ARG0: virtual address */
300 mov 0, %o1 /* ARG1: mmu context */
301 mov HV_MMU_ALL, %o2 /* ARG2: flags */
302 ta HV_MMU_UNMAP_ADDR_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800303 brnz,pn %o0, __hypervisor_tlb_tl0_error
304 mov HV_MMU_UNMAP_ADDR_TRAP, %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800305 brnz,pt %g2, 1b
306 sub %g2, %g3, %g2
3072: retl
308 nop
309
310#ifdef DCACHE_ALIASING_POSSIBLE
311 /* XXX Niagara and friends have an 8K cache, so no aliasing is
312 * XXX possible, but nothing explicit in the Hypervisor API
313 * XXX guarantees this.
314 */
315__hypervisor_flush_dcache_page: /* 2 insns */
316 retl
317 nop
318#endif
319
320tlb_patch_one:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211: lduw [%o1], %g1
322 stw %g1, [%o0]
323 flush %o0
324 subcc %o2, 1, %o2
325 add %o1, 4, %o1
326 bne,pt %icc, 1b
327 add %o0, 4, %o0
328 retl
329 nop
330
331 .globl cheetah_patch_cachetlbops
332cheetah_patch_cachetlbops:
333 save %sp, -128, %sp
334
335 sethi %hi(__flush_tlb_mm), %o0
336 or %o0, %lo(__flush_tlb_mm), %o0
337 sethi %hi(__cheetah_flush_tlb_mm), %o1
338 or %o1, %lo(__cheetah_flush_tlb_mm), %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800339 call tlb_patch_one
David S. Miller4da808c2006-01-31 18:33:00 -0800340 mov 19, %o2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342 sethi %hi(__flush_tlb_pending), %o0
343 or %o0, %lo(__flush_tlb_pending), %o0
344 sethi %hi(__cheetah_flush_tlb_pending), %o1
345 or %o1, %lo(__cheetah_flush_tlb_pending), %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800346 call tlb_patch_one
David S. Miller4da808c2006-01-31 18:33:00 -0800347 mov 27, %o2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349#ifdef DCACHE_ALIASING_POSSIBLE
350 sethi %hi(__flush_dcache_page), %o0
351 or %o0, %lo(__flush_dcache_page), %o0
David S. Millerc5bd50a2005-09-26 16:06:03 -0700352 sethi %hi(__cheetah_flush_dcache_page), %o1
353 or %o1, %lo(__cheetah_flush_dcache_page), %o1
David S. Miller52bf0822006-02-04 03:08:37 -0800354 call tlb_patch_one
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 mov 11, %o2
356#endif /* DCACHE_ALIASING_POSSIBLE */
357
358 ret
359 restore
360
361#ifdef CONFIG_SMP
362 /* These are all called by the slaves of a cross call, at
363 * trap level 1, with interrupts fully disabled.
364 *
365 * Register usage:
366 * %g5 mm->context (all tlb flushes)
367 * %g1 address arg 1 (tlb page and range flushes)
368 * %g7 address arg 2 (tlb range flush only)
369 *
David S. Miller56fb4df2006-02-26 23:24:22 -0800370 * %g6 scratch 1
371 * %g2 scratch 2
372 * %g3 scratch 3
373 * %g4 scratch 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 */
375 .align 32
376 .globl xcall_flush_tlb_mm
David S. Miller2a3a5f52006-02-26 19:31:49 -0800377xcall_flush_tlb_mm: /* 21 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 mov PRIMARY_CONTEXT, %g2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 ldxa [%g2] ASI_DMMU, %g3
David S. Miller2ef27772005-08-30 20:21:34 -0700380 srlx %g3, CTX_PGSZ1_NUC_SHIFT, %g4
381 sllx %g4, CTX_PGSZ1_NUC_SHIFT, %g4
382 or %g5, %g4, %g5 /* Preserve nucleus page size fields */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 stxa %g5, [%g2] ASI_DMMU
David S. Miller2ef27772005-08-30 20:21:34 -0700384 mov 0x40, %g4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 stxa %g0, [%g4] ASI_DMMU_DEMAP
386 stxa %g0, [%g4] ASI_IMMU_DEMAP
387 stxa %g3, [%g2] ASI_DMMU
388 retry
David S. Miller52bf0822006-02-04 03:08:37 -0800389 nop
390 nop
391 nop
392 nop
393 nop
394 nop
395 nop
David S. Miller2a3a5f52006-02-26 19:31:49 -0800396 nop
397 nop
398 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 .globl xcall_flush_tlb_pending
David S. Miller2a3a5f52006-02-26 19:31:49 -0800401xcall_flush_tlb_pending: /* 21 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 /* %g5=context, %g1=nr, %g7=vaddrs[] */
403 sllx %g1, 3, %g1
404 mov PRIMARY_CONTEXT, %g4
405 ldxa [%g4] ASI_DMMU, %g2
David S. Miller2ef27772005-08-30 20:21:34 -0700406 srlx %g2, CTX_PGSZ1_NUC_SHIFT, %g4
407 sllx %g4, CTX_PGSZ1_NUC_SHIFT, %g4
408 or %g5, %g4, %g5
409 mov PRIMARY_CONTEXT, %g4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 stxa %g5, [%g4] ASI_DMMU
4111: sub %g1, (1 << 3), %g1
412 ldx [%g7 + %g1], %g5
413 andcc %g5, 0x1, %g0
414 be,pn %icc, 2f
415
416 andn %g5, 0x1, %g5
417 stxa %g0, [%g5] ASI_IMMU_DEMAP
4182: stxa %g0, [%g5] ASI_DMMU_DEMAP
419 membar #Sync
420 brnz,pt %g1, 1b
421 nop
422 stxa %g2, [%g4] ASI_DMMU
423 retry
David S. Miller2a3a5f52006-02-26 19:31:49 -0800424 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426 .globl xcall_flush_tlb_kernel_range
David S. Miller2a3a5f52006-02-26 19:31:49 -0800427xcall_flush_tlb_kernel_range: /* 25 insns */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 sethi %hi(PAGE_SIZE - 1), %g2
429 or %g2, %lo(PAGE_SIZE - 1), %g2
430 andn %g1, %g2, %g1
431 andn %g7, %g2, %g7
432 sub %g7, %g1, %g3
433 add %g2, 1, %g2
434 sub %g3, %g2, %g3
435 or %g1, 0x20, %g1 ! Nucleus
4361: stxa %g0, [%g1 + %g3] ASI_DMMU_DEMAP
437 stxa %g0, [%g1 + %g3] ASI_IMMU_DEMAP
438 membar #Sync
439 brnz,pt %g3, 1b
440 sub %g3, %g2, %g3
441 retry
442 nop
443 nop
David S. Miller52bf0822006-02-04 03:08:37 -0800444 nop
445 nop
446 nop
447 nop
448 nop
449 nop
David S. Miller2a3a5f52006-02-26 19:31:49 -0800450 nop
451 nop
452 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 /* This runs in a very controlled environment, so we do
455 * not need to worry about BH races etc.
456 */
457 .globl xcall_sync_tick
458xcall_sync_tick:
David S. Miller45fec052006-02-05 22:27:28 -0800459
460661: rdpr %pstate, %g2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800462 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -0800463 .word 661b
464 nop
465 nop
466 .previous
467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 rdpr %pil, %g2
469 wrpr %g0, 15, %pil
470 sethi %hi(109f), %g7
471 b,pt %xcc, etrap_irq
472109: or %g7, %lo(109b), %g7
David S. Miller10e26722006-11-16 13:38:57 -0800473#ifdef CONFIG_TRACE_IRQFLAGS
474 call trace_hardirqs_off
475 nop
476#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 call smp_synchronize_tick_client
478 nop
479 clr %l6
480 b rtrap_xcall
481 ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
482
483 /* NOTE: This is SPECIAL!! We do etrap/rtrap however
484 * we choose to deal with the "BH's run with
485 * %pil==15" problem (described in asm/pil.h)
486 * by just invoking rtrap directly past where
487 * BH's are checked for.
488 *
489 * We do it like this because we do not want %pil==15
490 * lockups to prevent regs being reported.
491 */
492 .globl xcall_report_regs
493xcall_report_regs:
David S. Miller45fec052006-02-05 22:27:28 -0800494
495661: rdpr %pstate, %g2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800497 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -0800498 .word 661b
499 nop
500 nop
501 .previous
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 rdpr %pil, %g2
504 wrpr %g0, 15, %pil
505 sethi %hi(109f), %g7
506 b,pt %xcc, etrap_irq
507109: or %g7, %lo(109b), %g7
David S. Miller10e26722006-11-16 13:38:57 -0800508#ifdef CONFIG_TRACE_IRQFLAGS
509 call trace_hardirqs_off
510 nop
511#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 call __show_regs
513 add %sp, PTREGS_OFF, %o0
514 clr %l6
515 /* Has to be a non-v9 branch due to the large distance. */
516 b rtrap_xcall
517 ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
518
519#ifdef DCACHE_ALIASING_POSSIBLE
520 .align 32
521 .globl xcall_flush_dcache_page_cheetah
522xcall_flush_dcache_page_cheetah: /* %g1 == physical page address */
523 sethi %hi(PAGE_SIZE), %g3
5241: subcc %g3, (1 << 5), %g3
525 stxa %g0, [%g1 + %g3] ASI_DCACHE_INVALIDATE
526 membar #Sync
527 bne,pt %icc, 1b
528 nop
529 retry
530 nop
531#endif /* DCACHE_ALIASING_POSSIBLE */
532
533 .globl xcall_flush_dcache_page_spitfire
534xcall_flush_dcache_page_spitfire: /* %g1 == physical page address
535 %g7 == kernel page virtual address
536 %g5 == (page->mapping != NULL) */
537#ifdef DCACHE_ALIASING_POSSIBLE
538 srlx %g1, (13 - 2), %g1 ! Form tag comparitor
539 sethi %hi(L1DCACHE_SIZE), %g3 ! D$ size == 16K
540 sub %g3, (1 << 5), %g3 ! D$ linesize == 32
5411: ldxa [%g3] ASI_DCACHE_TAG, %g2
542 andcc %g2, 0x3, %g0
543 be,pn %xcc, 2f
544 andn %g2, 0x3, %g2
545 cmp %g2, %g1
546
547 bne,pt %xcc, 2f
548 nop
549 stxa %g0, [%g3] ASI_DCACHE_TAG
550 membar #Sync
5512: cmp %g3, 0
552 bne,pt %xcc, 1b
553 sub %g3, (1 << 5), %g3
554
555 brz,pn %g5, 2f
556#endif /* DCACHE_ALIASING_POSSIBLE */
557 sethi %hi(PAGE_SIZE), %g3
558
5591: flush %g7
560 subcc %g3, (1 << 5), %g3
561 bne,pt %icc, 1b
562 add %g7, (1 << 5), %g7
563
5642: retry
565 nop
566 nop
567
David S. Miller2a3a5f52006-02-26 19:31:49 -0800568 /* %g5: error
569 * %g6: tlb op
570 */
571__hypervisor_tlb_xcall_error:
572 mov %g5, %g4
573 mov %g6, %g5
574 ba,pt %xcc, etrap
575 rd %pc, %g7
576 mov %l4, %o0
577 call hypervisor_tlbop_error_xcall
578 mov %l5, %o1
579 ba,a,pt %xcc, rtrap_clr_l6
580
David S. Miller52bf0822006-02-04 03:08:37 -0800581 .globl __hypervisor_xcall_flush_tlb_mm
David S. Miller2a3a5f52006-02-26 19:31:49 -0800582__hypervisor_xcall_flush_tlb_mm: /* 21 insns */
David S. Miller52bf0822006-02-04 03:08:37 -0800583 /* %g5=ctx, g1,g2,g3,g4,g7=scratch, %g6=unusable */
584 mov %o0, %g2
585 mov %o1, %g3
586 mov %o2, %g4
587 mov %o3, %g1
588 mov %o5, %g7
589 clr %o0 /* ARG0: CPU lists unimplemented */
590 clr %o1 /* ARG1: CPU lists unimplemented */
591 mov %g5, %o2 /* ARG2: mmu context */
592 mov HV_MMU_ALL, %o3 /* ARG3: flags */
593 mov HV_FAST_MMU_DEMAP_CTX, %o5
594 ta HV_FAST_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800595 mov HV_FAST_MMU_DEMAP_CTX, %g6
596 brnz,pn %o0, __hypervisor_tlb_xcall_error
597 mov %o0, %g5
David S. Miller52bf0822006-02-04 03:08:37 -0800598 mov %g2, %o0
599 mov %g3, %o1
600 mov %g4, %o2
601 mov %g1, %o3
602 mov %g7, %o5
603 membar #Sync
604 retry
605
606 .globl __hypervisor_xcall_flush_tlb_pending
David S. Miller2a3a5f52006-02-26 19:31:49 -0800607__hypervisor_xcall_flush_tlb_pending: /* 21 insns */
608 /* %g5=ctx, %g1=nr, %g7=vaddrs[], %g2,%g3,%g4,g6=scratch */
David S. Miller52bf0822006-02-04 03:08:37 -0800609 sllx %g1, 3, %g1
610 mov %o0, %g2
611 mov %o1, %g3
612 mov %o2, %g4
6131: sub %g1, (1 << 3), %g1
614 ldx [%g7 + %g1], %o0 /* ARG0: virtual address */
615 mov %g5, %o1 /* ARG1: mmu context */
David S. Miller2a3a5f52006-02-26 19:31:49 -0800616 mov HV_MMU_ALL, %o2 /* ARG2: flags */
617 srlx %o0, PAGE_SHIFT, %o0
618 sllx %o0, PAGE_SHIFT, %o0
David S. Miller52bf0822006-02-04 03:08:37 -0800619 ta HV_MMU_UNMAP_ADDR_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800620 mov HV_MMU_UNMAP_ADDR_TRAP, %g6
621 brnz,a,pn %o0, __hypervisor_tlb_xcall_error
622 mov %o0, %g5
David S. Miller52bf0822006-02-04 03:08:37 -0800623 brnz,pt %g1, 1b
624 nop
625 mov %g2, %o0
626 mov %g3, %o1
627 mov %g4, %o2
628 membar #Sync
629 retry
630
631 .globl __hypervisor_xcall_flush_tlb_kernel_range
David S. Miller2a3a5f52006-02-26 19:31:49 -0800632__hypervisor_xcall_flush_tlb_kernel_range: /* 25 insns */
633 /* %g1=start, %g7=end, g2,g3,g4,g5,g6=scratch */
David S. Miller52bf0822006-02-04 03:08:37 -0800634 sethi %hi(PAGE_SIZE - 1), %g2
635 or %g2, %lo(PAGE_SIZE - 1), %g2
636 andn %g1, %g2, %g1
637 andn %g7, %g2, %g7
638 sub %g7, %g1, %g3
639 add %g2, 1, %g2
640 sub %g3, %g2, %g3
641 mov %o0, %g2
642 mov %o1, %g4
David S. Miller2a3a5f52006-02-26 19:31:49 -0800643 mov %o2, %g7
David S. Miller52bf0822006-02-04 03:08:37 -08006441: add %g1, %g3, %o0 /* ARG0: virtual address */
645 mov 0, %o1 /* ARG1: mmu context */
646 mov HV_MMU_ALL, %o2 /* ARG2: flags */
647 ta HV_MMU_UNMAP_ADDR_TRAP
David S. Miller2a3a5f52006-02-26 19:31:49 -0800648 mov HV_MMU_UNMAP_ADDR_TRAP, %g6
649 brnz,pn %o0, __hypervisor_tlb_xcall_error
650 mov %o0, %g5
David S. Miller52bf0822006-02-04 03:08:37 -0800651 sethi %hi(PAGE_SIZE), %o2
652 brnz,pt %g3, 1b
653 sub %g3, %o2, %g3
654 mov %g2, %o0
655 mov %g4, %o1
David S. Miller2a3a5f52006-02-26 19:31:49 -0800656 mov %g7, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800657 membar #Sync
658 retry
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 /* These just get rescheduled to PIL vectors. */
661 .globl xcall_call_function
662xcall_call_function:
663 wr %g0, (1 << PIL_SMP_CALL_FUNC), %set_softint
664 retry
665
666 .globl xcall_receive_signal
667xcall_receive_signal:
668 wr %g0, (1 << PIL_SMP_RECEIVE_SIGNAL), %set_softint
669 retry
670
671 .globl xcall_capture
672xcall_capture:
673 wr %g0, (1 << PIL_SMP_CAPTURE), %set_softint
674 retry
675
David S. Milleree290742006-03-06 22:50:44 -0800676 .globl xcall_new_mmu_context_version
677xcall_new_mmu_context_version:
678 wr %g0, (1 << PIL_SMP_CTX_NEW_VERSION), %set_softint
679 retry
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681#endif /* CONFIG_SMP */
David S. Miller52bf0822006-02-04 03:08:37 -0800682
683
684 .globl hypervisor_patch_cachetlbops
685hypervisor_patch_cachetlbops:
686 save %sp, -128, %sp
687
688 sethi %hi(__flush_tlb_mm), %o0
689 or %o0, %lo(__flush_tlb_mm), %o0
690 sethi %hi(__hypervisor_flush_tlb_mm), %o1
691 or %o1, %lo(__hypervisor_flush_tlb_mm), %o1
692 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800693 mov 10, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800694
695 sethi %hi(__flush_tlb_pending), %o0
696 or %o0, %lo(__flush_tlb_pending), %o0
697 sethi %hi(__hypervisor_flush_tlb_pending), %o1
698 or %o1, %lo(__hypervisor_flush_tlb_pending), %o1
699 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800700 mov 16, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800701
702 sethi %hi(__flush_tlb_kernel_range), %o0
703 or %o0, %lo(__flush_tlb_kernel_range), %o0
704 sethi %hi(__hypervisor_flush_tlb_kernel_range), %o1
705 or %o1, %lo(__hypervisor_flush_tlb_kernel_range), %o1
706 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800707 mov 16, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800708
709#ifdef DCACHE_ALIASING_POSSIBLE
710 sethi %hi(__flush_dcache_page), %o0
711 or %o0, %lo(__flush_dcache_page), %o0
712 sethi %hi(__hypervisor_flush_dcache_page), %o1
713 or %o1, %lo(__hypervisor_flush_dcache_page), %o1
714 call tlb_patch_one
715 mov 2, %o2
716#endif /* DCACHE_ALIASING_POSSIBLE */
717
718#ifdef CONFIG_SMP
719 sethi %hi(xcall_flush_tlb_mm), %o0
720 or %o0, %lo(xcall_flush_tlb_mm), %o0
721 sethi %hi(__hypervisor_xcall_flush_tlb_mm), %o1
722 or %o1, %lo(__hypervisor_xcall_flush_tlb_mm), %o1
723 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800724 mov 21, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800725
726 sethi %hi(xcall_flush_tlb_pending), %o0
727 or %o0, %lo(xcall_flush_tlb_pending), %o0
728 sethi %hi(__hypervisor_xcall_flush_tlb_pending), %o1
729 or %o1, %lo(__hypervisor_xcall_flush_tlb_pending), %o1
730 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800731 mov 21, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800732
733 sethi %hi(xcall_flush_tlb_kernel_range), %o0
734 or %o0, %lo(xcall_flush_tlb_kernel_range), %o0
735 sethi %hi(__hypervisor_xcall_flush_tlb_kernel_range), %o1
736 or %o1, %lo(__hypervisor_xcall_flush_tlb_kernel_range), %o1
737 call tlb_patch_one
David S. Miller2a3a5f52006-02-26 19:31:49 -0800738 mov 25, %o2
David S. Miller52bf0822006-02-04 03:08:37 -0800739#endif /* CONFIG_SMP */
740
741 ret
742 restore