Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | comment "Processor Type" |
| 2 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | # Select CPU types depending on the architecture selected. This selects |
| 4 | # which CPUs we support in the kernel image, and the compiler instruction |
| 5 | # optimiser behaviour. |
| 6 | |
| 7 | # ARM610 |
| 8 | config CPU_ARM610 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 9 | bool "Support ARM610 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | select CPU_32v3 |
| 11 | select CPU_CACHE_V3 |
| 12 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 13 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 14 | select CPU_COPY_V3 if MMU |
| 15 | select CPU_TLB_V3 if MMU |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 16 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | help |
| 18 | The ARM610 is the successor to the ARM3 processor |
| 19 | and was produced by VLSI Technology Inc. |
| 20 | |
| 21 | Say Y if you want support for the ARM610 processor. |
| 22 | Otherwise, say N. |
| 23 | |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 24 | # ARM7TDMI |
| 25 | config CPU_ARM7TDMI |
| 26 | bool "Support ARM7TDMI processor" |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 27 | depends on !MMU |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 28 | select CPU_32v4T |
| 29 | select CPU_ABRT_LV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 30 | select CPU_PABRT_LEGACY |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 31 | select CPU_CACHE_V4 |
| 32 | help |
| 33 | A 32-bit RISC microprocessor based on the ARM7 processor core |
| 34 | which has no memory control unit and cache. |
| 35 | |
| 36 | Say Y if you want support for the ARM7TDMI processor. |
| 37 | Otherwise, say N. |
| 38 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | # ARM710 |
| 40 | config CPU_ARM710 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 41 | bool "Support ARM710 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | select CPU_32v3 |
| 43 | select CPU_CACHE_V3 |
| 44 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 45 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 46 | select CPU_COPY_V3 if MMU |
| 47 | select CPU_TLB_V3 if MMU |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 48 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | help |
| 50 | A 32-bit RISC microprocessor based on the ARM7 processor core |
| 51 | designed by Advanced RISC Machines Ltd. The ARM710 is the |
| 52 | successor to the ARM610 processor. It was released in |
| 53 | July 1994 by VLSI Technology Inc. |
| 54 | |
| 55 | Say Y if you want support for the ARM710 processor. |
| 56 | Otherwise, say N. |
| 57 | |
| 58 | # ARM720T |
| 59 | config CPU_ARM720T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 60 | bool "Support ARM720T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 61 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | select CPU_ABRT_LV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 63 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | select CPU_CACHE_V4 |
| 65 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 66 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 67 | select CPU_COPY_V4WT if MMU |
| 68 | select CPU_TLB_V4WT if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | help |
| 70 | A 32-bit RISC processor with 8kByte Cache, Write Buffer and |
| 71 | MMU built around an ARM7TDMI core. |
| 72 | |
| 73 | Say Y if you want support for the ARM720T processor. |
| 74 | Otherwise, say N. |
| 75 | |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 76 | # ARM740T |
| 77 | config CPU_ARM740T |
| 78 | bool "Support ARM740T processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 79 | depends on !MMU |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 80 | select CPU_32v4T |
| 81 | select CPU_ABRT_LV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 82 | select CPU_PABRT_LEGACY |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 83 | select CPU_CACHE_V3 # although the core is v4t |
| 84 | select CPU_CP15_MPU |
| 85 | help |
| 86 | A 32-bit RISC processor with 8KB cache or 4KB variants, |
| 87 | write buffer and MPU(Protection Unit) built around |
| 88 | an ARM7TDMI core. |
| 89 | |
| 90 | Say Y if you want support for the ARM740T processor. |
| 91 | Otherwise, say N. |
| 92 | |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 93 | # ARM9TDMI |
| 94 | config CPU_ARM9TDMI |
| 95 | bool "Support ARM9TDMI processor" |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 96 | depends on !MMU |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 97 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 98 | select CPU_ABRT_NOMMU |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 99 | select CPU_PABRT_LEGACY |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 100 | select CPU_CACHE_V4 |
| 101 | help |
| 102 | A 32-bit RISC microprocessor based on the ARM9 processor core |
| 103 | which has no memory control unit and cache. |
| 104 | |
| 105 | Say Y if you want support for the ARM9TDMI processor. |
| 106 | Otherwise, say N. |
| 107 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | # ARM920T |
| 109 | config CPU_ARM920T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 110 | bool "Support ARM920T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 111 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 113 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | select CPU_CACHE_V4WT |
| 115 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 116 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 117 | select CPU_COPY_V4WB if MMU |
| 118 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | help |
| 120 | The ARM920T is licensed to be produced by numerous vendors, |
Hartley Sweeten | c768e67 | 2009-10-21 02:27:01 +0100 | [diff] [blame] | 121 | and is used in the Cirrus EP93xx and the Samsung S3C2410. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | |
| 123 | Say Y if you want support for the ARM920T processor. |
| 124 | Otherwise, say N. |
| 125 | |
| 126 | # ARM922T |
| 127 | config CPU_ARM922T |
| 128 | bool "Support ARM922T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 129 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 131 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | select CPU_CACHE_V4WT |
| 133 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 134 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 135 | select CPU_COPY_V4WB if MMU |
| 136 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | help |
| 138 | The ARM922T is a version of the ARM920T, but with smaller |
| 139 | instruction and data caches. It is used in Altera's |
Andrew Victor | c53c9cf | 2007-05-11 21:01:28 +0100 | [diff] [blame] | 140 | Excalibur XA device family and Micrel's KS8695 Centaur. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | |
| 142 | Say Y if you want support for the ARM922T processor. |
| 143 | Otherwise, say N. |
| 144 | |
| 145 | # ARM925T |
| 146 | config CPU_ARM925T |
Tony Lindgren | b288f75 | 2005-07-10 19:58:08 +0100 | [diff] [blame] | 147 | bool "Support ARM925T processor" if ARCH_OMAP1 |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 148 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 150 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | select CPU_CACHE_V4WT |
| 152 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 153 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 154 | select CPU_COPY_V4WB if MMU |
| 155 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | help |
| 157 | The ARM925T is a mix between the ARM920T and ARM926T, but with |
| 158 | different instruction and data caches. It is used in TI's OMAP |
| 159 | device family. |
| 160 | |
| 161 | Say Y if you want support for the ARM925T processor. |
| 162 | Otherwise, say N. |
| 163 | |
| 164 | # ARM926T |
| 165 | config CPU_ARM926T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 166 | bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | select CPU_32v5 |
| 168 | select CPU_ABRT_EV5TJ |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 169 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 171 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 172 | select CPU_COPY_V4WB if MMU |
| 173 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | help |
| 175 | This is a variant of the ARM920. It has slightly different |
| 176 | instruction sequences for cache and TLB operations. Curiously, |
| 177 | there is no documentation on it at the ARM corporate website. |
| 178 | |
| 179 | Say Y if you want support for the ARM926T processor. |
| 180 | Otherwise, say N. |
| 181 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 182 | # FA526 |
| 183 | config CPU_FA526 |
| 184 | bool |
| 185 | select CPU_32v4 |
| 186 | select CPU_ABRT_EV4 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 187 | select CPU_PABRT_LEGACY |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 188 | select CPU_CACHE_VIVT |
| 189 | select CPU_CP15_MMU |
| 190 | select CPU_CACHE_FA |
| 191 | select CPU_COPY_FA if MMU |
| 192 | select CPU_TLB_FA if MMU |
| 193 | help |
| 194 | The FA526 is a version of the ARMv4 compatible processor with |
| 195 | Branch Target Buffer, Unified TLB and cache line size 16. |
| 196 | |
| 197 | Say Y if you want support for the FA526 processor. |
| 198 | Otherwise, say N. |
| 199 | |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 200 | # ARM940T |
| 201 | config CPU_ARM940T |
| 202 | bool "Support ARM940T processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 203 | depends on !MMU |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 204 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 205 | select CPU_ABRT_NOMMU |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 206 | select CPU_PABRT_LEGACY |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 207 | select CPU_CACHE_VIVT |
| 208 | select CPU_CP15_MPU |
| 209 | help |
| 210 | ARM940T is a member of the ARM9TDMI family of general- |
Matt LaPlante | 3cb2fcc | 2006-11-30 05:22:59 +0100 | [diff] [blame] | 211 | purpose microprocessors with MPU and separate 4KB |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 212 | instruction and 4KB data cases, each with a 4-word line |
| 213 | length. |
| 214 | |
| 215 | Say Y if you want support for the ARM940T processor. |
| 216 | Otherwise, say N. |
| 217 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 218 | # ARM946E-S |
| 219 | config CPU_ARM946E |
| 220 | bool "Support ARM946E-S processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 221 | depends on !MMU |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 222 | select CPU_32v5 |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 223 | select CPU_ABRT_NOMMU |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 224 | select CPU_PABRT_LEGACY |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 225 | select CPU_CACHE_VIVT |
| 226 | select CPU_CP15_MPU |
| 227 | help |
| 228 | ARM946E-S is a member of the ARM9E-S family of high- |
| 229 | performance, 32-bit system-on-chip processor solutions. |
| 230 | The TCM and ARMv5TE 32-bit instruction set is supported. |
| 231 | |
| 232 | Say Y if you want support for the ARM946E-S processor. |
| 233 | Otherwise, say N. |
| 234 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | # ARM1020 - needs validating |
| 236 | config CPU_ARM1020 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 237 | bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | select CPU_32v5 |
| 239 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 240 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | select CPU_CACHE_V4WT |
| 242 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 243 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 244 | select CPU_COPY_V4WB if MMU |
| 245 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | help |
| 247 | The ARM1020 is the 32K cached version of the ARM10 processor, |
| 248 | with an addition of a floating-point unit. |
| 249 | |
| 250 | Say Y if you want support for the ARM1020 processor. |
| 251 | Otherwise, say N. |
| 252 | |
| 253 | # ARM1020E - needs validating |
| 254 | config CPU_ARM1020E |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 255 | bool "Support ARM1020E processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | select CPU_32v5 |
| 257 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 258 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | select CPU_CACHE_V4WT |
| 260 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 261 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 262 | select CPU_COPY_V4WB if MMU |
| 263 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | depends on n |
| 265 | |
| 266 | # ARM1022E |
| 267 | config CPU_ARM1022 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 268 | bool "Support ARM1022E processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | select CPU_32v5 |
| 270 | select CPU_ABRT_EV4T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 271 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 273 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 274 | select CPU_COPY_V4WB if MMU # can probably do better |
| 275 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | help |
| 277 | The ARM1022E is an implementation of the ARMv5TE architecture |
| 278 | based upon the ARM10 integer core with a 16KiB L1 Harvard cache, |
| 279 | embedded trace macrocell, and a floating-point unit. |
| 280 | |
| 281 | Say Y if you want support for the ARM1022E processor. |
| 282 | Otherwise, say N. |
| 283 | |
| 284 | # ARM1026EJ-S |
| 285 | config CPU_ARM1026 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 286 | bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | select CPU_32v5 |
| 288 | select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 289 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 291 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 292 | select CPU_COPY_V4WB if MMU # can probably do better |
| 293 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | help |
| 295 | The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture |
| 296 | based upon the ARM10 integer core. |
| 297 | |
| 298 | Say Y if you want support for the ARM1026EJ-S processor. |
| 299 | Otherwise, say N. |
| 300 | |
| 301 | # SA110 |
| 302 | config CPU_SA110 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 303 | bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | select CPU_32v3 if ARCH_RPC |
| 305 | select CPU_32v4 if !ARCH_RPC |
| 306 | select CPU_ABRT_EV4 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 307 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | select CPU_CACHE_V4WB |
| 309 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 310 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 311 | select CPU_COPY_V4WB if MMU |
| 312 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | help |
| 314 | The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and |
| 315 | is available at five speeds ranging from 100 MHz to 233 MHz. |
| 316 | More information is available at |
| 317 | <http://developer.intel.com/design/strong/sa110.htm>. |
| 318 | |
| 319 | Say Y if you want support for the SA-110 processor. |
| 320 | Otherwise, say N. |
| 321 | |
| 322 | # SA1100 |
| 323 | config CPU_SA1100 |
| 324 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | select CPU_32v4 |
| 326 | select CPU_ABRT_EV4 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 327 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | select CPU_CACHE_V4WB |
| 329 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 330 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 331 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | |
| 333 | # XScale |
| 334 | config CPU_XSCALE |
| 335 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | select CPU_32v5 |
| 337 | select CPU_ABRT_EV5T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 338 | select CPU_PABRT_LEGACY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 340 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 341 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 343 | # XScale Core Version 3 |
| 344 | config CPU_XSC3 |
| 345 | bool |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 346 | select CPU_32v5 |
| 347 | select CPU_ABRT_EV5T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 348 | select CPU_PABRT_LEGACY |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 349 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 350 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 351 | select CPU_TLB_V4WBI if MMU |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 352 | select IO_36 |
| 353 | |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 354 | # Marvell PJ1 (Mohawk) |
| 355 | config CPU_MOHAWK |
| 356 | bool |
| 357 | select CPU_32v5 |
| 358 | select CPU_ABRT_EV5T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 359 | select CPU_PABRT_LEGACY |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 360 | select CPU_CACHE_VIVT |
| 361 | select CPU_CP15_MMU |
| 362 | select CPU_TLB_V4WBI if MMU |
| 363 | select CPU_COPY_V4WB if MMU |
| 364 | |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 365 | # Feroceon |
| 366 | config CPU_FEROCEON |
| 367 | bool |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 368 | select CPU_32v5 |
| 369 | select CPU_ABRT_EV5T |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 370 | select CPU_PABRT_LEGACY |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 371 | select CPU_CACHE_VIVT |
| 372 | select CPU_CP15_MMU |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 373 | select CPU_COPY_FEROCEON if MMU |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 374 | select CPU_TLB_FEROCEON if MMU |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 375 | |
Tzachi Perelstein | d910a0a | 2007-11-06 10:35:40 +0200 | [diff] [blame] | 376 | config CPU_FEROCEON_OLD_ID |
| 377 | bool "Accept early Feroceon cores with an ARM926 ID" |
| 378 | depends on CPU_FEROCEON && !CPU_ARM926T |
| 379 | default y |
| 380 | help |
| 381 | This enables the usage of some old Feroceon cores |
| 382 | for which the CPU ID is equal to the ARM926 ID. |
| 383 | Relevant for Feroceon-1850 and early Feroceon-2850. |
| 384 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | # ARMv6 |
| 386 | config CPU_V6 |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 387 | bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX || ARCH_DOVE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | select CPU_32v6 |
| 389 | select CPU_ABRT_EV6 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 390 | select CPU_PABRT_V6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | select CPU_CACHE_V6 |
| 392 | select CPU_CACHE_VIPT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 393 | select CPU_CP15_MMU |
Catalin Marinas | 7b4c965 | 2007-07-20 11:42:57 +0100 | [diff] [blame] | 394 | select CPU_HAS_ASID if MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 395 | select CPU_COPY_V6 if MMU |
| 396 | select CPU_TLB_V6 if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 398 | # ARMv6k |
| 399 | config CPU_32v6K |
| 400 | bool "Support ARM V6K processor extensions" if !SMP |
Catalin Marinas | 026b5ca | 2010-09-01 14:33:29 +0100 | [diff] [blame] | 401 | depends on CPU_V6 || CPU_V7 |
Tony Lindgren | 1a28e3d | 2010-02-01 23:30:26 +0100 | [diff] [blame] | 402 | default y if SMP && !(ARCH_MX3 || ARCH_OMAP2) |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 403 | help |
| 404 | Say Y here if your ARMv6 processor supports the 'K' extension. |
| 405 | This enables the kernel to use some instructions not present |
| 406 | on previous processors, and as such a kernel build with this |
| 407 | enabled will not boot on processors with do not support these |
| 408 | instructions. |
| 409 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 410 | # ARMv7 |
| 411 | config CPU_V7 |
Colin Tuckley | 1b504bb | 2009-05-30 13:56:12 +0100 | [diff] [blame] | 412 | bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX |
Tony Lindgren | 1a28e3d | 2010-02-01 23:30:26 +0100 | [diff] [blame] | 413 | select CPU_32v6K if !ARCH_OMAP2 |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 414 | select CPU_32v7 |
| 415 | select CPU_ABRT_EV7 |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 416 | select CPU_PABRT_V7 |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 417 | select CPU_CACHE_V7 |
| 418 | select CPU_CACHE_VIPT |
| 419 | select CPU_CP15_MMU |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 420 | select CPU_HAS_ASID if MMU |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 421 | select CPU_COPY_V6 if MMU |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 422 | select CPU_TLB_V7 if MMU |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 423 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | # Figure out what processor architecture version we should be using. |
| 425 | # This defines the compiler instruction set which depends on the machine type. |
| 426 | config CPU_32v3 |
| 427 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 428 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 429 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | |
| 431 | config CPU_32v4 |
| 432 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 433 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 434 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 436 | config CPU_32v4T |
| 437 | bool |
| 438 | select TLS_REG_EMUL if SMP || !MMU |
| 439 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
| 440 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | config CPU_32v5 |
| 442 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 443 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 444 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | |
| 446 | config CPU_32v6 |
| 447 | bool |
Catalin Marinas | 367afaf | 2007-07-20 11:42:51 +0100 | [diff] [blame] | 448 | select TLS_REG_EMUL if !CPU_32v6K && !MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 450 | config CPU_32v7 |
| 451 | bool |
| 452 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | # The abort model |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 454 | config CPU_ABRT_NOMMU |
| 455 | bool |
| 456 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 457 | config CPU_ABRT_EV4 |
| 458 | bool |
| 459 | |
| 460 | config CPU_ABRT_EV4T |
| 461 | bool |
| 462 | |
| 463 | config CPU_ABRT_LV4T |
| 464 | bool |
| 465 | |
| 466 | config CPU_ABRT_EV5T |
| 467 | bool |
| 468 | |
| 469 | config CPU_ABRT_EV5TJ |
| 470 | bool |
| 471 | |
| 472 | config CPU_ABRT_EV6 |
| 473 | bool |
| 474 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 475 | config CPU_ABRT_EV7 |
| 476 | bool |
| 477 | |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 478 | config CPU_PABRT_LEGACY |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 479 | bool |
| 480 | |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 481 | config CPU_PABRT_V6 |
| 482 | bool |
| 483 | |
| 484 | config CPU_PABRT_V7 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 485 | bool |
| 486 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | # The cache model |
| 488 | config CPU_CACHE_V3 |
| 489 | bool |
| 490 | |
| 491 | config CPU_CACHE_V4 |
| 492 | bool |
| 493 | |
| 494 | config CPU_CACHE_V4WT |
| 495 | bool |
| 496 | |
| 497 | config CPU_CACHE_V4WB |
| 498 | bool |
| 499 | |
| 500 | config CPU_CACHE_V6 |
| 501 | bool |
| 502 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 503 | config CPU_CACHE_V7 |
| 504 | bool |
| 505 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 | config CPU_CACHE_VIVT |
| 507 | bool |
| 508 | |
| 509 | config CPU_CACHE_VIPT |
| 510 | bool |
| 511 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 512 | config CPU_CACHE_FA |
| 513 | bool |
| 514 | |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 515 | if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | # The copy-page model |
| 517 | config CPU_COPY_V3 |
| 518 | bool |
| 519 | |
| 520 | config CPU_COPY_V4WT |
| 521 | bool |
| 522 | |
| 523 | config CPU_COPY_V4WB |
| 524 | bool |
| 525 | |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 526 | config CPU_COPY_FEROCEON |
| 527 | bool |
| 528 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 529 | config CPU_COPY_FA |
| 530 | bool |
| 531 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | config CPU_COPY_V6 |
| 533 | bool |
| 534 | |
| 535 | # This selects the TLB model |
| 536 | config CPU_TLB_V3 |
| 537 | bool |
| 538 | help |
| 539 | ARM Architecture Version 3 TLB. |
| 540 | |
| 541 | config CPU_TLB_V4WT |
| 542 | bool |
| 543 | help |
| 544 | ARM Architecture Version 4 TLB with writethrough cache. |
| 545 | |
| 546 | config CPU_TLB_V4WB |
| 547 | bool |
| 548 | help |
| 549 | ARM Architecture Version 4 TLB with writeback cache. |
| 550 | |
| 551 | config CPU_TLB_V4WBI |
| 552 | bool |
| 553 | help |
| 554 | ARM Architecture Version 4 TLB with writeback cache and invalidate |
| 555 | instruction cache entry. |
| 556 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 557 | config CPU_TLB_FEROCEON |
| 558 | bool |
| 559 | help |
| 560 | Feroceon TLB (v4wbi with non-outer-cachable page table walks). |
| 561 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 562 | config CPU_TLB_FA |
| 563 | bool |
| 564 | help |
| 565 | Faraday ARM FA526 architecture, unified TLB with writeback cache |
| 566 | and invalidate instruction cache entry. Branch target buffer is |
| 567 | also supported. |
| 568 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | config CPU_TLB_V6 |
| 570 | bool |
| 571 | |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 572 | config CPU_TLB_V7 |
| 573 | bool |
| 574 | |
Dave Estes | e220ba6 | 2009-08-11 17:58:49 -0400 | [diff] [blame] | 575 | config VERIFY_PERMISSION_FAULT |
| 576 | bool |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 577 | endif |
| 578 | |
Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 579 | config CPU_HAS_ASID |
| 580 | bool |
| 581 | help |
| 582 | This indicates whether the CPU has the ASID register; used to |
| 583 | tag TLB and possibly cache entries. |
| 584 | |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 585 | config CPU_CP15 |
| 586 | bool |
| 587 | help |
| 588 | Processor has the CP15 register. |
| 589 | |
| 590 | config CPU_CP15_MMU |
| 591 | bool |
| 592 | select CPU_CP15 |
| 593 | help |
| 594 | Processor has the CP15 register, which has MMU related registers. |
| 595 | |
| 596 | config CPU_CP15_MPU |
| 597 | bool |
| 598 | select CPU_CP15 |
| 599 | help |
| 600 | Processor has the CP15 register, which has MPU related registers. |
| 601 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 602 | # |
| 603 | # CPU supports 36-bit I/O |
| 604 | # |
| 605 | config IO_36 |
| 606 | bool |
| 607 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | comment "Processor Features" |
| 609 | |
| 610 | config ARM_THUMB |
| 611 | bool "Support Thumb user binaries" |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 612 | depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V7 || CPU_FEROCEON |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 613 | default y |
| 614 | help |
| 615 | Say Y if you want to include kernel support for running user space |
| 616 | Thumb binaries. |
| 617 | |
| 618 | The Thumb instruction set is a compressed form of the standard ARM |
| 619 | instruction set resulting in smaller binaries at the expense of |
| 620 | slightly less efficient code. |
| 621 | |
| 622 | If you don't know what this all is, saying Y is a safe choice. |
| 623 | |
Catalin Marinas | d7f864b | 2008-04-18 22:43:06 +0100 | [diff] [blame] | 624 | config ARM_THUMBEE |
| 625 | bool "Enable ThumbEE CPU extension" |
| 626 | depends on CPU_V7 |
| 627 | help |
| 628 | Say Y here if you have a CPU with the ThumbEE extension and code to |
| 629 | make use of it. Say N for code that can run on CPUs without ThumbEE. |
| 630 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | config CPU_BIG_ENDIAN |
| 632 | bool "Build big-endian kernel" |
| 633 | depends on ARCH_SUPPORTS_BIG_ENDIAN |
| 634 | help |
| 635 | Say Y if you plan on running a kernel in big-endian mode. |
| 636 | Note that your board must be properly built and your board |
| 637 | port must properly enable any big-endian related features |
| 638 | of your chipset/board/processor. |
| 639 | |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 640 | config CPU_ENDIAN_BE8 |
| 641 | bool |
| 642 | depends on CPU_BIG_ENDIAN |
| 643 | default CPU_V6 || CPU_V7 |
| 644 | help |
| 645 | Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors. |
| 646 | |
| 647 | config CPU_ENDIAN_BE32 |
| 648 | bool |
| 649 | depends on CPU_BIG_ENDIAN |
| 650 | default !CPU_ENDIAN_BE8 |
| 651 | help |
| 652 | Support for the BE-32 (big-endian) mode on pre-ARMv6 processors. |
| 653 | |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 654 | config CPU_HIGH_VECTOR |
Robert P. J. Day | 6340aa6 | 2007-02-17 19:05:24 +0100 | [diff] [blame] | 655 | depends on !MMU && CPU_CP15 && !CPU_ARM740T |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 656 | bool "Select the High exception vector" |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 657 | help |
| 658 | Say Y here to select high exception vector(0xFFFF0000~). |
| 659 | The exception vector can be vary depending on the platform |
| 660 | design in nommu mode. If your platform needs to select |
| 661 | high exception vector, say Y. |
| 662 | Otherwise or if you are unsure, say N, and the low exception |
| 663 | vector (0x00000000~) will be used. |
| 664 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 665 | config CPU_ICACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 666 | bool "Disable I-Cache (I-bit)" |
| 667 | depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | help |
| 669 | Say Y here to disable the processor instruction cache. Unless |
| 670 | you have a reason not to or are unsure, say N. |
| 671 | |
| 672 | config CPU_DCACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 673 | bool "Disable D-Cache (C-bit)" |
| 674 | depends on CPU_CP15 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | help |
| 676 | Say Y here to disable the processor data cache. Unless |
| 677 | you have a reason not to or are unsure, say N. |
| 678 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 679 | config CPU_DCACHE_SIZE |
| 680 | hex |
| 681 | depends on CPU_ARM740T || CPU_ARM946E |
| 682 | default 0x00001000 if CPU_ARM740T |
| 683 | default 0x00002000 # default size for ARM946E-S |
| 684 | help |
| 685 | Some cores are synthesizable to have various sized cache. For |
| 686 | ARM946E-S case, it can vary from 0KB to 1MB. |
| 687 | To support such cache operations, it is efficient to know the size |
| 688 | before compile time. |
| 689 | If your SoC is configured to have a different size, define the value |
| 690 | here with proper conditions. |
| 691 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | config CPU_DCACHE_WRITETHROUGH |
| 693 | bool "Force write through D-cache" |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 694 | depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 | default y if CPU_ARM925T |
| 696 | help |
| 697 | Say Y here to use the data cache in writethrough mode. Unless you |
| 698 | specifically require this or are unsure, say N. |
| 699 | |
| 700 | config CPU_CACHE_ROUND_ROBIN |
| 701 | bool "Round robin I and D cache replacement algorithm" |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 702 | depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | help |
| 704 | Say Y here to use the predictable round-robin cache replacement |
| 705 | policy. Unless you specifically require this or are unsure, say N. |
| 706 | |
| 707 | config CPU_BPREDICT_DISABLE |
| 708 | bool "Disable branch prediction" |
Russell King | 542f869 | 2009-03-26 23:10:11 +0000 | [diff] [blame] | 709 | depends on CPU_ARM1020 || CPU_V6 || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | help |
| 711 | Say Y here to disable branch prediction. If unsure, say N. |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 712 | |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 713 | config TLS_REG_EMUL |
| 714 | bool |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 715 | help |
Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 716 | An SMP system using a pre-ARMv6 processor (there are apparently |
| 717 | a few prototypes like that in existence) and therefore access to |
| 718 | that required register must be emulated. |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 719 | |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 720 | config NEEDS_SYSCALL_FOR_CMPXCHG |
| 721 | bool |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 722 | help |
| 723 | SMP on a pre-ARMv6 processor? Well OK then. |
| 724 | Forget about fast user space cmpxchg support. |
| 725 | It is just not possible. |
| 726 | |
Catalin Marinas | ad642d9 | 2010-06-21 15:10:07 +0100 | [diff] [blame] | 727 | config DMA_CACHE_RWFO |
| 728 | bool "Enable read/write for ownership DMA cache maintenance" |
| 729 | depends on CPU_V6 && SMP |
| 730 | default y |
| 731 | help |
| 732 | The Snoop Control Unit on ARM11MPCore does not detect the |
| 733 | cache maintenance operations and the dma_{map,unmap}_area() |
| 734 | functions may leave stale cache entries on other CPUs. By |
| 735 | enabling this option, Read or Write For Ownership in the ARMv6 |
| 736 | DMA cache maintenance functions is performed. These LDR/STR |
| 737 | instructions change the cache line state to shared or modified |
| 738 | so that the cache operation has the desired effect. |
| 739 | |
| 740 | Note that the workaround is only valid on processors that do |
| 741 | not perform speculative loads into the D-cache. For such |
| 742 | processors, if cache maintenance operations are not broadcast |
| 743 | in hardware, other workarounds are needed (e.g. cache |
| 744 | maintenance broadcasting in software via FIQ). |
| 745 | |
Catalin Marinas | 953233d | 2007-02-05 14:48:08 +0100 | [diff] [blame] | 746 | config OUTER_CACHE |
| 747 | bool |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 748 | |
Catalin Marinas | 319f551 | 2010-03-24 16:47:53 +0100 | [diff] [blame] | 749 | config OUTER_CACHE_SYNC |
| 750 | bool |
| 751 | help |
| 752 | The outer cache has a outer_cache_fns.sync function pointer |
| 753 | that can be used to drain the write buffer of the outer cache. |
| 754 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 755 | config CACHE_FEROCEON_L2 |
| 756 | bool "Enable the Feroceon L2 cache controller" |
Stanislav Samsonov | 794d15b | 2008-06-22 22:45:10 +0200 | [diff] [blame] | 757 | depends on ARCH_KIRKWOOD || ARCH_MV78XX0 |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 758 | default y |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 759 | select OUTER_CACHE |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 760 | help |
| 761 | This option enables the Feroceon L2 cache controller. |
| 762 | |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 763 | config CACHE_FEROCEON_L2_WRITETHROUGH |
| 764 | bool "Force Feroceon L2 cache write through" |
| 765 | depends on CACHE_FEROCEON_L2 |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 766 | help |
| 767 | Say Y here to use the Feroceon L2 cache in writethrough mode. |
| 768 | Unless you specifically require this, say N for writeback mode. |
| 769 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | config CACHE_L2X0 |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 771 | bool "Enable the L2x0 outer cache controller" |
Sascha Hauer | cb88214 | 2009-02-08 02:00:50 +0100 | [diff] [blame] | 772 | depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || \ |
Srinidhi Kasagar | 8e797a7 | 2010-04-03 19:10:45 +0100 | [diff] [blame] | 773 | REALVIEW_EB_A9MP || ARCH_MX35 || ARCH_MX31 || MACH_REALVIEW_PBX || \ |
Russell King | 0b019a4 | 2010-08-10 23:17:52 +0100 | [diff] [blame] | 774 | ARCH_NOMADIK || ARCH_OMAP4 || ARCH_S5PV310 || ARCH_TEGRA || \ |
| 775 | ARCH_U8500 || ARCH_VEXPRESS_CA9X4 |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 776 | default y |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | select OUTER_CACHE |
Catalin Marinas | 23107c5 | 2010-03-24 16:48:53 +0100 | [diff] [blame] | 778 | select OUTER_CACHE_SYNC |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 779 | help |
| 780 | This option enables the L2x0 PrimeCell. |
Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 781 | |
Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 782 | config CACHE_PL310 |
| 783 | bool |
| 784 | depends on CACHE_L2X0 |
| 785 | default y if CPU_V7 && !CPU_V6 |
| 786 | help |
| 787 | This option enables optimisations for the PL310 cache |
| 788 | controller. |
| 789 | |
Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 790 | config CACHE_TAUROS2 |
| 791 | bool "Enable the Tauros2 L2 cache controller" |
Haojian Zhuang | 66b1964 | 2010-04-28 10:59:45 -0400 | [diff] [blame] | 792 | depends on (ARCH_DOVE || ARCH_MMP) |
Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 793 | default y |
| 794 | select OUTER_CACHE |
| 795 | help |
| 796 | This option enables the Tauros2 L2 cache controller (as |
| 797 | found on PJ1/PJ4). |
| 798 | |
Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 799 | config CACHE_XSC3L2 |
| 800 | bool "Enable the L2 cache on XScale3" |
| 801 | depends on CPU_XSC3 |
| 802 | default y |
| 803 | select OUTER_CACHE |
| 804 | help |
| 805 | This option enables the L2 cache on XScale3. |
Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 806 | |
| 807 | config ARM_L1_CACHE_SHIFT |
| 808 | int |
Kukjin Kim | d6d502f | 2010-02-22 00:02:59 +0100 | [diff] [blame] | 809 | default 6 if ARM_L1_CACHE_SHIFT_6 |
Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 810 | default 5 |
Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 811 | |
| 812 | config ARM_DMA_MEM_BUFFERABLE |
| 813 | bool "Use non-cacheable memory for DMA" if CPU_V6 && !CPU_V7 |
Catalin Marinas | 42c4daf | 2010-07-01 13:22:48 +0100 | [diff] [blame] | 814 | depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \ |
| 815 | MACH_REALVIEW_PB11MP) |
Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 816 | default y if CPU_V6 || CPU_V7 |
| 817 | help |
| 818 | Historically, the kernel has used strongly ordered mappings to |
| 819 | provide DMA coherent memory. With the advent of ARMv7, mapping |
| 820 | memory with differing types results in unpredictable behaviour, |
| 821 | so on these CPUs, this option is forced on. |
| 822 | |
| 823 | Multiple mappings with differing attributes is also unpredictable |
| 824 | on ARMv6 CPUs, but since they do not have aggressive speculative |
| 825 | prefetch, no harm appears to occur. |
| 826 | |
| 827 | However, drivers may be missing the necessary barriers for ARMv6, |
| 828 | and therefore turning this on may result in unpredictable driver |
| 829 | behaviour. Therefore, we offer this as an option. |
| 830 | |
| 831 | You are recommended say 'Y' here and debug any affected drivers. |
Russell King | ac1d426 | 2010-05-17 17:24:04 +0100 | [diff] [blame] | 832 | |
Catalin Marinas | e7c5650 | 2010-03-24 16:49:54 +0100 | [diff] [blame] | 833 | config ARCH_HAS_BARRIERS |
| 834 | bool |
| 835 | help |
| 836 | This option allows the use of custom mandatory barriers |
| 837 | included via the mach/barriers.h file. |