blob: 5d0e42b263df1ebb0a91a6d78ab40694325c34d2 [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Shannon Nelson43d6e362007-10-16 01:27:39 -07002 * Intel I/OAT DMA Linux driver
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01003 * Copyright(c) 2004 - 2009 Intel Corporation.
Chris Leech0bbd5f42006-05-23 17:35:34 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
Shannon Nelson43d6e362007-10-16 01:27:39 -07006 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
Chris Leech0bbd5f42006-05-23 17:35:34 -07008 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
Shannon Nelson43d6e362007-10-16 01:27:39 -070015 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
Chris Leech0bbd5f42006-05-23 17:35:34 -070017 *
Shannon Nelson43d6e362007-10-16 01:27:39 -070018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
Chris Leech0bbd5f42006-05-23 17:35:34 -070021 */
22
23/*
24 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
25 * copy operations.
26 */
27
28#include <linux/init.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
David S. Miller6b00c922006-05-23 17:37:58 -070034#include <linux/dma-mapping.h>
Maciej Sosnowski09177e82008-07-22 10:07:33 -070035#include <linux/workqueue.h>
Venki Pallipadi3ad0b022008-10-22 16:34:52 -070036#include <linux/i7300_idle.h>
Dan Williams584ec222009-07-28 14:32:12 -070037#include "dma.h"
38#include "registers.h"
39#include "hw.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070040
Dan Williams5cbafa62009-08-26 13:01:44 -070041int ioat_pending_level = 4;
Shannon Nelson7bb67c12007-11-14 16:59:51 -080042module_param(ioat_pending_level, int, 0644);
43MODULE_PARM_DESC(ioat_pending_level,
44 "high-water mark for pushing ioat descriptors (default: 4)");
45
Chris Leech0bbd5f42006-05-23 17:35:34 -070046/* internal functions */
Dan Williams5cbafa62009-08-26 13:01:44 -070047static void ioat1_cleanup(struct ioat_dma_chan *ioat);
48static void ioat1_dma_start_null_desc(struct ioat_dma_chan *ioat);
Shannon Nelson3e037452007-10-16 01:27:40 -070049
50/**
51 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
52 * @irq: interrupt id
53 * @data: interrupt data
54 */
55static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
56{
57 struct ioatdma_device *instance = data;
Dan Williamsdcbc8532009-07-28 14:44:50 -070058 struct ioat_chan_common *chan;
Shannon Nelson3e037452007-10-16 01:27:40 -070059 unsigned long attnstatus;
60 int bit;
61 u8 intrctrl;
62
63 intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
64
65 if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
66 return IRQ_NONE;
67
68 if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
69 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
70 return IRQ_NONE;
71 }
72
73 attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
74 for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
Dan Williamsdcbc8532009-07-28 14:44:50 -070075 chan = ioat_chan_by_index(instance, bit);
76 tasklet_schedule(&chan->cleanup_task);
Shannon Nelson3e037452007-10-16 01:27:40 -070077 }
78
79 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
80 return IRQ_HANDLED;
81}
82
83/**
84 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
85 * @irq: interrupt id
86 * @data: interrupt data
87 */
88static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
89{
Dan Williamsdcbc8532009-07-28 14:44:50 -070090 struct ioat_chan_common *chan = data;
Shannon Nelson3e037452007-10-16 01:27:40 -070091
Dan Williamsdcbc8532009-07-28 14:44:50 -070092 tasklet_schedule(&chan->cleanup_task);
Shannon Nelson3e037452007-10-16 01:27:40 -070093
94 return IRQ_HANDLED;
95}
96
Dan Williams5cbafa62009-08-26 13:01:44 -070097/* common channel initialization */
Dan Williamsaa4d72a2010-03-03 21:21:13 -070098void ioat_init_channel(struct ioatdma_device *device, struct ioat_chan_common *chan, int idx)
Dan Williams5cbafa62009-08-26 13:01:44 -070099{
100 struct dma_device *dma = &device->common;
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700101 struct dma_chan *c = &chan->common;
102 unsigned long data = (unsigned long) c;
Dan Williams5cbafa62009-08-26 13:01:44 -0700103
104 chan->device = device;
105 chan->reg_base = device->reg_base + (0x80 * (idx + 1));
Dan Williams5cbafa62009-08-26 13:01:44 -0700106 spin_lock_init(&chan->cleanup_lock);
107 chan->common.device = dma;
108 list_add_tail(&chan->common.device_node, &dma->channels);
109 device->idx[idx] = chan;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700110 init_timer(&chan->timer);
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700111 chan->timer.function = device->timer_fn;
112 chan->timer.data = data;
113 tasklet_init(&chan->cleanup_task, device->cleanup_fn, data);
Dan Williams5cbafa62009-08-26 13:01:44 -0700114 tasklet_disable(&chan->cleanup_task);
115}
116
Shannon Nelson3e037452007-10-16 01:27:40 -0700117/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700118 * ioat1_dma_enumerate_channels - find and initialize the device's channels
Shannon Nelson3e037452007-10-16 01:27:40 -0700119 * @device: the device to be enumerated
120 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700121static int ioat1_enumerate_channels(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700122{
123 u8 xfercap_scale;
124 u32 xfercap;
125 int i;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700126 struct ioat_dma_chan *ioat;
Dan Williamse6c0b692009-09-08 17:29:44 -0700127 struct device *dev = &device->pdev->dev;
Dan Williamsf2427e22009-07-28 14:42:38 -0700128 struct dma_device *dma = &device->common;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700129
Dan Williamsf2427e22009-07-28 14:42:38 -0700130 INIT_LIST_HEAD(&dma->channels);
131 dma->chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
Dan Williamsbb320782009-09-08 12:01:14 -0700132 dma->chancnt &= 0x1f; /* bits [4:0] valid */
133 if (dma->chancnt > ARRAY_SIZE(device->idx)) {
134 dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
135 dma->chancnt, ARRAY_SIZE(device->idx));
136 dma->chancnt = ARRAY_SIZE(device->idx);
137 }
Chris Leeche3828812007-03-08 09:57:35 -0800138 xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
Dan Williamsbb320782009-09-08 12:01:14 -0700139 xfercap_scale &= 0x1f; /* bits [4:0] valid */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700140 xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
Dan Williams6df91832009-09-08 12:00:55 -0700141 dev_dbg(dev, "%s: xfercap = %d\n", __func__, xfercap);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700142
Venki Pallipadif371be62008-10-23 15:39:06 -0700143#ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
Dan Williamsf2427e22009-07-28 14:42:38 -0700144 if (i7300_idle_platform_probe(NULL, NULL, 1) == 0)
145 dma->chancnt--;
Andy Henroid27471fd2008-10-09 11:45:22 -0700146#endif
Dan Williamsf2427e22009-07-28 14:42:38 -0700147 for (i = 0; i < dma->chancnt; i++) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700148 ioat = devm_kzalloc(dev, sizeof(*ioat), GFP_KERNEL);
Dan Williams5cbafa62009-08-26 13:01:44 -0700149 if (!ioat)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700150 break;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700151
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700152 ioat_init_channel(device, &ioat->base, i);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700153 ioat->xfercap = xfercap;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700154 spin_lock_init(&ioat->desc_lock);
155 INIT_LIST_HEAD(&ioat->free_desc);
156 INIT_LIST_HEAD(&ioat->used_desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700157 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700158 dma->chancnt = i;
159 return i;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700160}
161
Shannon Nelson711924b2007-12-17 16:20:08 -0800162/**
163 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
164 * descriptors to hw
165 * @chan: DMA channel handle
166 */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700167static inline void
Dan Williamsdcbc8532009-07-28 14:44:50 -0700168__ioat1_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat)
Shannon Nelson711924b2007-12-17 16:20:08 -0800169{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700170 void __iomem *reg_base = ioat->base.reg_base;
171
Dan Williams6df91832009-09-08 12:00:55 -0700172 dev_dbg(to_dev(&ioat->base), "%s: pending: %d\n",
173 __func__, ioat->pending);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700174 ioat->pending = 0;
175 writeb(IOAT_CHANCMD_APPEND, reg_base + IOAT1_CHANCMD_OFFSET);
Shannon Nelson711924b2007-12-17 16:20:08 -0800176}
177
178static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
179{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700180 struct ioat_dma_chan *ioat = to_ioat_chan(chan);
Shannon Nelson711924b2007-12-17 16:20:08 -0800181
Dan Williamsdcbc8532009-07-28 14:44:50 -0700182 if (ioat->pending > 0) {
183 spin_lock_bh(&ioat->desc_lock);
184 __ioat1_dma_memcpy_issue_pending(ioat);
185 spin_unlock_bh(&ioat->desc_lock);
Shannon Nelson711924b2007-12-17 16:20:08 -0800186 }
187}
188
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700189/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700190 * ioat1_reset_channel - restart a channel
Dan Williamsdcbc8532009-07-28 14:44:50 -0700191 * @ioat: IOAT DMA channel handle
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700192 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700193static void ioat1_reset_channel(struct ioat_dma_chan *ioat)
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700194{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700195 struct ioat_chan_common *chan = &ioat->base;
196 void __iomem *reg_base = chan->reg_base;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700197 u32 chansts, chanerr;
198
Dan Williams09c8a5b2009-09-08 12:01:49 -0700199 dev_warn(to_dev(chan), "reset\n");
Dan Williamsdcbc8532009-07-28 14:44:50 -0700200 chanerr = readl(reg_base + IOAT_CHANERR_OFFSET);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700201 chansts = *chan->completion & IOAT_CHANSTS_STATUS;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700202 if (chanerr) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700203 dev_err(to_dev(chan),
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700204 "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
Dan Williamsdcbc8532009-07-28 14:44:50 -0700205 chan_num(chan), chansts, chanerr);
206 writel(chanerr, reg_base + IOAT_CHANERR_OFFSET);
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700207 }
208
209 /*
210 * whack it upside the head with a reset
211 * and wait for things to settle out.
212 * force the pending count to a really big negative
213 * to make sure no one forces an issue_pending
214 * while we're waiting.
215 */
216
Dan Williamsdcbc8532009-07-28 14:44:50 -0700217 ioat->pending = INT_MIN;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700218 writeb(IOAT_CHANCMD_RESET,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700219 reg_base + IOAT_CHANCMD_OFFSET(chan->device->version));
Dan Williams09c8a5b2009-09-08 12:01:49 -0700220 set_bit(IOAT_RESET_PENDING, &chan->state);
221 mod_timer(&chan->timer, jiffies + RESET_DELAY);
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700222}
223
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800224static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700225{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700226 struct dma_chan *c = tx->chan;
227 struct ioat_dma_chan *ioat = to_ioat_chan(c);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700228 struct ioat_desc_sw *desc = tx_to_ioat_desc(tx);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700229 struct ioat_chan_common *chan = &ioat->base;
Dan Williamsa0587bc2009-07-28 14:44:04 -0700230 struct ioat_desc_sw *first;
231 struct ioat_desc_sw *chain_tail;
Dan Williams7405f742007-01-02 11:10:43 -0700232 dma_cookie_t cookie;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700233
Dan Williamsdcbc8532009-07-28 14:44:50 -0700234 spin_lock_bh(&ioat->desc_lock);
Dan Williams7405f742007-01-02 11:10:43 -0700235 /* cookie incr and addition to used_list must be atomic */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700236 cookie = c->cookie;
Dan Williams7405f742007-01-02 11:10:43 -0700237 cookie++;
238 if (cookie < 0)
239 cookie = 1;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700240 c->cookie = cookie;
241 tx->cookie = cookie;
Dan Williams6df91832009-09-08 12:00:55 -0700242 dev_dbg(to_dev(&ioat->base), "%s: cookie: %d\n", __func__, cookie);
Dan Williams7405f742007-01-02 11:10:43 -0700243
244 /* write address into NextDescriptor field of last desc in chain */
Dan Williamsea259682009-09-08 17:53:02 -0700245 first = to_ioat_desc(desc->tx_list.next);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700246 chain_tail = to_ioat_desc(ioat->used_desc.prev);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700247 /* make descriptor updates globally visible before chaining */
248 wmb();
249 chain_tail->hw->next = first->txd.phys;
Dan Williamsea259682009-09-08 17:53:02 -0700250 list_splice_tail_init(&desc->tx_list, &ioat->used_desc);
Dan Williams6df91832009-09-08 12:00:55 -0700251 dump_desc_dbg(ioat, chain_tail);
252 dump_desc_dbg(ioat, first);
Dan Williams7405f742007-01-02 11:10:43 -0700253
Dan Williams09c8a5b2009-09-08 12:01:49 -0700254 if (!test_and_set_bit(IOAT_COMPLETION_PENDING, &chan->state))
255 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
256
Dan Williams5669e312009-09-08 17:42:56 -0700257 ioat->active += desc->hw->tx_cnt;
Dan Williamsad643f52009-09-08 12:01:38 -0700258 ioat->pending += desc->hw->tx_cnt;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700259 if (ioat->pending >= ioat_pending_level)
260 __ioat1_dma_memcpy_issue_pending(ioat);
261 spin_unlock_bh(&ioat->desc_lock);
Dan Williams7405f742007-01-02 11:10:43 -0700262
Dan Williams7405f742007-01-02 11:10:43 -0700263 return cookie;
264}
265
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800266/**
267 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
Dan Williamsdcbc8532009-07-28 14:44:50 -0700268 * @ioat: the channel supplying the memory pool for the descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800269 * @flags: allocation flags
270 */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700271static struct ioat_desc_sw *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700272ioat_dma_alloc_descriptor(struct ioat_dma_chan *ioat, gfp_t flags)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700273{
274 struct ioat_dma_descriptor *desc;
275 struct ioat_desc_sw *desc_sw;
Shannon Nelson8ab89562007-10-16 01:27:39 -0700276 struct ioatdma_device *ioatdma_device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700277 dma_addr_t phys;
278
Dan Williamsdcbc8532009-07-28 14:44:50 -0700279 ioatdma_device = ioat->base.device;
Shannon Nelson8ab89562007-10-16 01:27:39 -0700280 desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700281 if (unlikely(!desc))
282 return NULL;
283
284 desc_sw = kzalloc(sizeof(*desc_sw), flags);
285 if (unlikely(!desc_sw)) {
Shannon Nelson8ab89562007-10-16 01:27:39 -0700286 pci_pool_free(ioatdma_device->dma_pool, desc, phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700287 return NULL;
288 }
289
290 memset(desc, 0, sizeof(*desc));
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800291
Dan Williamsea259682009-09-08 17:53:02 -0700292 INIT_LIST_HEAD(&desc_sw->tx_list);
Dan Williams5cbafa62009-08-26 13:01:44 -0700293 dma_async_tx_descriptor_init(&desc_sw->txd, &ioat->base.common);
294 desc_sw->txd.tx_submit = ioat1_tx_submit;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700295 desc_sw->hw = desc;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700296 desc_sw->txd.phys = phys;
Dan Williams6df91832009-09-08 12:00:55 -0700297 set_desc_id(desc_sw, -1);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700298
299 return desc_sw;
300}
301
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800302static int ioat_initial_desc_count = 256;
303module_param(ioat_initial_desc_count, int, 0644);
304MODULE_PARM_DESC(ioat_initial_desc_count,
Dan Williams5cbafa62009-08-26 13:01:44 -0700305 "ioat1: initial descriptors per channel (default: 256)");
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800306/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700307 * ioat1_dma_alloc_chan_resources - returns the number of allocated descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800308 * @chan: the channel to be filled out
309 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700310static int ioat1_dma_alloc_chan_resources(struct dma_chan *c)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700311{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700312 struct ioat_dma_chan *ioat = to_ioat_chan(c);
313 struct ioat_chan_common *chan = &ioat->base;
Shannon Nelson711924b2007-12-17 16:20:08 -0800314 struct ioat_desc_sw *desc;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700315 u32 chanerr;
316 int i;
317 LIST_HEAD(tmp_list);
318
Shannon Nelsone4223972007-08-24 23:02:53 -0700319 /* have we already been set up? */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700320 if (!list_empty(&ioat->free_desc))
321 return ioat->desccount;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700322
Shannon Nelson43d6e362007-10-16 01:27:39 -0700323 /* Setup register to interrupt and write completion status on error */
Dan Williamsf6ab95b2009-09-08 12:01:21 -0700324 writew(IOAT_CHANCTRL_RUN, chan->reg_base + IOAT_CHANCTRL_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700325
Dan Williamsdcbc8532009-07-28 14:44:50 -0700326 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700327 if (chanerr) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700328 dev_err(to_dev(chan), "CHANERR = %x, clearing\n", chanerr);
329 writel(chanerr, chan->reg_base + IOAT_CHANERR_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700330 }
331
332 /* Allocate descriptors */
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800333 for (i = 0; i < ioat_initial_desc_count; i++) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700334 desc = ioat_dma_alloc_descriptor(ioat, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700335 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700336 dev_err(to_dev(chan), "Only %d initial descriptors\n", i);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700337 break;
338 }
Dan Williams6df91832009-09-08 12:00:55 -0700339 set_desc_id(desc, i);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700340 list_add_tail(&desc->node, &tmp_list);
341 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700342 spin_lock_bh(&ioat->desc_lock);
343 ioat->desccount = i;
344 list_splice(&tmp_list, &ioat->free_desc);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700345 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700346
347 /* allocate a completion writeback area */
348 /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700349 chan->completion = pci_pool_alloc(chan->device->completion_pool,
350 GFP_KERNEL, &chan->completion_dma);
351 memset(chan->completion, 0, sizeof(*chan->completion));
352 writel(((u64) chan->completion_dma) & 0x00000000FFFFFFFF,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700353 chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700354 writel(((u64) chan->completion_dma) >> 32,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700355 chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700356
Dan Williamsdcbc8532009-07-28 14:44:50 -0700357 tasklet_enable(&chan->cleanup_task);
Dan Williams5cbafa62009-08-26 13:01:44 -0700358 ioat1_dma_start_null_desc(ioat); /* give chain to dma device */
Dan Williams6df91832009-09-08 12:00:55 -0700359 dev_dbg(to_dev(chan), "%s: allocated %d descriptors\n",
360 __func__, ioat->desccount);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700361 return ioat->desccount;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700362}
363
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800364/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700365 * ioat1_dma_free_chan_resources - release all the descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800366 * @chan: the channel to be cleaned
367 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700368static void ioat1_dma_free_chan_resources(struct dma_chan *c)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700369{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700370 struct ioat_dma_chan *ioat = to_ioat_chan(c);
371 struct ioat_chan_common *chan = &ioat->base;
372 struct ioatdma_device *ioatdma_device = chan->device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700373 struct ioat_desc_sw *desc, *_desc;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700374 int in_use_descs = 0;
375
Maciej Sosnowskic3d4f442008-11-07 01:45:52 +0000376 /* Before freeing channel resources first check
377 * if they have been previously allocated for this channel.
378 */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700379 if (ioat->desccount == 0)
Maciej Sosnowskic3d4f442008-11-07 01:45:52 +0000380 return;
381
Dan Williamsdcbc8532009-07-28 14:44:50 -0700382 tasklet_disable(&chan->cleanup_task);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700383 del_timer_sync(&chan->timer);
Dan Williams5cbafa62009-08-26 13:01:44 -0700384 ioat1_cleanup(ioat);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700385
Shannon Nelson3e037452007-10-16 01:27:40 -0700386 /* Delay 100ms after reset to allow internal DMA logic to quiesce
387 * before removing DMA descriptor resources.
388 */
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800389 writeb(IOAT_CHANCMD_RESET,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700390 chan->reg_base + IOAT_CHANCMD_OFFSET(chan->device->version));
Shannon Nelson3e037452007-10-16 01:27:40 -0700391 mdelay(100);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700392
Dan Williamsdcbc8532009-07-28 14:44:50 -0700393 spin_lock_bh(&ioat->desc_lock);
Dan Williams6df91832009-09-08 12:00:55 -0700394 list_for_each_entry_safe(desc, _desc, &ioat->used_desc, node) {
395 dev_dbg(to_dev(chan), "%s: freeing %d from used list\n",
396 __func__, desc_id(desc));
397 dump_desc_dbg(ioat, desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700398 in_use_descs++;
399 list_del(&desc->node);
Shannon Nelson8ab89562007-10-16 01:27:39 -0700400 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
Dan Williamsbc3c7022009-07-28 14:33:42 -0700401 desc->txd.phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700402 kfree(desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700403 }
404 list_for_each_entry_safe(desc, _desc,
405 &ioat->free_desc, node) {
406 list_del(&desc->node);
407 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
408 desc->txd.phys);
409 kfree(desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700410 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700411 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700412
Shannon Nelson8ab89562007-10-16 01:27:39 -0700413 pci_pool_free(ioatdma_device->completion_pool,
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700414 chan->completion,
415 chan->completion_dma);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700416
417 /* one is ok since we left it on there on purpose */
418 if (in_use_descs > 1)
Dan Williamsdcbc8532009-07-28 14:44:50 -0700419 dev_err(to_dev(chan), "Freeing %d in use descriptors!\n",
Chris Leech0bbd5f42006-05-23 17:35:34 -0700420 in_use_descs - 1);
421
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700422 chan->last_completion = 0;
423 chan->completion_dma = 0;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700424 ioat->pending = 0;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700425 ioat->desccount = 0;
Shannon Nelson3e037452007-10-16 01:27:40 -0700426}
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700427
Shannon Nelson3e037452007-10-16 01:27:40 -0700428/**
Dan Williamsdcbc8532009-07-28 14:44:50 -0700429 * ioat1_dma_get_next_descriptor - return the next available descriptor
430 * @ioat: IOAT DMA channel handle
Shannon Nelson3e037452007-10-16 01:27:40 -0700431 *
432 * Gets the next descriptor from the chain, and must be called with the
433 * channel's desc_lock held. Allocates more descriptors if the channel
434 * has run out.
435 */
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700436static struct ioat_desc_sw *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700437ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat)
Shannon Nelson3e037452007-10-16 01:27:40 -0700438{
Shannon Nelson711924b2007-12-17 16:20:08 -0800439 struct ioat_desc_sw *new;
Shannon Nelson3e037452007-10-16 01:27:40 -0700440
Dan Williamsdcbc8532009-07-28 14:44:50 -0700441 if (!list_empty(&ioat->free_desc)) {
442 new = to_ioat_desc(ioat->free_desc.next);
Shannon Nelson3e037452007-10-16 01:27:40 -0700443 list_del(&new->node);
444 } else {
445 /* try to get another desc */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700446 new = ioat_dma_alloc_descriptor(ioat, GFP_ATOMIC);
Shannon Nelson711924b2007-12-17 16:20:08 -0800447 if (!new) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700448 dev_err(to_dev(&ioat->base), "alloc failed\n");
Shannon Nelson711924b2007-12-17 16:20:08 -0800449 return NULL;
450 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700451 }
Dan Williams6df91832009-09-08 12:00:55 -0700452 dev_dbg(to_dev(&ioat->base), "%s: allocated: %d\n",
453 __func__, desc_id(new));
Shannon Nelson3e037452007-10-16 01:27:40 -0700454 prefetch(new->hw);
455 return new;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700456}
457
Dan Williamsbc3c7022009-07-28 14:33:42 -0700458static struct dma_async_tx_descriptor *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700459ioat1_dma_prep_memcpy(struct dma_chan *c, dma_addr_t dma_dest,
Dan Williamsbc3c7022009-07-28 14:33:42 -0700460 dma_addr_t dma_src, size_t len, unsigned long flags)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700461{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700462 struct ioat_dma_chan *ioat = to_ioat_chan(c);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700463 struct ioat_desc_sw *desc;
464 size_t copy;
465 LIST_HEAD(chain);
466 dma_addr_t src = dma_src;
467 dma_addr_t dest = dma_dest;
468 size_t total_len = len;
469 struct ioat_dma_descriptor *hw = NULL;
470 int tx_cnt = 0;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700471
Dan Williamsdcbc8532009-07-28 14:44:50 -0700472 spin_lock_bh(&ioat->desc_lock);
Dan Williams5cbafa62009-08-26 13:01:44 -0700473 desc = ioat1_dma_get_next_descriptor(ioat);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700474 do {
475 if (!desc)
476 break;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700477
Dan Williamsa0587bc2009-07-28 14:44:04 -0700478 tx_cnt++;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700479 copy = min_t(size_t, len, ioat->xfercap);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700480
481 hw = desc->hw;
482 hw->size = copy;
483 hw->ctl = 0;
484 hw->src_addr = src;
485 hw->dst_addr = dest;
486
487 list_add_tail(&desc->node, &chain);
488
489 len -= copy;
490 dest += copy;
491 src += copy;
492 if (len) {
493 struct ioat_desc_sw *next;
494
495 async_tx_ack(&desc->txd);
Dan Williams5cbafa62009-08-26 13:01:44 -0700496 next = ioat1_dma_get_next_descriptor(ioat);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700497 hw->next = next ? next->txd.phys : 0;
Dan Williams6df91832009-09-08 12:00:55 -0700498 dump_desc_dbg(ioat, desc);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700499 desc = next;
500 } else
501 hw->next = 0;
502 } while (len);
503
504 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700505 struct ioat_chan_common *chan = &ioat->base;
506
507 dev_err(to_dev(chan),
Dan Williams5cbafa62009-08-26 13:01:44 -0700508 "chan%d - get_next_desc failed\n", chan_num(chan));
Dan Williamsdcbc8532009-07-28 14:44:50 -0700509 list_splice(&chain, &ioat->free_desc);
510 spin_unlock_bh(&ioat->desc_lock);
Shannon Nelson711924b2007-12-17 16:20:08 -0800511 return NULL;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700512 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700513 spin_unlock_bh(&ioat->desc_lock);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700514
515 desc->txd.flags = flags;
Dan Williamsa0587bc2009-07-28 14:44:04 -0700516 desc->len = total_len;
Dan Williamsea259682009-09-08 17:53:02 -0700517 list_splice(&chain, &desc->tx_list);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700518 hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
519 hw->ctl_f.compl_write = 1;
Dan Williamsad643f52009-09-08 12:01:38 -0700520 hw->tx_cnt = tx_cnt;
Dan Williams6df91832009-09-08 12:00:55 -0700521 dump_desc_dbg(ioat, desc);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700522
523 return &desc->txd;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700524}
525
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700526static void ioat1_cleanup_event(unsigned long data)
Shannon Nelson3e037452007-10-16 01:27:40 -0700527{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700528 struct ioat_dma_chan *ioat = to_ioat_chan((void *) data);
Dan Williamsf6ab95b2009-09-08 12:01:21 -0700529
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700530 ioat1_cleanup(ioat);
531 writew(IOAT_CHANCTRL_RUN, ioat->base.reg_base + IOAT_CHANCTRL_OFFSET);
Shannon Nelson3e037452007-10-16 01:27:40 -0700532}
533
Dan Williams5cbafa62009-08-26 13:01:44 -0700534void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
535 size_t len, struct ioat_dma_descriptor *hw)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700536{
Dan Williams5cbafa62009-08-26 13:01:44 -0700537 struct pci_dev *pdev = chan->device->pdev;
538 size_t offset = len - hw->size;
539
540 if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP))
541 ioat_unmap(pdev, hw->dst_addr - offset, len,
542 PCI_DMA_FROMDEVICE, flags, 1);
543
544 if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP))
545 ioat_unmap(pdev, hw->src_addr - offset, len,
546 PCI_DMA_TODEVICE, flags, 0);
547}
548
549unsigned long ioat_get_current_completion(struct ioat_chan_common *chan)
550{
Chris Leech0bbd5f42006-05-23 17:35:34 -0700551 unsigned long phys_complete;
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700552 u64 completion;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700553
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700554 completion = *chan->completion;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700555 phys_complete = ioat_chansts_to_addr(completion);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700556
Dan Williams6df91832009-09-08 12:00:55 -0700557 dev_dbg(to_dev(chan), "%s: phys_complete: %#llx\n", __func__,
558 (unsigned long long) phys_complete);
559
Dan Williams09c8a5b2009-09-08 12:01:49 -0700560 if (is_ioat_halted(completion)) {
561 u32 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700562 dev_err(to_dev(chan), "Channel halted, chanerr = %x\n",
Dan Williams09c8a5b2009-09-08 12:01:49 -0700563 chanerr);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700564
565 /* TODO do something to salvage the situation */
566 }
567
Dan Williams5cbafa62009-08-26 13:01:44 -0700568 return phys_complete;
569}
570
Dan Williams09c8a5b2009-09-08 12:01:49 -0700571bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
572 unsigned long *phys_complete)
573{
574 *phys_complete = ioat_get_current_completion(chan);
575 if (*phys_complete == chan->last_completion)
576 return false;
577 clear_bit(IOAT_COMPLETION_ACK, &chan->state);
578 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
579
580 return true;
581}
582
583static void __cleanup(struct ioat_dma_chan *ioat, unsigned long phys_complete)
Dan Williams5cbafa62009-08-26 13:01:44 -0700584{
585 struct ioat_chan_common *chan = &ioat->base;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700586 struct list_head *_desc, *n;
Dan Williams5cbafa62009-08-26 13:01:44 -0700587 struct dma_async_tx_descriptor *tx;
588
Dan Williams6df91832009-09-08 12:00:55 -0700589 dev_dbg(to_dev(chan), "%s: phys_complete: %lx\n",
590 __func__, phys_complete);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700591 list_for_each_safe(_desc, n, &ioat->used_desc) {
592 struct ioat_desc_sw *desc;
593
594 prefetch(n);
595 desc = list_entry(_desc, typeof(*desc), node);
Dan Williamsbc3c7022009-07-28 14:33:42 -0700596 tx = &desc->txd;
Dan Williams5cbafa62009-08-26 13:01:44 -0700597 /*
598 * Incoming DMA requests may use multiple descriptors,
599 * due to exceeding xfercap, perhaps. If so, only the
600 * last one will have a cookie, and require unmapping.
601 */
Dan Williams6df91832009-09-08 12:00:55 -0700602 dump_desc_dbg(ioat, desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700603 if (tx->cookie) {
Dan Williams09c8a5b2009-09-08 12:01:49 -0700604 chan->completed_cookie = tx->cookie;
605 tx->cookie = 0;
Dan Williams5cbafa62009-08-26 13:01:44 -0700606 ioat_dma_unmap(chan, tx->flags, desc->len, desc->hw);
Dan Williams5669e312009-09-08 17:42:56 -0700607 ioat->active -= desc->hw->tx_cnt;
Dan Williams5cbafa62009-08-26 13:01:44 -0700608 if (tx->callback) {
609 tx->callback(tx->callback_param);
610 tx->callback = NULL;
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800611 }
Chris Leech0bbd5f42006-05-23 17:35:34 -0700612 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700613
614 if (tx->phys != phys_complete) {
615 /*
616 * a completed entry, but not the last, so clean
617 * up if the client is done with the descriptor
618 */
619 if (async_tx_test_ack(tx))
620 list_move_tail(&desc->node, &ioat->free_desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700621 } else {
622 /*
623 * last used desc. Do not remove, so we can
Dan Williams09c8a5b2009-09-08 12:01:49 -0700624 * append from it.
Dan Williams5cbafa62009-08-26 13:01:44 -0700625 */
Dan Williams09c8a5b2009-09-08 12:01:49 -0700626
627 /* if nothing else is pending, cancel the
628 * completion timeout
629 */
630 if (n == &ioat->used_desc) {
631 dev_dbg(to_dev(chan),
632 "%s cancel completion timeout\n",
633 __func__);
634 clear_bit(IOAT_COMPLETION_PENDING, &chan->state);
635 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700636
637 /* TODO check status bits? */
638 break;
639 }
Chris Leech0bbd5f42006-05-23 17:35:34 -0700640 }
641
Dan Williamsdcbc8532009-07-28 14:44:50 -0700642 chan->last_completion = phys_complete;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700643}
Chris Leech0bbd5f42006-05-23 17:35:34 -0700644
Dan Williams09c8a5b2009-09-08 12:01:49 -0700645/**
646 * ioat1_cleanup - cleanup up finished descriptors
647 * @chan: ioat channel to be cleaned up
648 *
649 * To prevent lock contention we defer cleanup when the locks are
650 * contended with a terminal timeout that forces cleanup and catches
651 * completion notification errors.
652 */
653static void ioat1_cleanup(struct ioat_dma_chan *ioat)
654{
655 struct ioat_chan_common *chan = &ioat->base;
656 unsigned long phys_complete;
657
658 prefetch(chan->completion);
659
660 if (!spin_trylock_bh(&chan->cleanup_lock))
661 return;
662
663 if (!ioat_cleanup_preamble(chan, &phys_complete)) {
664 spin_unlock_bh(&chan->cleanup_lock);
665 return;
666 }
667
668 if (!spin_trylock_bh(&ioat->desc_lock)) {
669 spin_unlock_bh(&chan->cleanup_lock);
670 return;
671 }
672
673 __cleanup(ioat, phys_complete);
674
675 spin_unlock_bh(&ioat->desc_lock);
676 spin_unlock_bh(&chan->cleanup_lock);
677}
678
679static void ioat1_timer_event(unsigned long data)
680{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700681 struct ioat_dma_chan *ioat = to_ioat_chan((void *) data);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700682 struct ioat_chan_common *chan = &ioat->base;
683
684 dev_dbg(to_dev(chan), "%s: state: %lx\n", __func__, chan->state);
685
686 spin_lock_bh(&chan->cleanup_lock);
687 if (test_and_clear_bit(IOAT_RESET_PENDING, &chan->state)) {
688 struct ioat_desc_sw *desc;
689
690 spin_lock_bh(&ioat->desc_lock);
691
692 /* restart active descriptors */
693 desc = to_ioat_desc(ioat->used_desc.prev);
694 ioat_set_chainaddr(ioat, desc->txd.phys);
695 ioat_start(chan);
696
697 ioat->pending = 0;
698 set_bit(IOAT_COMPLETION_PENDING, &chan->state);
699 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
700 spin_unlock_bh(&ioat->desc_lock);
701 } else if (test_bit(IOAT_COMPLETION_PENDING, &chan->state)) {
702 unsigned long phys_complete;
703
704 spin_lock_bh(&ioat->desc_lock);
705 /* if we haven't made progress and we have already
706 * acknowledged a pending completion once, then be more
707 * forceful with a restart
708 */
709 if (ioat_cleanup_preamble(chan, &phys_complete))
710 __cleanup(ioat, phys_complete);
711 else if (test_bit(IOAT_COMPLETION_ACK, &chan->state))
712 ioat1_reset_channel(ioat);
713 else {
714 u64 status = ioat_chansts(chan);
715
716 /* manually update the last completion address */
717 if (ioat_chansts_to_addr(status) != 0)
718 *chan->completion = status;
719
720 set_bit(IOAT_COMPLETION_ACK, &chan->state);
721 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
722 }
723 spin_unlock_bh(&ioat->desc_lock);
724 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700725 spin_unlock_bh(&chan->cleanup_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700726}
727
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700728enum dma_status
729ioat_is_dma_complete(struct dma_chan *c, dma_cookie_t cookie,
Dan Williams5cbafa62009-08-26 13:01:44 -0700730 dma_cookie_t *done, dma_cookie_t *used)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700731{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700732 struct ioat_chan_common *chan = to_chan_common(c);
733 struct ioatdma_device *device = chan->device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700734
Dan Williams5cbafa62009-08-26 13:01:44 -0700735 if (ioat_is_complete(c, cookie, done, used) == DMA_SUCCESS)
736 return DMA_SUCCESS;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700737
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700738 device->cleanup_fn((unsigned long) c);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700739
Dan Williams5cbafa62009-08-26 13:01:44 -0700740 return ioat_is_complete(c, cookie, done, used);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700741}
742
Dan Williams5cbafa62009-08-26 13:01:44 -0700743static void ioat1_dma_start_null_desc(struct ioat_dma_chan *ioat)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700744{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700745 struct ioat_chan_common *chan = &ioat->base;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700746 struct ioat_desc_sw *desc;
Dan Williamsc7984f42009-07-28 14:44:04 -0700747 struct ioat_dma_descriptor *hw;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700748
Dan Williamsdcbc8532009-07-28 14:44:50 -0700749 spin_lock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700750
Dan Williams5cbafa62009-08-26 13:01:44 -0700751 desc = ioat1_dma_get_next_descriptor(ioat);
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700752
753 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700754 dev_err(to_dev(chan),
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700755 "Unable to start null desc - get next desc failed\n");
Dan Williamsdcbc8532009-07-28 14:44:50 -0700756 spin_unlock_bh(&ioat->desc_lock);
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700757 return;
758 }
759
Dan Williamsc7984f42009-07-28 14:44:04 -0700760 hw = desc->hw;
761 hw->ctl = 0;
762 hw->ctl_f.null = 1;
763 hw->ctl_f.int_en = 1;
764 hw->ctl_f.compl_write = 1;
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700765 /* set size to non-zero value (channel returns error when size is 0) */
Dan Williamsc7984f42009-07-28 14:44:04 -0700766 hw->size = NULL_DESC_BUFFER_SIZE;
767 hw->src_addr = 0;
768 hw->dst_addr = 0;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700769 async_tx_ack(&desc->txd);
Dan Williams5cbafa62009-08-26 13:01:44 -0700770 hw->next = 0;
771 list_add_tail(&desc->node, &ioat->used_desc);
Dan Williams6df91832009-09-08 12:00:55 -0700772 dump_desc_dbg(ioat, desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700773
Dan Williams09c8a5b2009-09-08 12:01:49 -0700774 ioat_set_chainaddr(ioat, desc->txd.phys);
775 ioat_start(chan);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700776 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700777}
778
779/*
780 * Perform a IOAT transaction to verify the HW works.
781 */
782#define IOAT_TEST_SIZE 2000
783
Dan Williams345d8522009-09-08 12:01:30 -0700784static void __devinit ioat_dma_test_callback(void *dma_async_param)
Shannon Nelson95218432007-10-18 03:07:15 -0700785{
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700786 struct completion *cmp = dma_async_param;
787
788 complete(cmp);
Shannon Nelson95218432007-10-18 03:07:15 -0700789}
790
Shannon Nelson3e037452007-10-16 01:27:40 -0700791/**
792 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
793 * @device: device to be tested
794 */
Dan Williams9de6fc72009-09-08 17:42:58 -0700795int __devinit ioat_dma_self_test(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700796{
797 int i;
798 u8 *src;
799 u8 *dest;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700800 struct dma_device *dma = &device->common;
801 struct device *dev = &device->pdev->dev;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700802 struct dma_chan *dma_chan;
Shannon Nelson711924b2007-12-17 16:20:08 -0800803 struct dma_async_tx_descriptor *tx;
Dan Williams00367312008-02-02 19:49:57 -0700804 dma_addr_t dma_dest, dma_src;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700805 dma_cookie_t cookie;
806 int err = 0;
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700807 struct completion cmp;
Dan Williams0c33e1c2009-03-02 13:31:35 -0700808 unsigned long tmo;
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200809 unsigned long flags;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700810
Christoph Lametere94b1762006-12-06 20:33:17 -0800811 src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700812 if (!src)
813 return -ENOMEM;
Christoph Lametere94b1762006-12-06 20:33:17 -0800814 dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700815 if (!dest) {
816 kfree(src);
817 return -ENOMEM;
818 }
819
820 /* Fill in src buffer */
821 for (i = 0; i < IOAT_TEST_SIZE; i++)
822 src[i] = (u8)i;
823
824 /* Start copy, using first DMA channel */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700825 dma_chan = container_of(dma->channels.next, struct dma_chan,
Shannon Nelson43d6e362007-10-16 01:27:39 -0700826 device_node);
Dan Williamsbc3c7022009-07-28 14:33:42 -0700827 if (dma->device_alloc_chan_resources(dma_chan) < 1) {
828 dev_err(dev, "selftest cannot allocate chan resource\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700829 err = -ENODEV;
830 goto out;
831 }
832
Dan Williamsbc3c7022009-07-28 14:33:42 -0700833 dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
834 dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
Dan Williamsa6a39ca2009-07-28 14:44:05 -0700835 flags = DMA_COMPL_SRC_UNMAP_SINGLE | DMA_COMPL_DEST_UNMAP_SINGLE |
836 DMA_PREP_INTERRUPT;
Dan Williams00367312008-02-02 19:49:57 -0700837 tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200838 IOAT_TEST_SIZE, flags);
Shannon Nelson5149fd02007-10-18 03:07:13 -0700839 if (!tx) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700840 dev_err(dev, "Self-test prep failed, disabling\n");
Shannon Nelson5149fd02007-10-18 03:07:13 -0700841 err = -ENODEV;
842 goto free_resources;
843 }
844
Dan Williams7405f742007-01-02 11:10:43 -0700845 async_tx_ack(tx);
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700846 init_completion(&cmp);
Shannon Nelson95218432007-10-18 03:07:15 -0700847 tx->callback = ioat_dma_test_callback;
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700848 tx->callback_param = &cmp;
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800849 cookie = tx->tx_submit(tx);
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700850 if (cookie < 0) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700851 dev_err(dev, "Self-test setup failed, disabling\n");
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700852 err = -ENODEV;
853 goto free_resources;
854 }
Dan Williamsbc3c7022009-07-28 14:33:42 -0700855 dma->device_issue_pending(dma_chan);
Dan Williams532d3b12008-12-03 17:16:55 -0700856
Dan Williams0c33e1c2009-03-02 13:31:35 -0700857 tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
Chris Leech0bbd5f42006-05-23 17:35:34 -0700858
Dan Williams0c33e1c2009-03-02 13:31:35 -0700859 if (tmo == 0 ||
Dan Williamsbc3c7022009-07-28 14:33:42 -0700860 dma->device_is_tx_complete(dma_chan, cookie, NULL, NULL)
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800861 != DMA_SUCCESS) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700862 dev_err(dev, "Self-test copy timed out, disabling\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700863 err = -ENODEV;
864 goto free_resources;
865 }
866 if (memcmp(src, dest, IOAT_TEST_SIZE)) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700867 dev_err(dev, "Self-test copy failed compare, disabling\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700868 err = -ENODEV;
869 goto free_resources;
870 }
871
872free_resources:
Dan Williamsbc3c7022009-07-28 14:33:42 -0700873 dma->device_free_chan_resources(dma_chan);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700874out:
875 kfree(src);
876 kfree(dest);
877 return err;
878}
879
Shannon Nelson3e037452007-10-16 01:27:40 -0700880static char ioat_interrupt_style[32] = "msix";
881module_param_string(ioat_interrupt_style, ioat_interrupt_style,
882 sizeof(ioat_interrupt_style), 0644);
883MODULE_PARM_DESC(ioat_interrupt_style,
884 "set ioat interrupt style: msix (default), "
885 "msix-single-vector, msi, intx)");
886
887/**
888 * ioat_dma_setup_interrupts - setup interrupt handler
889 * @device: ioat device
890 */
891static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
892{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700893 struct ioat_chan_common *chan;
Dan Williamse6c0b692009-09-08 17:29:44 -0700894 struct pci_dev *pdev = device->pdev;
895 struct device *dev = &pdev->dev;
896 struct msix_entry *msix;
897 int i, j, msixcnt;
898 int err = -EINVAL;
Shannon Nelson3e037452007-10-16 01:27:40 -0700899 u8 intrctrl = 0;
900
901 if (!strcmp(ioat_interrupt_style, "msix"))
902 goto msix;
903 if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
904 goto msix_single_vector;
905 if (!strcmp(ioat_interrupt_style, "msi"))
906 goto msi;
907 if (!strcmp(ioat_interrupt_style, "intx"))
908 goto intx;
Dan Williamse6c0b692009-09-08 17:29:44 -0700909 dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
Shannon Nelson5149fd02007-10-18 03:07:13 -0700910 goto err_no_irq;
Shannon Nelson3e037452007-10-16 01:27:40 -0700911
912msix:
913 /* The number of MSI-X vectors should equal the number of channels */
914 msixcnt = device->common.chancnt;
915 for (i = 0; i < msixcnt; i++)
916 device->msix_entries[i].entry = i;
917
Dan Williamse6c0b692009-09-08 17:29:44 -0700918 err = pci_enable_msix(pdev, device->msix_entries, msixcnt);
Shannon Nelson3e037452007-10-16 01:27:40 -0700919 if (err < 0)
920 goto msi;
921 if (err > 0)
922 goto msix_single_vector;
923
924 for (i = 0; i < msixcnt; i++) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700925 msix = &device->msix_entries[i];
Dan Williamsdcbc8532009-07-28 14:44:50 -0700926 chan = ioat_chan_by_index(device, i);
Dan Williamse6c0b692009-09-08 17:29:44 -0700927 err = devm_request_irq(dev, msix->vector,
928 ioat_dma_do_interrupt_msix, 0,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700929 "ioat-msix", chan);
Shannon Nelson3e037452007-10-16 01:27:40 -0700930 if (err) {
931 for (j = 0; j < i; j++) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700932 msix = &device->msix_entries[j];
Dan Williamsdcbc8532009-07-28 14:44:50 -0700933 chan = ioat_chan_by_index(device, j);
934 devm_free_irq(dev, msix->vector, chan);
Shannon Nelson3e037452007-10-16 01:27:40 -0700935 }
936 goto msix_single_vector;
937 }
938 }
939 intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
Shannon Nelson3e037452007-10-16 01:27:40 -0700940 goto done;
941
942msix_single_vector:
Dan Williamse6c0b692009-09-08 17:29:44 -0700943 msix = &device->msix_entries[0];
944 msix->entry = 0;
945 err = pci_enable_msix(pdev, device->msix_entries, 1);
Shannon Nelson3e037452007-10-16 01:27:40 -0700946 if (err)
947 goto msi;
948
Dan Williamse6c0b692009-09-08 17:29:44 -0700949 err = devm_request_irq(dev, msix->vector, ioat_dma_do_interrupt, 0,
950 "ioat-msix", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700951 if (err) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700952 pci_disable_msix(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700953 goto msi;
954 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700955 goto done;
956
957msi:
Dan Williamse6c0b692009-09-08 17:29:44 -0700958 err = pci_enable_msi(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700959 if (err)
960 goto intx;
961
Dan Williamse6c0b692009-09-08 17:29:44 -0700962 err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
963 "ioat-msi", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700964 if (err) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700965 pci_disable_msi(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700966 goto intx;
967 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700968 goto done;
969
970intx:
Dan Williamse6c0b692009-09-08 17:29:44 -0700971 err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
972 IRQF_SHARED, "ioat-intx", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700973 if (err)
974 goto err_no_irq;
Shannon Nelson3e037452007-10-16 01:27:40 -0700975
976done:
Dan Williamsf2427e22009-07-28 14:42:38 -0700977 if (device->intr_quirk)
978 device->intr_quirk(device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700979 intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
980 writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
981 return 0;
982
983err_no_irq:
984 /* Disable all interrupt generation */
985 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
Dan Williamse6c0b692009-09-08 17:29:44 -0700986 dev_err(dev, "no usable interrupts\n");
987 return err;
Shannon Nelson3e037452007-10-16 01:27:40 -0700988}
989
Dan Williamse6c0b692009-09-08 17:29:44 -0700990static void ioat_disable_interrupts(struct ioatdma_device *device)
Shannon Nelson3e037452007-10-16 01:27:40 -0700991{
Shannon Nelson3e037452007-10-16 01:27:40 -0700992 /* Disable all interrupt generation */
993 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
Shannon Nelson3e037452007-10-16 01:27:40 -0700994}
995
Dan Williams345d8522009-09-08 12:01:30 -0700996int __devinit ioat_probe(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700997{
Dan Williamsf2427e22009-07-28 14:42:38 -0700998 int err = -ENODEV;
999 struct dma_device *dma = &device->common;
1000 struct pci_dev *pdev = device->pdev;
Dan Williamse6c0b692009-09-08 17:29:44 -07001001 struct device *dev = &pdev->dev;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001002
1003 /* DMA coherent memory pool for DMA descriptor allocations */
1004 device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
Shannon Nelson8ab89562007-10-16 01:27:39 -07001005 sizeof(struct ioat_dma_descriptor),
1006 64, 0);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001007 if (!device->dma_pool) {
1008 err = -ENOMEM;
1009 goto err_dma_pool;
1010 }
1011
Shannon Nelson43d6e362007-10-16 01:27:39 -07001012 device->completion_pool = pci_pool_create("completion_pool", pdev,
1013 sizeof(u64), SMP_CACHE_BYTES,
1014 SMP_CACHE_BYTES);
Dan Williams5cbafa62009-08-26 13:01:44 -07001015
Chris Leech0bbd5f42006-05-23 17:35:34 -07001016 if (!device->completion_pool) {
1017 err = -ENOMEM;
1018 goto err_completion_pool;
1019 }
1020
Dan Williams5cbafa62009-08-26 13:01:44 -07001021 device->enumerate_channels(device);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001022
Dan Williamsf2427e22009-07-28 14:42:38 -07001023 dma_cap_set(DMA_MEMCPY, dma->cap_mask);
Dan Williamsf2427e22009-07-28 14:42:38 -07001024 dma->dev = &pdev->dev;
Shannon Nelson7bb67c12007-11-14 16:59:51 -08001025
Dan Williamsbc3c7022009-07-28 14:33:42 -07001026 if (!dma->chancnt) {
Dan Williamsa6d52d72009-12-19 15:36:02 -07001027 dev_err(dev, "channel enumeration error\n");
Maciej Sosnowski8b794b12009-02-26 11:04:54 +01001028 goto err_setup_interrupts;
1029 }
1030
Shannon Nelson3e037452007-10-16 01:27:40 -07001031 err = ioat_dma_setup_interrupts(device);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001032 if (err)
Shannon Nelson3e037452007-10-16 01:27:40 -07001033 goto err_setup_interrupts;
Shannon Nelson8ab89562007-10-16 01:27:39 -07001034
Dan Williams9de6fc72009-09-08 17:42:58 -07001035 err = device->self_test(device);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001036 if (err)
1037 goto err_self_test;
1038
Dan Williamsf2427e22009-07-28 14:42:38 -07001039 return 0;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001040
1041err_self_test:
Dan Williamse6c0b692009-09-08 17:29:44 -07001042 ioat_disable_interrupts(device);
Shannon Nelson3e037452007-10-16 01:27:40 -07001043err_setup_interrupts:
Chris Leech0bbd5f42006-05-23 17:35:34 -07001044 pci_pool_destroy(device->completion_pool);
1045err_completion_pool:
1046 pci_pool_destroy(device->dma_pool);
1047err_dma_pool:
Dan Williamsf2427e22009-07-28 14:42:38 -07001048 return err;
1049}
1050
Dan Williams345d8522009-09-08 12:01:30 -07001051int __devinit ioat_register(struct ioatdma_device *device)
Dan Williamsf2427e22009-07-28 14:42:38 -07001052{
1053 int err = dma_async_device_register(&device->common);
1054
1055 if (err) {
1056 ioat_disable_interrupts(device);
1057 pci_pool_destroy(device->completion_pool);
1058 pci_pool_destroy(device->dma_pool);
1059 }
1060
1061 return err;
1062}
1063
1064/* ioat1_intr_quirk - fix up dma ctrl register to enable / disable msi */
1065static void ioat1_intr_quirk(struct ioatdma_device *device)
1066{
1067 struct pci_dev *pdev = device->pdev;
1068 u32 dmactrl;
1069
1070 pci_read_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
1071 if (pdev->msi_enabled)
1072 dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
1073 else
1074 dmactrl &= ~IOAT_PCI_DMACTRL_MSI_EN;
1075 pci_write_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, dmactrl);
1076}
1077
Dan Williams5669e312009-09-08 17:42:56 -07001078static ssize_t ring_size_show(struct dma_chan *c, char *page)
1079{
1080 struct ioat_dma_chan *ioat = to_ioat_chan(c);
1081
1082 return sprintf(page, "%d\n", ioat->desccount);
1083}
1084static struct ioat_sysfs_entry ring_size_attr = __ATTR_RO(ring_size);
1085
1086static ssize_t ring_active_show(struct dma_chan *c, char *page)
1087{
1088 struct ioat_dma_chan *ioat = to_ioat_chan(c);
1089
1090 return sprintf(page, "%d\n", ioat->active);
1091}
1092static struct ioat_sysfs_entry ring_active_attr = __ATTR_RO(ring_active);
1093
1094static ssize_t cap_show(struct dma_chan *c, char *page)
1095{
1096 struct dma_device *dma = c->device;
1097
1098 return sprintf(page, "copy%s%s%s%s%s%s\n",
1099 dma_has_cap(DMA_PQ, dma->cap_mask) ? " pq" : "",
1100 dma_has_cap(DMA_PQ_VAL, dma->cap_mask) ? " pq_val" : "",
1101 dma_has_cap(DMA_XOR, dma->cap_mask) ? " xor" : "",
1102 dma_has_cap(DMA_XOR_VAL, dma->cap_mask) ? " xor_val" : "",
1103 dma_has_cap(DMA_MEMSET, dma->cap_mask) ? " fill" : "",
1104 dma_has_cap(DMA_INTERRUPT, dma->cap_mask) ? " intr" : "");
1105
1106}
1107struct ioat_sysfs_entry ioat_cap_attr = __ATTR_RO(cap);
1108
1109static ssize_t version_show(struct dma_chan *c, char *page)
1110{
1111 struct dma_device *dma = c->device;
1112 struct ioatdma_device *device = to_ioatdma_device(dma);
1113
1114 return sprintf(page, "%d.%d\n",
1115 device->version >> 4, device->version & 0xf);
1116}
1117struct ioat_sysfs_entry ioat_version_attr = __ATTR_RO(version);
1118
1119static struct attribute *ioat1_attrs[] = {
1120 &ring_size_attr.attr,
1121 &ring_active_attr.attr,
1122 &ioat_cap_attr.attr,
1123 &ioat_version_attr.attr,
1124 NULL,
1125};
1126
1127static ssize_t
1128ioat_attr_show(struct kobject *kobj, struct attribute *attr, char *page)
1129{
1130 struct ioat_sysfs_entry *entry;
1131 struct ioat_chan_common *chan;
1132
1133 entry = container_of(attr, struct ioat_sysfs_entry, attr);
1134 chan = container_of(kobj, struct ioat_chan_common, kobj);
1135
1136 if (!entry->show)
1137 return -EIO;
1138 return entry->show(&chan->common, page);
1139}
1140
1141struct sysfs_ops ioat_sysfs_ops = {
1142 .show = ioat_attr_show,
1143};
1144
1145static struct kobj_type ioat1_ktype = {
1146 .sysfs_ops = &ioat_sysfs_ops,
1147 .default_attrs = ioat1_attrs,
1148};
1149
1150void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type)
1151{
1152 struct dma_device *dma = &device->common;
1153 struct dma_chan *c;
1154
1155 list_for_each_entry(c, &dma->channels, device_node) {
1156 struct ioat_chan_common *chan = to_chan_common(c);
1157 struct kobject *parent = &c->dev->device.kobj;
1158 int err;
1159
1160 err = kobject_init_and_add(&chan->kobj, type, parent, "quickdata");
1161 if (err) {
1162 dev_warn(to_dev(chan),
1163 "sysfs init error (%d), continuing...\n", err);
1164 kobject_put(&chan->kobj);
1165 set_bit(IOAT_KOBJ_INIT_FAIL, &chan->state);
1166 }
1167 }
1168}
1169
1170void ioat_kobject_del(struct ioatdma_device *device)
1171{
1172 struct dma_device *dma = &device->common;
1173 struct dma_chan *c;
1174
1175 list_for_each_entry(c, &dma->channels, device_node) {
1176 struct ioat_chan_common *chan = to_chan_common(c);
1177
1178 if (!test_bit(IOAT_KOBJ_INIT_FAIL, &chan->state)) {
1179 kobject_del(&chan->kobj);
1180 kobject_put(&chan->kobj);
1181 }
1182 }
1183}
1184
Dan Williams345d8522009-09-08 12:01:30 -07001185int __devinit ioat1_dma_probe(struct ioatdma_device *device, int dca)
Dan Williamsf2427e22009-07-28 14:42:38 -07001186{
1187 struct pci_dev *pdev = device->pdev;
1188 struct dma_device *dma;
1189 int err;
1190
1191 device->intr_quirk = ioat1_intr_quirk;
Dan Williams5cbafa62009-08-26 13:01:44 -07001192 device->enumerate_channels = ioat1_enumerate_channels;
Dan Williams9de6fc72009-09-08 17:42:58 -07001193 device->self_test = ioat_dma_self_test;
Dan Williamsaa4d72a2010-03-03 21:21:13 -07001194 device->timer_fn = ioat1_timer_event;
1195 device->cleanup_fn = ioat1_cleanup_event;
Dan Williamsf2427e22009-07-28 14:42:38 -07001196 dma = &device->common;
1197 dma->device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
1198 dma->device_issue_pending = ioat1_dma_memcpy_issue_pending;
Dan Williams5cbafa62009-08-26 13:01:44 -07001199 dma->device_alloc_chan_resources = ioat1_dma_alloc_chan_resources;
1200 dma->device_free_chan_resources = ioat1_dma_free_chan_resources;
Dan Williamsaa4d72a2010-03-03 21:21:13 -07001201 dma->device_is_tx_complete = ioat_is_dma_complete;
Dan Williamsf2427e22009-07-28 14:42:38 -07001202
1203 err = ioat_probe(device);
1204 if (err)
1205 return err;
1206 ioat_set_tcp_copy_break(4096);
1207 err = ioat_register(device);
1208 if (err)
1209 return err;
Dan Williams5669e312009-09-08 17:42:56 -07001210 ioat_kobject_add(device, &ioat1_ktype);
1211
Dan Williamsf2427e22009-07-28 14:42:38 -07001212 if (dca)
1213 device->dca = ioat_dca_init(pdev, device->reg_base);
1214
Dan Williamsf2427e22009-07-28 14:42:38 -07001215 return err;
1216}
1217
Dan Williams345d8522009-09-08 12:01:30 -07001218void __devexit ioat_dma_remove(struct ioatdma_device *device)
Dan Aloni428ed602007-03-08 09:57:36 -08001219{
Dan Williamsbc3c7022009-07-28 14:33:42 -07001220 struct dma_device *dma = &device->common;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001221
Dan Williamse6c0b692009-09-08 17:29:44 -07001222 ioat_disable_interrupts(device);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001223
Dan Williams5669e312009-09-08 17:42:56 -07001224 ioat_kobject_del(device);
1225
Dan Williamsbc3c7022009-07-28 14:33:42 -07001226 dma_async_device_unregister(dma);
Shannon Nelsondfe22992007-10-18 03:07:13 -07001227
Chris Leech0bbd5f42006-05-23 17:35:34 -07001228 pci_pool_destroy(device->dma_pool);
1229 pci_pool_destroy(device->completion_pool);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001230
Dan Williamsdcbc8532009-07-28 14:44:50 -07001231 INIT_LIST_HEAD(&dma->channels);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001232}