blob: 05a48066f761035139af4797c29e656090962dc6 [file] [log] [blame]
Gilad Avidov289d0fc2012-08-08 14:06:24 -06001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kenneth Heitke65a5ad22012-02-08 14:00:04 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/io.h>
18#include <linux/kernel.h>
19#include <linux/platform_device.h>
20#include <linux/slab.h>
21#include <linux/spmi.h>
22#include <linux/of.h>
23#include <linux/interrupt.h>
24#include <linux/of_spmi.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070025#include <linux/module.h>
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -070026#include <linux/seq_file.h>
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070027#include <mach/qpnp-int.h>
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -070028#include "spmi-dbgfs.h"
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070029
30#define SPMI_PMIC_ARB_NAME "spmi_pmic_arb"
31
32/* PMIC Arbiter configuration registers */
33#define PMIC_ARB_VERSION 0x0000
34#define PMIC_ARB_INT_EN 0x0004
35
36/* PMIC Arbiter channel registers */
37#define PMIC_ARB_CMD(N) (0x0800 + (0x80 * (N)))
38#define PMIC_ARB_CONFIG(N) (0x0804 + (0x80 * (N)))
39#define PMIC_ARB_STATUS(N) (0x0808 + (0x80 * (N)))
40#define PMIC_ARB_WDATA0(N) (0x0810 + (0x80 * (N)))
41#define PMIC_ARB_WDATA1(N) (0x0814 + (0x80 * (N)))
42#define PMIC_ARB_RDATA0(N) (0x0818 + (0x80 * (N)))
43#define PMIC_ARB_RDATA1(N) (0x081C + (0x80 * (N)))
44
45/* Interrupt Controller */
46#define SPMI_PIC_OWNER_ACC_STATUS(M, N) (0x0000 + ((32 * (M)) + (4 * (N))))
47#define SPMI_PIC_ACC_ENABLE(N) (0x0200 + (4 * (N)))
48#define SPMI_PIC_IRQ_STATUS(N) (0x0600 + (4 * (N)))
49#define SPMI_PIC_IRQ_CLEAR(N) (0x0A00 + (4 * (N)))
50
Kenneth Heitke366b8a42012-12-18 13:51:37 -070051/* Mapping Table */
52#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
53#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
54#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
55#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
56#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
57#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
58
59#define SPMI_MAPPING_TABLE_LEN 255
60#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
61
62/* Ownership Table */
63#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
64#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
65
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070066/* Channel Status fields */
67enum pmic_arb_chnl_status {
68 PMIC_ARB_STATUS_DONE = (1 << 0),
69 PMIC_ARB_STATUS_FAILURE = (1 << 1),
70 PMIC_ARB_STATUS_DENIED = (1 << 2),
71 PMIC_ARB_STATUS_DROPPED = (1 << 3),
72};
73
74/* Command register fields */
75#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
76
77/* Command Opcodes */
78enum pmic_arb_cmd_op_code {
79 PMIC_ARB_OP_EXT_WRITEL = 0,
80 PMIC_ARB_OP_EXT_READL = 1,
81 PMIC_ARB_OP_EXT_WRITE = 2,
82 PMIC_ARB_OP_RESET = 3,
83 PMIC_ARB_OP_SLEEP = 4,
84 PMIC_ARB_OP_SHUTDOWN = 5,
85 PMIC_ARB_OP_WAKEUP = 6,
86 PMIC_ARB_OP_AUTHENTICATE = 7,
87 PMIC_ARB_OP_MSTR_READ = 8,
88 PMIC_ARB_OP_MSTR_WRITE = 9,
89 PMIC_ARB_OP_EXT_READ = 13,
90 PMIC_ARB_OP_WRITE = 14,
91 PMIC_ARB_OP_READ = 15,
92 PMIC_ARB_OP_ZERO_WRITE = 16,
93};
94
95/* Maximum number of support PMIC peripherals */
96#define PMIC_ARB_MAX_PERIPHS 256
97#define PMIC_ARB_PERIPH_ID_VALID (1 << 15)
98#define PMIC_ARB_TIMEOUT_US 100
Gilad Avidove0c3f702012-07-12 13:19:12 -060099#define PMIC_ARB_MAX_TRANS_BYTES (8)
Gilad Avidova11c0b52012-02-15 15:30:49 -0700100
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700101#define PMIC_ARB_APID_MASK 0xFF
102#define PMIC_ARB_PPID_MASK 0xFFF
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700103
104/**
105 * base - base address of the PMIC Arbiter core registers.
106 * intr - base address of the SPMI interrupt control registers
107 */
108struct spmi_pmic_arb_dev {
109 struct spmi_controller controller;
110 struct device *dev;
111 struct device *slave;
112 void __iomem *base;
113 void __iomem *intr;
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700114 void __iomem *cnfg;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700115 int pic_irq;
David Collinsbeff3ca2012-09-24 16:21:34 -0700116 bool allow_wakeup;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700117 spinlock_t lock;
118 u8 owner;
119 u8 channel;
120 u8 min_apid;
121 u8 max_apid;
122 u16 periph_id_map[PMIC_ARB_MAX_PERIPHS];
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700123 u32 mapping_table[SPMI_MAPPING_TABLE_LEN];
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700124};
125
126static u32 pmic_arb_read(struct spmi_pmic_arb_dev *dev, u32 offset)
127{
128 u32 val = readl_relaxed(dev->base + offset);
129 pr_debug("address 0x%p, val 0x%x\n", dev->base + offset, val);
130 return val;
131}
132
133static void pmic_arb_write(struct spmi_pmic_arb_dev *dev, u32 offset, u32 val)
134{
135 pr_debug("address 0x%p, val 0x%x\n", dev->base + offset, val);
136 writel_relaxed(val, dev->base + offset);
137}
138
139static int pmic_arb_wait_for_done(struct spmi_pmic_arb_dev *dev)
140{
141 u32 status = 0;
142 u32 timeout = PMIC_ARB_TIMEOUT_US;
143 u32 offset = PMIC_ARB_STATUS(dev->channel);
144
145 while (timeout--) {
146 status = pmic_arb_read(dev, offset);
147
148 if (status & PMIC_ARB_STATUS_DONE) {
149 if (status & PMIC_ARB_STATUS_DENIED) {
150 dev_err(dev->dev,
151 "%s: transaction denied (0x%x)\n",
152 __func__, status);
153 return -EPERM;
154 }
155
156 if (status & PMIC_ARB_STATUS_FAILURE) {
157 dev_err(dev->dev,
158 "%s: transaction failed (0x%x)\n",
159 __func__, status);
160 return -EIO;
161 }
162
163 if (status & PMIC_ARB_STATUS_DROPPED) {
164 dev_err(dev->dev,
165 "%s: transaction dropped (0x%x)\n",
166 __func__, status);
167 return -EIO;
168 }
169
170 return 0;
171 }
172 udelay(1);
173 }
174
175 dev_err(dev->dev, "%s: timeout, status 0x%x\n", __func__, status);
176 return -ETIMEDOUT;
177}
178
Gilad Avidove0c3f702012-07-12 13:19:12 -0600179/**
180 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
181 * @bc byte count -1. range: 0..3
182 * @reg register's address
183 * @buf output parameter, length must be bc+1
184 */
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700185static void pa_read_data(struct spmi_pmic_arb_dev *dev, u8 *buf, u32 reg, u8 bc)
186{
187 u32 data = pmic_arb_read(dev, reg);
Gilad Avidove0c3f702012-07-12 13:19:12 -0600188 memcpy(buf, &data, (bc & 3) + 1);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700189}
190
Gilad Avidove0c3f702012-07-12 13:19:12 -0600191/**
192 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
193 * @bc byte-count -1. range: 0..3
194 * @reg register's address
195 * @buf buffer to write. length must be bc+1
196 */
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700197static void
198pa_write_data(struct spmi_pmic_arb_dev *dev, u8 *buf, u32 reg, u8 bc)
199{
200 u32 data = 0;
Gilad Avidove0c3f702012-07-12 13:19:12 -0600201 memcpy(&data, buf, (bc & 3) + 1);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700202 pmic_arb_write(dev, reg, data);
203}
204
205/* Non-data command */
206static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
207{
208 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
209 unsigned long flags;
210 u32 cmd;
211 int rc;
212
213 pr_debug("op:0x%x sid:%d\n", opc, sid);
214
215 /* Check for valid non-data command */
216 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
217 return -EINVAL;
218
219 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
220
221 spin_lock_irqsave(&pmic_arb->lock, flags);
222 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
223 rc = pmic_arb_wait_for_done(pmic_arb);
224 spin_unlock_irqrestore(&pmic_arb->lock, flags);
225
226 return rc;
227}
228
229static int pmic_arb_read_cmd(struct spmi_controller *ctrl,
230 u8 opc, u8 sid, u16 addr, u8 bc, u8 *buf)
231{
232 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
233 unsigned long flags;
234 u32 cmd;
235 int rc;
236
Gilad Avidove0c3f702012-07-12 13:19:12 -0600237 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
238 dev_err(pmic_arb->dev
239 , "pmic-arb supports 1..%d bytes per trans, but:%d requested"
240 , PMIC_ARB_MAX_TRANS_BYTES, bc+1);
241 return -EINVAL;
242 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700243 pr_debug("op:0x%x sid:%d bc:%d addr:0x%x\n", opc, sid, bc, addr);
244
245 /* Check the opcode */
246 if (opc >= 0x60 && opc <= 0x7F)
247 opc = PMIC_ARB_OP_READ;
248 else if (opc >= 0x20 && opc <= 0x2F)
249 opc = PMIC_ARB_OP_EXT_READ;
250 else if (opc >= 0x38 && opc <= 0x3F)
251 opc = PMIC_ARB_OP_EXT_READL;
252 else
253 return -EINVAL;
254
255 cmd = (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
256
257 spin_lock_irqsave(&pmic_arb->lock, flags);
258 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
259 rc = pmic_arb_wait_for_done(pmic_arb);
260 if (rc)
261 goto done;
262
263 /* Read from FIFO, note 'bc' is actually number of bytes minus 1 */
Gilad Avidove0c3f702012-07-12 13:19:12 -0600264 pa_read_data(pmic_arb, buf, PMIC_ARB_RDATA0(pmic_arb->channel)
265 , min_t(u8, bc, 3));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700266
267 if (bc > 3)
268 pa_read_data(pmic_arb, buf + 4,
Gilad Avidove0c3f702012-07-12 13:19:12 -0600269 PMIC_ARB_RDATA1(pmic_arb->channel), bc - 4);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700270
271done:
272 spin_unlock_irqrestore(&pmic_arb->lock, flags);
273 return rc;
274}
275
276static int pmic_arb_write_cmd(struct spmi_controller *ctrl,
277 u8 opc, u8 sid, u16 addr, u8 bc, u8 *buf)
278{
279 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
280 unsigned long flags;
281 u32 cmd;
282 int rc;
283
Gilad Avidove0c3f702012-07-12 13:19:12 -0600284 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
285 dev_err(pmic_arb->dev
286 , "pmic-arb supports 1..%d bytes per trans, but:%d requested"
287 , PMIC_ARB_MAX_TRANS_BYTES, bc+1);
288 return -EINVAL;
289 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700290 pr_debug("op:0x%x sid:%d bc:%d addr:0x%x\n", opc, sid, bc, addr);
291
292 /* Check the opcode */
293 if (opc >= 0x40 && opc <= 0x5F)
294 opc = PMIC_ARB_OP_WRITE;
295 else if (opc >= 0x00 && opc <= 0x0F)
296 opc = PMIC_ARB_OP_EXT_WRITE;
297 else if (opc >= 0x30 && opc <= 0x37)
298 opc = PMIC_ARB_OP_EXT_WRITEL;
299 else if (opc >= 0x80 && opc <= 0xFF)
300 opc = PMIC_ARB_OP_ZERO_WRITE;
301 else
302 return -EINVAL;
303
304 cmd = (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
305
306 /* Write data to FIFOs */
307 spin_lock_irqsave(&pmic_arb->lock, flags);
Gilad Avidove0c3f702012-07-12 13:19:12 -0600308 pa_write_data(pmic_arb, buf, PMIC_ARB_WDATA0(pmic_arb->channel)
309 , min_t(u8, bc, 3));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700310 if (bc > 3)
311 pa_write_data(pmic_arb, buf + 4,
Gilad Avidove0c3f702012-07-12 13:19:12 -0600312 PMIC_ARB_WDATA1(pmic_arb->channel), bc - 4);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700313
314 /* Start the transaction */
315 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
316 rc = pmic_arb_wait_for_done(pmic_arb);
317 spin_unlock_irqrestore(&pmic_arb->lock, flags);
318
319 return rc;
320}
321
322/* APID to PPID */
323static u16 get_peripheral_id(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
324{
325 return pmic_arb->periph_id_map[apid] & PMIC_ARB_PPID_MASK;
326}
327
328/* APID to PPID, returns valid flag */
329static int is_apid_valid(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
330{
331 return pmic_arb->periph_id_map[apid] & PMIC_ARB_PERIPH_ID_VALID;
332}
333
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700334static u32 search_mapping_table(struct spmi_pmic_arb_dev *pmic_arb, u16 ppid)
335{
336 u32 *mapping_table = pmic_arb->mapping_table;
337 u32 apid = PMIC_ARB_MAX_PERIPHS;
338 int index = 0;
339 u32 data;
340 int i;
341
342 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
343 data = mapping_table[index];
344
345 if (ppid & (1 << SPMI_MAPPING_BIT_INDEX(data))) {
346 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
347 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
348 } else {
349 apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
350 break;
351 }
352 } else {
353 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
354 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
355 } else {
356 apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
357 break;
358 }
359 }
360 }
361
362 return apid;
363}
364
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700365/* PPID to APID */
366static uint32_t map_peripheral_id(struct spmi_pmic_arb_dev *pmic_arb, u16 ppid)
367{
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700368 u32 apid = search_mapping_table(pmic_arb, ppid);
369 u32 old_ppid;
370 u32 owner;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700371
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700372 /* If the apid was found, add it to the lookup table */
373 if (apid < PMIC_ARB_MAX_PERIPHS) {
374 old_ppid = get_peripheral_id(pmic_arb, apid);
375
376 owner = SPMI_OWNERSHIP_PERIPH2OWNER(
377 readl_relaxed(pmic_arb->cnfg +
378 SPMI_OWNERSHIP_TABLE_REG(apid)));
379
380 /* Check ownership */
381 if (owner != pmic_arb->owner) {
382 dev_err(pmic_arb->dev, "PPID 0x%x incorrect owner %d\n",
383 ppid, owner);
384 return PMIC_ARB_MAX_PERIPHS;
385 }
386
387 /* Check if already mapped */
388 if (pmic_arb->periph_id_map[apid] & PMIC_ARB_PERIPH_ID_VALID) {
389 if (ppid != old_ppid) {
390 dev_err(pmic_arb->dev,
391 "PPID 0x%x: APID 0x%x already mapped\n",
392 ppid, apid);
393 return PMIC_ARB_MAX_PERIPHS;
394 }
395 return apid;
396 }
397
398 pmic_arb->periph_id_map[apid] = ppid | PMIC_ARB_PERIPH_ID_VALID;
399
400 if (apid > pmic_arb->max_apid)
401 pmic_arb->max_apid = apid;
402
403 if (apid < pmic_arb->min_apid)
404 pmic_arb->min_apid = apid;
405
406 return apid;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700407 }
408
409 dev_err(pmic_arb->dev, "Unknown ppid 0x%x\n", ppid);
410 return PMIC_ARB_MAX_PERIPHS;
411}
412
413/* Enable interrupt at the PMIC Arbiter PIC */
414static int pmic_arb_pic_enable(struct spmi_controller *ctrl,
415 struct qpnp_irq_spec *spec, uint32_t data)
416{
417 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
418 u8 apid = data & PMIC_ARB_APID_MASK;
419 unsigned long flags;
420 u32 status;
421
422 dev_dbg(pmic_arb->dev, "PIC enable, apid:0x%x, sid:0x%x, pid:0x%x\n",
423 apid, spec->slave, spec->per);
424
425 if (data < pmic_arb->min_apid || data > pmic_arb->max_apid) {
426 dev_err(pmic_arb->dev, "int enable: invalid APID %d\n", data);
427 return -EINVAL;
428 }
429
430 if (!is_apid_valid(pmic_arb, apid)) {
431 dev_err(pmic_arb->dev, "int enable: int not supported\n");
432 return -EINVAL;
433 }
434
435 spin_lock_irqsave(&pmic_arb->lock, flags);
436 status = readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
437 if (!status) {
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700438 writel_relaxed(0x1, pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
439 /* Interrupt needs to be enabled before returning to caller */
440 wmb();
441 }
442 spin_unlock_irqrestore(&pmic_arb->lock, flags);
443 return 0;
444}
445
446/* Disable interrupt at the PMIC Arbiter PIC */
447static int pmic_arb_pic_disable(struct spmi_controller *ctrl,
448 struct qpnp_irq_spec *spec, uint32_t data)
449{
450 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
451 u8 apid = data & PMIC_ARB_APID_MASK;
452 unsigned long flags;
453 u32 status;
454
455 dev_dbg(pmic_arb->dev, "PIC disable, apid:0x%x, sid:0x%x, pid:0x%x\n",
456 apid, spec->slave, spec->per);
457
458 if (data < pmic_arb->min_apid || data > pmic_arb->max_apid) {
459 dev_err(pmic_arb->dev, "int disable: invalid APID %d\n", data);
460 return -EINVAL;
461 }
462
463 if (!is_apid_valid(pmic_arb, apid)) {
464 dev_err(pmic_arb->dev, "int disable: int not supported\n");
465 return -EINVAL;
466 }
467
468 spin_lock_irqsave(&pmic_arb->lock, flags);
469 status = readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
470 if (status) {
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700471 writel_relaxed(0x0, pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
472 /* Interrupt needs to be disabled before returning to caller */
473 wmb();
474 }
475 spin_unlock_irqrestore(&pmic_arb->lock, flags);
476 return 0;
477}
478
479static irqreturn_t
480periph_interrupt(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
481{
482 u16 ppid = get_peripheral_id(pmic_arb, apid);
483 void __iomem *base = pmic_arb->intr;
484 u8 sid = (ppid >> 8) & 0x0F;
485 u8 pid = ppid & 0xFF;
486 u32 status;
487 int i;
488
489 if (!is_apid_valid(pmic_arb, apid)) {
490 dev_err(pmic_arb->dev, "unknown peripheral id 0x%x\n", ppid);
491 /* return IRQ_NONE; */
492 }
493
494 /* Read the peripheral specific interrupt bits */
495 status = readl_relaxed(base + SPMI_PIC_IRQ_STATUS(apid));
496
497 /* Clear the peripheral interrupts */
498 writel_relaxed(status, base + SPMI_PIC_IRQ_CLEAR(apid));
499 /* Interrupt needs to be cleared/acknowledged before exiting ISR */
500 mb();
501
502 dev_dbg(pmic_arb->dev,
503 "interrupt, apid:0x%x, sid:0x%x, pid:0x%x, intr:0x%x\n",
504 apid, sid, pid, status);
505
506 /* Send interrupt notification */
507 for (i = 0; status && i < 8; ++i, status >>= 1) {
508 if (status & 0x1) {
509 struct qpnp_irq_spec irq_spec = {
510 .slave = sid,
511 .per = pid,
512 .irq = i,
513 };
514 qpnpint_handle_irq(&pmic_arb->controller, &irq_spec);
515 }
516 }
517 return IRQ_HANDLED;
518}
519
520/* Peripheral interrupt handler */
521static irqreturn_t pmic_arb_periph_irq(int irq, void *dev_id)
522{
523 struct spmi_pmic_arb_dev *pmic_arb = dev_id;
524 void __iomem *intr = pmic_arb->intr;
525 u8 ee = pmic_arb->owner;
526 u32 ret = IRQ_NONE;
527 u32 status;
528
529 int first = pmic_arb->min_apid >> 5;
530 int last = pmic_arb->max_apid >> 5;
531 int i, j;
532
533 dev_dbg(pmic_arb->dev, "Peripheral interrupt detected\n");
534
535 /* Check the accumulated interrupt status */
536 for (i = first; i <= last; ++i) {
537 status = readl_relaxed(intr + SPMI_PIC_OWNER_ACC_STATUS(ee, i));
538
539 for (j = 0; status && j < 32; ++j, status >>= 1) {
540 if (status & 0x1) {
541 u8 id = (i * 32) + j;
542 ret |= periph_interrupt(pmic_arb, id);
543 }
544 }
545 }
546
547 return ret;
548}
549
550/* Callback to register an APID for specific slave/peripheral */
551static int pmic_arb_intr_priv_data(struct spmi_controller *ctrl,
552 struct qpnp_irq_spec *spec, uint32_t *data)
553{
554 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
555 u16 ppid = ((spec->slave & 0x0F) << 8) | (spec->per & 0xFF);
556 *data = map_peripheral_id(pmic_arb, ppid);
557 return 0;
558}
559
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -0700560static int pmic_arb_mapping_data_show(struct seq_file *file, void *unused)
561{
562 struct spmi_pmic_arb_dev *pmic_arb = file->private;
563 int first = pmic_arb->min_apid;
564 int last = pmic_arb->max_apid;
565 int i;
566
567 for (i = first; i <= last; ++i) {
568 if (!is_apid_valid(pmic_arb, i))
569 continue;
570
571 seq_printf(file, "APID 0x%.2x = PPID 0x%.3x. Enabled:%d\n",
572 i, get_peripheral_id(pmic_arb, i),
573 readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(i)));
574 }
575
576 return 0;
577}
578
579static int pmic_arb_mapping_data_open(struct inode *inode, struct file *file)
580{
581 return single_open(file, pmic_arb_mapping_data_show, inode->i_private);
582}
583
584static const struct file_operations pmic_arb_dfs_fops = {
585 .open = pmic_arb_mapping_data_open,
586 .read = seq_read,
587 .llseek = seq_lseek,
588 .release = seq_release,
589};
590
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700591static int __devinit
592spmi_pmic_arb_get_property(struct platform_device *pdev, char *pname, u32 *prop)
593{
594 int ret = of_property_read_u32(pdev->dev.of_node, pname, prop);
595
596 if (ret)
597 dev_err(&pdev->dev, "missing property: %s\n", pname);
598 else
599 pr_debug("%s = 0x%x\n", pname, *prop);
600
601 return ret;
602}
603
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700604static struct qpnp_local_int spmi_pmic_arb_intr_cb = {
605 .mask = pmic_arb_pic_disable,
606 .unmask = pmic_arb_pic_enable,
607 .register_priv_data = pmic_arb_intr_priv_data,
608};
609
610static int __devinit spmi_pmic_arb_probe(struct platform_device *pdev)
611{
612 struct spmi_pmic_arb_dev *pmic_arb;
613 struct resource *mem_res;
614 u32 cell_index;
615 u32 prop;
616 int ret = 0;
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700617 int i;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700618
619 pr_debug("SPMI PMIC Arbiter\n");
620
621 pmic_arb = devm_kzalloc(&pdev->dev,
622 sizeof(struct spmi_pmic_arb_dev), GFP_KERNEL);
623 if (!pmic_arb) {
624 dev_err(&pdev->dev, "can not allocate pmic_arb data\n");
625 return -ENOMEM;
626 }
627
Gilad Avidov289d0fc2012-08-08 14:06:24 -0600628 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700629 if (!mem_res) {
630 dev_err(&pdev->dev, "missing base memory resource\n");
631 return -ENODEV;
632 }
633
634 pmic_arb->base = devm_ioremap(&pdev->dev,
635 mem_res->start, resource_size(mem_res));
636 if (!pmic_arb->base) {
637 dev_err(&pdev->dev, "ioremap of 'base' failed\n");
638 return -ENOMEM;
639 }
640
Gilad Avidov289d0fc2012-08-08 14:06:24 -0600641 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700642 if (!mem_res) {
643 dev_err(&pdev->dev, "missing mem resource (interrupts)\n");
644 return -ENODEV;
645 }
646
647 pmic_arb->intr = devm_ioremap(&pdev->dev,
648 mem_res->start, resource_size(mem_res));
649 if (!pmic_arb->intr) {
650 dev_err(&pdev->dev, "ioremap of 'intr' failed\n");
651 return -ENOMEM;
652 }
653
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700654 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
655 if (!mem_res) {
656 dev_err(&pdev->dev, "missing mem resource (configuration)\n");
657 return -ENODEV;
658 }
659
660 pmic_arb->cnfg = devm_ioremap(&pdev->dev,
661 mem_res->start, resource_size(mem_res));
662 if (!pmic_arb->cnfg) {
663 dev_err(&pdev->dev, "ioremap of 'cnfg' failed\n");
664 return -ENOMEM;
665 }
666
667 for (i = 0; i < ARRAY_SIZE(pmic_arb->mapping_table); ++i)
668 pmic_arb->mapping_table[i] = readl_relaxed(
669 pmic_arb->cnfg + SPMI_MAPPING_TABLE_REG(i));
670
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700671 pmic_arb->pic_irq = platform_get_irq(pdev, 0);
672 if (!pmic_arb->pic_irq) {
673 dev_err(&pdev->dev, "missing IRQ resource\n");
674 return -ENODEV;
675 }
676
677 ret = devm_request_irq(&pdev->dev, pmic_arb->pic_irq,
678 pmic_arb_periph_irq, IRQF_TRIGGER_HIGH, pdev->name, pmic_arb);
679 if (ret) {
680 dev_err(&pdev->dev, "request IRQ failed\n");
681 return ret;
682 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700683
684 /* Get properties from the device tree */
685 ret = spmi_pmic_arb_get_property(pdev, "cell-index", &cell_index);
686 if (ret)
687 return -ENODEV;
688
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700689 ret = spmi_pmic_arb_get_property(pdev, "qcom,pmic-arb-ee", &prop);
690 if (ret)
691 return -ENODEV;
692 pmic_arb->owner = (u8)prop;
693
694 ret = spmi_pmic_arb_get_property(pdev, "qcom,pmic-arb-channel", &prop);
695 if (ret)
696 return -ENODEV;
697 pmic_arb->channel = (u8)prop;
698
David Collinsbeff3ca2012-09-24 16:21:34 -0700699 pmic_arb->allow_wakeup = !of_property_read_bool(pdev->dev.of_node,
700 "qcom,not-wakeup");
701 if (pmic_arb->allow_wakeup) {
702 ret = irq_set_irq_wake(pmic_arb->pic_irq, 1);
703 if (unlikely(ret)) {
704 pr_err("Unable to set wakeup irq, err=%d\n", ret);
705 return -ENODEV;
706 }
Kenneth Heitke71f3d5d2012-09-07 13:54:38 -0600707 }
708
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700709 pmic_arb->max_apid = 0;
710 pmic_arb->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
711
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700712 pmic_arb->dev = &pdev->dev;
713 platform_set_drvdata(pdev, pmic_arb);
714 spmi_set_ctrldata(&pmic_arb->controller, pmic_arb);
715
716 spin_lock_init(&pmic_arb->lock);
717
718 pmic_arb->controller.nr = cell_index;
719 pmic_arb->controller.dev.parent = pdev->dev.parent;
720 pmic_arb->controller.dev.of_node = of_node_get(pdev->dev.of_node);
721
722 /* Callbacks */
723 pmic_arb->controller.cmd = pmic_arb_cmd;
724 pmic_arb->controller.read_cmd = pmic_arb_read_cmd;
725 pmic_arb->controller.write_cmd = pmic_arb_write_cmd;
726
727 ret = spmi_add_controller(&pmic_arb->controller);
728 if (ret)
729 goto err_add_controller;
730
731 /* Register the interrupt enable/disable functions */
Michael Bohanbb6b30f2012-06-01 13:33:51 -0700732 ret = qpnpint_register_controller(pmic_arb->controller.dev.of_node,
733 &pmic_arb->controller,
734 &spmi_pmic_arb_intr_cb);
735 if (ret) {
736 dev_err(&pdev->dev, "Unable to register controller %d\n",
737 cell_index);
738 goto err_reg_controller;
739 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700740
741 /* Register device(s) from the device tree */
742 of_spmi_register_devices(&pmic_arb->controller);
743
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -0700744 /* Add debugfs file for mapping data */
745 if (spmi_dfs_create_file(&pmic_arb->controller, "mapping",
746 pmic_arb, &pmic_arb_dfs_fops) == NULL)
747 dev_err(&pdev->dev, "error creating 'mapping' debugfs file\n");
748
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700749 pr_debug("PMIC Arb Version 0x%x\n",
750 pmic_arb_read(pmic_arb, PMIC_ARB_VERSION));
751
752 return 0;
753
Michael Bohanbb6b30f2012-06-01 13:33:51 -0700754err_reg_controller:
755 spmi_del_controller(&pmic_arb->controller);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700756err_add_controller:
757 platform_set_drvdata(pdev, NULL);
David Collinsbeff3ca2012-09-24 16:21:34 -0700758 if (pmic_arb->allow_wakeup)
759 irq_set_irq_wake(pmic_arb->pic_irq, 0);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700760 return ret;
761}
762
763static int __devexit spmi_pmic_arb_remove(struct platform_device *pdev)
764{
765 struct spmi_pmic_arb_dev *pmic_arb = platform_get_drvdata(pdev);
Michael Bohan6ca52b62013-02-27 18:45:14 -0800766 int ret;
767
768 ret = qpnpint_unregister_controller(pmic_arb->controller.dev.of_node);
769 if (ret)
770 dev_err(&pdev->dev, "Unable to unregister controller %d\n",
771 pmic_arb->controller.nr);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700772
David Collinsbeff3ca2012-09-24 16:21:34 -0700773 if (pmic_arb->allow_wakeup)
774 irq_set_irq_wake(pmic_arb->pic_irq, 0);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700775 platform_set_drvdata(pdev, NULL);
776 spmi_del_controller(&pmic_arb->controller);
Michael Bohan6ca52b62013-02-27 18:45:14 -0800777 return ret;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700778}
779
780static struct of_device_id spmi_pmic_arb_match_table[] = {
781 { .compatible = "qcom,spmi-pmic-arb",
782 },
783 {}
784};
785
786static struct platform_driver spmi_pmic_arb_driver = {
787 .probe = spmi_pmic_arb_probe,
788 .remove = __exit_p(spmi_pmic_arb_remove),
789 .driver = {
790 .name = SPMI_PMIC_ARB_NAME,
791 .owner = THIS_MODULE,
792 .of_match_table = spmi_pmic_arb_match_table,
793 },
794};
795
796static int __init spmi_pmic_arb_init(void)
797{
798 return platform_driver_register(&spmi_pmic_arb_driver);
799}
800postcore_initcall(spmi_pmic_arb_init);
801
802static void __exit spmi_pmic_arb_exit(void)
803{
804 platform_driver_unregister(&spmi_pmic_arb_driver);
805}
806module_exit(spmi_pmic_arb_exit);
807
808MODULE_LICENSE("GPL v2");
809MODULE_VERSION("1.0");
810MODULE_ALIAS("platform:spmi_pmic_arb");