blob: d216cc564b56c55b8c5528e92dd5afb5a3b460be [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata_hpt3x3 - HPT3x3 driver
3 * (c) Copyright 2005-2006 Red Hat
4 *
5 * Was pata_hpt34x but the naming was confusing as it supported the
6 * 343 and 363 so it has been renamed.
7 *
8 * Based on:
9 * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
10 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
11 *
12 * May be copied or modified under the terms of the GNU General Public
13 * License
14 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040015
Jeff Garzik669a5db2006-08-29 18:12:40 -040016#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <scsi/scsi_host.h>
23#include <linux/libata.h>
24
25#define DRV_NAME "pata_hpt3x3"
26#define DRV_VERSION "0.4.1"
27
28static int hpt3x3_probe_init(struct ata_port *ap)
29{
30 ap->cbl = ATA_CBL_PATA40;
31 return ata_std_prereset(ap);
32}
33
34/**
35 * hpt3x3_probe_reset - reset the hpt3x3 bus
36 * @ap: ATA port to reset
37 *
38 * Perform the housekeeping when doing an ATA bus reeset. We just
39 * need to force the cable type.
40 */
41
42static void hpt3x3_error_handler(struct ata_port *ap)
43{
44 return ata_bmdma_drive_eh(ap, hpt3x3_probe_init, ata_std_softreset, NULL, ata_std_postreset);
45}
46
47/**
48 * hpt3x3_set_piomode - PIO setup
49 * @ap: ATA interface
50 * @adev: device on the interface
51 *
52 * Set our PIO requirements. This is fairly simple on the HPT3x3 as
53 * all we have to do is clear the MWDMA and UDMA bits then load the
54 * mode number.
55 */
56
57static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
58{
59 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
60 u32 r1, r2;
61 int dn = 2 * ap->port_no + adev->devno;
62
63 pci_read_config_dword(pdev, 0x44, &r1);
64 pci_read_config_dword(pdev, 0x48, &r2);
65 /* Load the PIO timing number */
66 r1 &= ~(7 << (3 * dn));
67 r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
68 r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
69
70 pci_write_config_dword(pdev, 0x44, r1);
71 pci_write_config_dword(pdev, 0x48, r2);
72}
73
74/**
75 * hpt3x3_set_dmamode - DMA timing setup
76 * @ap: ATA interface
77 * @adev: Device being configured
78 *
79 * Set up the channel for MWDMA or UDMA modes. Much the same as with
80 * PIO, load the mode number and then set MWDMA or UDMA flag.
81 */
82
83static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
84{
85 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
86 u32 r1, r2;
87 int dn = 2 * ap->port_no + adev->devno;
88 int mode_num = adev->dma_mode & 0x0F;
89
90 pci_read_config_dword(pdev, 0x44, &r1);
91 pci_read_config_dword(pdev, 0x48, &r2);
92 /* Load the timing number */
93 r1 &= ~(7 << (3 * dn));
94 r1 |= (mode_num << (3 * dn));
95 r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
96
97 if (adev->dma_mode >= XFER_UDMA_0)
98 r2 |= 0x01 << dn; /* Ultra mode */
99 else
100 r2 |= 0x10 << dn; /* MWDMA */
101
102 pci_write_config_dword(pdev, 0x44, r1);
103 pci_write_config_dword(pdev, 0x48, r2);
104}
105
106static struct scsi_host_template hpt3x3_sht = {
107 .module = THIS_MODULE,
108 .name = DRV_NAME,
109 .ioctl = ata_scsi_ioctl,
110 .queuecommand = ata_scsi_queuecmd,
111 .can_queue = ATA_DEF_QUEUE,
112 .this_id = ATA_SHT_THIS_ID,
113 .sg_tablesize = LIBATA_MAX_PRD,
114 .max_sectors = ATA_MAX_SECTORS,
115 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
116 .emulated = ATA_SHT_EMULATED,
117 .use_clustering = ATA_SHT_USE_CLUSTERING,
118 .proc_name = DRV_NAME,
119 .dma_boundary = ATA_DMA_BOUNDARY,
120 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900121 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400122 .bios_param = ata_std_bios_param,
123};
124
125static struct ata_port_operations hpt3x3_port_ops = {
126 .port_disable = ata_port_disable,
127 .set_piomode = hpt3x3_set_piomode,
128 .set_dmamode = hpt3x3_set_dmamode,
129 .mode_filter = ata_pci_default_filter,
130
131 .tf_load = ata_tf_load,
132 .tf_read = ata_tf_read,
133 .check_status = ata_check_status,
134 .exec_command = ata_exec_command,
135 .dev_select = ata_std_dev_select,
136
137 .freeze = ata_bmdma_freeze,
138 .thaw = ata_bmdma_thaw,
139 .error_handler = hpt3x3_error_handler,
140 .post_internal_cmd = ata_bmdma_post_internal_cmd,
141
142 .bmdma_setup = ata_bmdma_setup,
143 .bmdma_start = ata_bmdma_start,
144 .bmdma_stop = ata_bmdma_stop,
145 .bmdma_status = ata_bmdma_status,
146
147 .qc_prep = ata_qc_prep,
148 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400149
Jeff Garzik669a5db2006-08-29 18:12:40 -0400150 .data_xfer = ata_pio_data_xfer,
151
152 .irq_handler = ata_interrupt,
153 .irq_clear = ata_bmdma_irq_clear,
154
155 .port_start = ata_port_start,
156 .port_stop = ata_port_stop,
157 .host_stop = ata_host_stop
158};
159
160/**
161 * hpt3x3_init_one - Initialise an HPT343/363
162 * @dev: PCI device
163 * @id: Entry in match table
164 *
165 * Perform basic initialisation. The chip has a quirk that it won't
166 * function unless it is at XX00. The old ATA driver touched this up
167 * but we leave it for pci quirks to do properly.
168 */
169
170static int hpt3x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
171{
172 static struct ata_port_info info = {
173 .sht = &hpt3x3_sht,
174 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
175 .pio_mask = 0x1f,
176 .mwdma_mask = 0x07,
177 .udma_mask = 0x07,
178 .port_ops = &hpt3x3_port_ops
179 };
180 static struct ata_port_info *port_info[2] = { &info, &info };
181 u16 cmd;
182
183 /* Initialize the board */
184 pci_write_config_word(dev, 0x80, 0x00);
185 /* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
186 pci_read_config_word(dev, PCI_COMMAND, &cmd);
187 if (cmd & PCI_COMMAND_MEMORY)
188 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
189 else
190 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
191
192 /* Now kick off ATA set up */
193 return ata_pci_init_one(dev, port_info, 2);
194}
195
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400196static const struct pci_device_id hpt3x3[] = {
197 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },
198
199 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400200};
201
202static struct pci_driver hpt3x3_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400203 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 .id_table = hpt3x3,
205 .probe = hpt3x3_init_one,
206 .remove = ata_pci_remove_one
207};
208
209static int __init hpt3x3_init(void)
210{
211 return pci_register_driver(&hpt3x3_pci_driver);
212}
213
214
215static void __exit hpt3x3_exit(void)
216{
217 pci_unregister_driver(&hpt3x3_pci_driver);
218}
219
220
221MODULE_AUTHOR("Alan Cox");
222MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
223MODULE_LICENSE("GPL");
224MODULE_DEVICE_TABLE(pci, hpt3x3);
225MODULE_VERSION(DRV_VERSION);
226
227module_init(hpt3x3_init);
228module_exit(hpt3x3_exit);