blob: 68555c11f55614f8e312a5eb00bc10b18a5a7dca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
15#include <linux/smp_lock.h>
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
22#include <asm/smp.h>
23
24#include "pci.h"
25#include "msi.h"
26
Christoph Lametere18b8902006-12-06 20:33:20 -080027static struct kmem_cache* msi_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031static int msi_cache_init(void)
32{
Pekka J Enberg57181782006-09-27 01:51:03 -070033 msi_cachep = kmem_cache_create("msi_cache", sizeof(struct msi_desc),
34 0, SLAB_HWCACHE_ALIGN, NULL, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 if (!msi_cachep)
36 return -ENOMEM;
37
38 return 0;
39}
40
Eric W. Biederman1ce03372006-10-04 02:16:41 -070041static void msi_set_mask_bit(unsigned int irq, int flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
43 struct msi_desc *entry;
44
Eric W. Biederman5b912c12007-01-28 12:52:03 -070045 entry = get_irq_msi(irq);
Eric W. Biederman277bc332006-10-04 02:16:57 -070046 BUG_ON(!entry || !entry->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 switch (entry->msi_attrib.type) {
48 case PCI_CAP_ID_MSI:
Eric W. Biederman277bc332006-10-04 02:16:57 -070049 if (entry->msi_attrib.maskbit) {
Satoru Takeuchic54c1872007-01-18 13:50:05 +090050 int pos;
51 u32 mask_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Eric W. Biederman277bc332006-10-04 02:16:57 -070053 pos = (long)entry->mask_base;
54 pci_read_config_dword(entry->dev, pos, &mask_bits);
55 mask_bits &= ~(1);
56 mask_bits |= flag;
57 pci_write_config_dword(entry->dev, pos, mask_bits);
58 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 case PCI_CAP_ID_MSIX:
61 {
62 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
63 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
64 writel(flag, entry->mask_base + offset);
65 break;
66 }
67 default:
Eric W. Biederman277bc332006-10-04 02:16:57 -070068 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 break;
70 }
71}
72
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070073void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -070074{
Eric W. Biederman5b912c12007-01-28 12:52:03 -070075 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -070076 switch(entry->msi_attrib.type) {
77 case PCI_CAP_ID_MSI:
78 {
79 struct pci_dev *dev = entry->dev;
80 int pos = entry->msi_attrib.pos;
81 u16 data;
82
83 pci_read_config_dword(dev, msi_lower_address_reg(pos),
84 &msg->address_lo);
85 if (entry->msi_attrib.is_64) {
86 pci_read_config_dword(dev, msi_upper_address_reg(pos),
87 &msg->address_hi);
88 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
89 } else {
90 msg->address_hi = 0;
91 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
92 }
93 msg->data = data;
94 break;
95 }
96 case PCI_CAP_ID_MSIX:
97 {
98 void __iomem *base;
99 base = entry->mask_base +
100 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
101
102 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
103 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
104 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
105 break;
106 }
107 default:
108 BUG();
109 }
110}
111
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700112void write_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700113{
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700114 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700115 switch (entry->msi_attrib.type) {
116 case PCI_CAP_ID_MSI:
117 {
118 struct pci_dev *dev = entry->dev;
119 int pos = entry->msi_attrib.pos;
120
121 pci_write_config_dword(dev, msi_lower_address_reg(pos),
122 msg->address_lo);
123 if (entry->msi_attrib.is_64) {
124 pci_write_config_dword(dev, msi_upper_address_reg(pos),
125 msg->address_hi);
126 pci_write_config_word(dev, msi_data_reg(pos, 1),
127 msg->data);
128 } else {
129 pci_write_config_word(dev, msi_data_reg(pos, 0),
130 msg->data);
131 }
132 break;
133 }
134 case PCI_CAP_ID_MSIX:
135 {
136 void __iomem *base;
137 base = entry->mask_base +
138 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
139
140 writel(msg->address_lo,
141 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
142 writel(msg->address_hi,
143 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
144 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
145 break;
146 }
147 default:
148 BUG();
149 }
150}
151
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700152void mask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700154 msi_set_mask_bit(irq, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700157void unmask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700159 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160}
161
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700162static int msi_free_irq(struct pci_dev* dev, int irq);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164static int msi_init(void)
165{
166 static int status = -ENOMEM;
167
168 if (!status)
169 return status;
170
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700171 status = msi_cache_init();
172 if (status < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 pci_msi_enable = 0;
174 printk(KERN_WARNING "PCI: MSI cache init failed\n");
175 return status;
176 }
Mark Maulefd58e552006-04-10 21:17:48 -0500177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 return status;
179}
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181static struct msi_desc* alloc_msi_entry(void)
182{
183 struct msi_desc *entry;
184
Pekka J Enberg57181782006-09-27 01:51:03 -0700185 entry = kmem_cache_zalloc(msi_cachep, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 if (!entry)
187 return NULL;
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 entry->link.tail = entry->link.head = 0; /* single message */
190 entry->dev = NULL;
191
192 return entry;
193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195static void enable_msi_mode(struct pci_dev *dev, int pos, int type)
196{
197 u16 control;
198
199 pci_read_config_word(dev, msi_control_reg(pos), &control);
200 if (type == PCI_CAP_ID_MSI) {
201 /* Set enabled bits to single MSI & enable MSI_enable bit */
202 msi_enable(control, 1);
203 pci_write_config_word(dev, msi_control_reg(pos), control);
Shaohua Li99dc8042006-05-26 10:58:27 +0800204 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 } else {
206 msix_enable(control);
207 pci_write_config_word(dev, msi_control_reg(pos), control);
Shaohua Li99dc8042006-05-26 10:58:27 +0800208 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
Jeff Garzik1769b462006-12-07 17:56:06 -0500210
211 pci_intx(dev, 0); /* disable intx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Kristen Accardi4602b882005-08-16 15:15:58 -0700214void disable_msi_mode(struct pci_dev *dev, int pos, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215{
216 u16 control;
217
218 pci_read_config_word(dev, msi_control_reg(pos), &control);
219 if (type == PCI_CAP_ID_MSI) {
220 /* Set enabled bits to single MSI & enable MSI_enable bit */
221 msi_disable(control);
222 pci_write_config_word(dev, msi_control_reg(pos), control);
Shaohua Li99dc8042006-05-26 10:58:27 +0800223 dev->msi_enabled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 } else {
225 msix_disable(control);
226 pci_write_config_word(dev, msi_control_reg(pos), control);
Shaohua Li99dc8042006-05-26 10:58:27 +0800227 dev->msix_enabled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
Jeff Garzik1769b462006-12-07 17:56:06 -0500229
230 pci_intx(dev, 1); /* enable intx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231}
232
Shaohua Li41017f02006-02-08 17:11:38 +0800233#ifdef CONFIG_PM
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100234static int __pci_save_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800235{
236 int pos, i = 0;
237 u16 control;
238 struct pci_cap_saved_state *save_state;
239 u32 *cap;
240
241 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
242 if (pos <= 0 || dev->no_msi)
243 return 0;
244
245 pci_read_config_word(dev, msi_control_reg(pos), &control);
246 if (!(control & PCI_MSI_FLAGS_ENABLE))
247 return 0;
248
249 save_state = kzalloc(sizeof(struct pci_cap_saved_state) + sizeof(u32) * 5,
250 GFP_KERNEL);
251 if (!save_state) {
252 printk(KERN_ERR "Out of memory in pci_save_msi_state\n");
253 return -ENOMEM;
254 }
255 cap = &save_state->data[0];
256
257 pci_read_config_dword(dev, pos, &cap[i++]);
258 control = cap[0] >> 16;
259 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, &cap[i++]);
260 if (control & PCI_MSI_FLAGS_64BIT) {
261 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, &cap[i++]);
262 pci_read_config_dword(dev, pos + PCI_MSI_DATA_64, &cap[i++]);
263 } else
264 pci_read_config_dword(dev, pos + PCI_MSI_DATA_32, &cap[i++]);
265 if (control & PCI_MSI_FLAGS_MASKBIT)
266 pci_read_config_dword(dev, pos + PCI_MSI_MASK_BIT, &cap[i++]);
Shaohua Li41017f02006-02-08 17:11:38 +0800267 save_state->cap_nr = PCI_CAP_ID_MSI;
268 pci_add_saved_cap(dev, save_state);
269 return 0;
270}
271
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100272static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800273{
274 int i = 0, pos;
275 u16 control;
276 struct pci_cap_saved_state *save_state;
277 u32 *cap;
278
279 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_MSI);
280 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
281 if (!save_state || pos <= 0)
282 return;
283 cap = &save_state->data[0];
284
285 control = cap[i++] >> 16;
286 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, cap[i++]);
287 if (control & PCI_MSI_FLAGS_64BIT) {
288 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, cap[i++]);
289 pci_write_config_dword(dev, pos + PCI_MSI_DATA_64, cap[i++]);
290 } else
291 pci_write_config_dword(dev, pos + PCI_MSI_DATA_32, cap[i++]);
292 if (control & PCI_MSI_FLAGS_MASKBIT)
293 pci_write_config_dword(dev, pos + PCI_MSI_MASK_BIT, cap[i++]);
294 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
295 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
296 pci_remove_saved_cap(save_state);
297 kfree(save_state);
298}
299
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100300static int __pci_save_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800301{
302 int pos;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700303 int irq, head, tail = 0;
Shaohua Li41017f02006-02-08 17:11:38 +0800304 u16 control;
305 struct pci_cap_saved_state *save_state;
306
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700307 if (!dev->msix_enabled)
308 return 0;
309
Shaohua Li41017f02006-02-08 17:11:38 +0800310 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
311 if (pos <= 0 || dev->no_msi)
312 return 0;
313
Mark Maulefd58e552006-04-10 21:17:48 -0500314 /* save the capability */
Shaohua Li41017f02006-02-08 17:11:38 +0800315 pci_read_config_word(dev, msi_control_reg(pos), &control);
316 if (!(control & PCI_MSIX_FLAGS_ENABLE))
317 return 0;
318 save_state = kzalloc(sizeof(struct pci_cap_saved_state) + sizeof(u16),
319 GFP_KERNEL);
320 if (!save_state) {
321 printk(KERN_ERR "Out of memory in pci_save_msix_state\n");
322 return -ENOMEM;
323 }
324 *((u16 *)&save_state->data[0]) = control;
325
Mark Maulefd58e552006-04-10 21:17:48 -0500326 /* save the table */
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700327 irq = head = dev->first_msi_irq;
Mark Maulefd58e552006-04-10 21:17:48 -0500328 while (head != tail) {
Mark Maulefd58e552006-04-10 21:17:48 -0500329 struct msi_desc *entry;
330
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700331 entry = get_irq_msi(irq);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700332 read_msi_msg(irq, &entry->msg_save);
Mark Maulefd58e552006-04-10 21:17:48 -0500333
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700334 tail = entry->link.tail;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700335 irq = tail;
Mark Maulefd58e552006-04-10 21:17:48 -0500336 }
Mark Maulefd58e552006-04-10 21:17:48 -0500337
Shaohua Li41017f02006-02-08 17:11:38 +0800338 save_state->cap_nr = PCI_CAP_ID_MSIX;
339 pci_add_saved_cap(dev, save_state);
340 return 0;
341}
342
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100343int pci_save_msi_state(struct pci_dev *dev)
344{
345 int rc;
346
347 rc = __pci_save_msi_state(dev);
348 if (rc)
349 return rc;
350
351 rc = __pci_save_msix_state(dev);
352
353 return rc;
354}
355
356static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800357{
358 u16 save;
359 int pos;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700360 int irq, head, tail = 0;
Shaohua Li41017f02006-02-08 17:11:38 +0800361 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800362 struct pci_cap_saved_state *save_state;
363
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700364 if (!dev->msix_enabled)
365 return;
366
Shaohua Li41017f02006-02-08 17:11:38 +0800367 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_MSIX);
368 if (!save_state)
369 return;
370 save = *((u16 *)&save_state->data[0]);
371 pci_remove_saved_cap(save_state);
372 kfree(save_state);
373
374 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
375 if (pos <= 0)
376 return;
377
378 /* route the table */
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700379 irq = head = dev->first_msi_irq;
Shaohua Li41017f02006-02-08 17:11:38 +0800380 while (head != tail) {
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700381 entry = get_irq_msi(irq);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700382 write_msi_msg(irq, &entry->msg_save);
Shaohua Li41017f02006-02-08 17:11:38 +0800383
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700384 tail = entry->link.tail;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700385 irq = tail;
Shaohua Li41017f02006-02-08 17:11:38 +0800386 }
Shaohua Li41017f02006-02-08 17:11:38 +0800387
388 pci_write_config_word(dev, msi_control_reg(pos), save);
389 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
390}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100391
392void pci_restore_msi_state(struct pci_dev *dev)
393{
394 __pci_restore_msi_state(dev);
395 __pci_restore_msix_state(dev);
396}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900397#endif /* CONFIG_PM */
Shaohua Li41017f02006-02-08 17:11:38 +0800398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/**
400 * msi_capability_init - configure device's MSI capability structure
401 * @dev: pointer to the pci_dev data structure of MSI device function
402 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600403 * Setup the MSI capability structure of device function with a single
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700404 * MSI irq, regardless of device function is capable of handling
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 * multiple messages. A return of zero indicates the successful setup
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700406 * of an entry zero with the new MSI irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 **/
408static int msi_capability_init(struct pci_dev *dev)
409{
410 struct msi_desc *entry;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700411 int pos, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 u16 control;
413
414 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
415 pci_read_config_word(dev, msi_control_reg(pos), &control);
416 /* MSI Entry Initialization */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700417 entry = alloc_msi_entry();
418 if (!entry)
419 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 entry->msi_attrib.type = PCI_CAP_ID_MSI;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700422 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 entry->msi_attrib.entry_nr = 0;
424 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700425 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700426 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 if (is_mask_bit_support(control)) {
428 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
429 is_64bit_address(control));
430 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700431 entry->dev = dev;
432 if (entry->msi_attrib.maskbit) {
433 unsigned int maskbits, temp;
434 /* All MSIs are unmasked by default, Mask them all */
435 pci_read_config_dword(dev,
436 msi_mask_bits_reg(pos, is_64bit_address(control)),
437 &maskbits);
438 temp = (1 << multi_msi_capable(control));
439 temp = ((temp - 1) & ~temp);
440 maskbits |= temp;
441 pci_write_config_dword(dev,
442 msi_mask_bits_reg(pos, is_64bit_address(control)),
443 maskbits);
444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* Configure MSI capability structure */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700446 irq = arch_setup_msi_irq(dev, entry);
447 if (irq < 0) {
448 kmem_cache_free(msi_cachep, entry);
449 return irq;
Mark Maulefd58e552006-04-10 21:17:48 -0500450 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700451 entry->link.head = irq;
452 entry->link.tail = irq;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700453 dev->first_msi_irq = irq;
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700454 set_irq_msi(irq, entry);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 /* Set MSI enabled bits */
457 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
458
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700459 dev->irq = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 return 0;
461}
462
463/**
464 * msix_capability_init - configure device's MSI-X capability
465 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700466 * @entries: pointer to an array of struct msix_entry entries
467 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600469 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700470 * single MSI-X irq. A return of zero indicates the successful setup of
471 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 **/
473static int msix_capability_init(struct pci_dev *dev,
474 struct msix_entry *entries, int nvec)
475{
476 struct msi_desc *head = NULL, *tail = NULL, *entry = NULL;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700477 int irq, pos, i, j, nr_entries, temp = 0;
Grant Grundlera0454b42006-02-16 23:58:29 -0800478 unsigned long phys_addr;
479 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 u16 control;
481 u8 bir;
482 void __iomem *base;
483
484 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
485 /* Request & Map MSI-X table region */
486 pci_read_config_word(dev, msi_control_reg(pos), &control);
487 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800488
489 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800491 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
492 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
494 if (base == NULL)
495 return -ENOMEM;
496
497 /* MSI-X Table Initialization */
498 for (i = 0; i < nvec; i++) {
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700499 entry = alloc_msi_entry();
500 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503 j = entries[i].entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700505 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 entry->msi_attrib.entry_nr = j;
507 entry->msi_attrib.maskbit = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700508 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700509 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 entry->dev = dev;
511 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700512
513 /* Configure MSI-X capability structure */
514 irq = arch_setup_msi_irq(dev, entry);
515 if (irq < 0) {
516 kmem_cache_free(msi_cachep, entry);
517 break;
518 }
519 entries[i].vector = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 if (!head) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700521 entry->link.head = irq;
522 entry->link.tail = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 head = entry;
524 } else {
525 entry->link.head = temp;
526 entry->link.tail = tail->link.tail;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700527 tail->link.tail = irq;
528 head->link.head = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 }
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700530 temp = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 tail = entry;
Mark Maulefd58e552006-04-10 21:17:48 -0500532
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700533 set_irq_msi(irq, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
535 if (i != nvec) {
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700536 int avail = i - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 i--;
538 for (; i >= 0; i--) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700539 irq = (entries + i)->vector;
540 msi_free_irq(dev, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 (entries + i)->vector = 0;
542 }
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700543 /* If we had some success report the number of irqs
544 * we succeeded in setting up.
545 */
546 if (avail <= 0)
547 avail = -EBUSY;
548 return avail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700550 dev->first_msi_irq = entries[0].vector;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 /* Set MSI-X enabled bits */
552 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
553
554 return 0;
555}
556
557/**
Brice Goglin24334a12006-08-31 01:55:07 -0400558 * pci_msi_supported - check whether MSI may be enabled on device
559 * @dev: pointer to the pci_dev data structure of MSI device function
560 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200561 * Look at global flags, the device itself, and its parent busses
562 * to return 0 if MSI are supported for the device.
Brice Goglin24334a12006-08-31 01:55:07 -0400563 **/
564static
565int pci_msi_supported(struct pci_dev * dev)
566{
567 struct pci_bus *bus;
568
Brice Goglin0306ebf2006-10-05 10:24:31 +0200569 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400570 if (!pci_msi_enable || !dev || dev->no_msi)
571 return -EINVAL;
572
Brice Goglin0306ebf2006-10-05 10:24:31 +0200573 /* Any bridge which does NOT route MSI transactions from it's
574 * secondary bus to it's primary bus must set NO_MSI flag on
575 * the secondary pci_bus.
576 * We expect only arch-specific PCI host bus controller driver
577 * or quirks for specific PCI bridges to be setting NO_MSI.
578 */
Brice Goglin24334a12006-08-31 01:55:07 -0400579 for (bus = dev->bus; bus; bus = bus->parent)
580 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
581 return -EINVAL;
582
583 return 0;
584}
585
586/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * pci_enable_msi - configure device's MSI capability structure
588 * @dev: pointer to the pci_dev data structure of MSI device function
589 *
590 * Setup the MSI capability structure of device function with
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700591 * a single MSI irq upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 * MSI mode enabled on its hardware device function. A return of zero
593 * indicates the successful setup of an entry zero with the new MSI
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700594 * irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 **/
596int pci_enable_msi(struct pci_dev* dev)
597{
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700598 int pos, status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Brice Goglin24334a12006-08-31 01:55:07 -0400600 if (pci_msi_supported(dev) < 0)
601 return -EINVAL;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200602
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700603 status = msi_init();
604 if (status < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 return status;
606
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700607 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
608 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 return -EINVAL;
610
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700611 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700613 /* Check whether driver already requested for MSI-X irqs */
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700614 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700615 if (pos > 0 && dev->msix_enabled) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 printk(KERN_INFO "PCI: %s: Can't enable MSI. "
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700617 "Device already has MSI-X enabled\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 return -EINVAL;
620 }
621 status = msi_capability_init(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 return status;
623}
624
625void pci_disable_msi(struct pci_dev* dev)
626{
627 struct msi_desc *entry;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700628 int pos, default_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700631 if (!pci_msi_enable)
632 return;
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700633 if (!dev)
634 return;
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700635
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700636 if (!dev->msi_enabled)
637 return;
638
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700639 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
640 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return;
642
643 pci_read_config_word(dev, msi_control_reg(pos), &control);
644 if (!(control & PCI_MSI_FLAGS_ENABLE))
645 return;
646
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700647
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700648 disable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
649
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700650 entry = get_irq_msi(dev->first_msi_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 if (!entry || !entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 return;
653 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700654 if (irq_has_action(dev->first_msi_irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 printk(KERN_WARNING "PCI: %s: pci_disable_msi() called without "
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700656 "free_irq() on MSI irq %d\n",
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700657 pci_name(dev), dev->first_msi_irq);
658 BUG_ON(irq_has_action(dev->first_msi_irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 } else {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700660 default_irq = entry->msi_attrib.default_irq;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700661 msi_free_irq(dev, dev->first_msi_irq);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700662
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700663 /* Restore dev->irq to its default pin-assertion irq */
664 dev->irq = default_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700666 dev->first_msi_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667}
668
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700669static int msi_free_irq(struct pci_dev* dev, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671 struct msi_desc *entry;
672 int head, entry_nr, type;
673 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700675 entry = get_irq_msi(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (!entry || entry->dev != dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return -EINVAL;
678 }
679 type = entry->msi_attrib.type;
680 entry_nr = entry->msi_attrib.entry_nr;
681 head = entry->link.head;
682 base = entry->mask_base;
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700683 get_irq_msi(entry->link.head)->link.tail = entry->link.tail;
684 get_irq_msi(entry->link.tail)->link.head = entry->link.head;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700686 arch_teardown_msi_irq(irq);
687 kmem_cache_free(msi_cachep, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 if (type == PCI_CAP_ID_MSIX) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700690 writel(1, base + entry_nr * PCI_MSIX_ENTRY_SIZE +
691 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700693 if (head == irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 iounmap(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 }
696
697 return 0;
698}
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700/**
701 * pci_enable_msix - configure device's MSI-X capability structure
702 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700703 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700704 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 *
706 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700707 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 * MSI-X mode enabled on its hardware device function. A return of zero
709 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700710 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 * Or a return of > 0 indicates that driver request is exceeding the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700712 * of irqs available. Driver should use the returned value to re-send
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 * its request.
714 **/
715int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
716{
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700717 int status, pos, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700718 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Brice Goglin24334a12006-08-31 01:55:07 -0400721 if (!entries || pci_msi_supported(dev) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return -EINVAL;
723
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700724 status = msi_init();
725 if (status < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return status;
727
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700728 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
729 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return -EINVAL;
731
732 pci_read_config_word(dev, msi_control_reg(pos), &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 nr_entries = multi_msix_capable(control);
734 if (nvec > nr_entries)
735 return -EINVAL;
736
737 /* Check for any invalid entries */
738 for (i = 0; i < nvec; i++) {
739 if (entries[i].entry >= nr_entries)
740 return -EINVAL; /* invalid entry */
741 for (j = i + 1; j < nvec; j++) {
742 if (entries[i].entry == entries[j].entry)
743 return -EINVAL; /* duplicate entry */
744 }
745 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700746 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700747
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700748 /* Check whether driver already requested for MSI irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0 &&
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700750 dev->msi_enabled) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700752 "Device already has an MSI irq assigned\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 return -EINVAL;
755 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 return status;
758}
759
760void pci_disable_msix(struct pci_dev* dev)
761{
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700762 int irq, head, tail = 0, warning = 0;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700763 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 u16 control;
765
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700766 if (!pci_msi_enable)
767 return;
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700768 if (!dev)
769 return;
770
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700771 if (!dev->msix_enabled)
772 return;
773
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700774 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
775 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 return;
777
778 pci_read_config_word(dev, msi_control_reg(pos), &control);
779 if (!(control & PCI_MSIX_FLAGS_ENABLE))
780 return;
781
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700782 disable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
783
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700784 irq = head = dev->first_msi_irq;
785 while (head != tail) {
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700786 tail = get_irq_msi(irq)->link.tail;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700787 if (irq_has_action(irq))
788 warning = 1;
789 else if (irq != head) /* Release MSI-X irq */
790 msi_free_irq(dev, irq);
791 irq = tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700793 msi_free_irq(dev, irq);
794 if (warning) {
795 printk(KERN_WARNING "PCI: %s: pci_disable_msix() called without "
796 "free_irq() on all MSI-X irqs\n",
797 pci_name(dev));
798 BUG_ON(warning > 0);
799 }
800 dev->first_msi_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801}
802
803/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700804 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 * @dev: pointer to the pci_dev data structure of MSI(X) device function
806 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600807 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700808 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 * allocated for this device function, are reclaimed to unused state,
810 * which may be used later on.
811 **/
812void msi_remove_pci_irq_vectors(struct pci_dev* dev)
813{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 if (!pci_msi_enable || !dev)
815 return;
816
Eric W. Biederman866a8c82007-01-28 12:45:54 -0700817 if (dev->msi_enabled) {
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700818 if (irq_has_action(dev->first_msi_irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700820 "called without free_irq() on MSI irq %d\n",
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700821 pci_name(dev), dev->first_msi_irq);
822 BUG_ON(irq_has_action(dev->first_msi_irq));
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700823 } else /* Release MSI irq assigned to this device */
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700824 msi_free_irq(dev, dev->first_msi_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 }
Eric W. Biederman866a8c82007-01-28 12:45:54 -0700826 if (dev->msix_enabled) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700827 int irq, head, tail = 0, warning = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 void __iomem *base = NULL;
829
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700830 irq = head = dev->first_msi_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 while (head != tail) {
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700832 tail = get_irq_msi(irq)->link.tail;
833 base = get_irq_msi(irq)->mask_base;
Eric W. Biederman1f800252006-10-04 02:16:56 -0700834 if (irq_has_action(irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 warning = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700836 else if (irq != head) /* Release MSI-X irq */
837 msi_free_irq(dev, irq);
838 irq = tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 }
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700840 msi_free_irq(dev, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 if (warning) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 iounmap(base);
843 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700844 "called without free_irq() on all MSI-X irqs\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 pci_name(dev));
846 BUG_ON(warning > 0);
847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 }
849}
850
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700851void pci_no_msi(void)
852{
853 pci_msi_enable = 0;
854}
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856EXPORT_SYMBOL(pci_enable_msi);
857EXPORT_SYMBOL(pci_disable_msi);
858EXPORT_SYMBOL(pci_enable_msix);
859EXPORT_SYMBOL(pci_disable_msix);