blob: 8b50d44d8243ca52edf85205bff3bd357e399391 [file] [log] [blame]
Kalle Valo2f01a1f2009-04-29 23:33:31 +03001/*
Kalle Valo80301cd2009-06-12 14:17:39 +03002 * This file is part of wl1251
Kalle Valo2f01a1f2009-04-29 23:33:31 +03003 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
6 * Contact: Kalle Valo <kalle.valo@nokia.com>
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
20 * 02110-1301 USA
21 *
22 */
23
24#include <linux/gpio.h>
25
26#include "reg.h"
Kalle Valoef2f8d42009-06-12 14:17:19 +030027#include "wl1251_boot.h"
Bob Copeland0764de62009-08-07 13:32:56 +030028#include "wl1251_io.h"
Bob Copeland08d9f572009-08-07 13:33:11 +030029#include "wl1251_spi.h"
Kalle Valoef2f8d42009-06-12 14:17:19 +030030#include "wl1251_event.h"
Kalle Valo2f01a1f2009-04-29 23:33:31 +030031
Kalle Valo80301cd2009-06-12 14:17:39 +030032void wl1251_boot_target_enable_interrupts(struct wl1251 *wl)
Kalle Valo2f01a1f2009-04-29 23:33:31 +030033{
Kalle Valo80301cd2009-06-12 14:17:39 +030034 wl1251_reg_write32(wl, ACX_REG_INTERRUPT_MASK, ~(wl->intr_mask));
35 wl1251_reg_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030036}
37
Kalle Valo80301cd2009-06-12 14:17:39 +030038int wl1251_boot_soft_reset(struct wl1251 *wl)
Kalle Valo2f01a1f2009-04-29 23:33:31 +030039{
40 unsigned long timeout;
41 u32 boot_data;
42
43 /* perform soft reset */
Kalle Valo80301cd2009-06-12 14:17:39 +030044 wl1251_reg_write32(wl, ACX_REG_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030045
46 /* SOFT_RESET is self clearing */
47 timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
48 while (1) {
Kalle Valo80301cd2009-06-12 14:17:39 +030049 boot_data = wl1251_reg_read32(wl, ACX_REG_SLV_SOFT_RESET);
50 wl1251_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030051 if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
52 break;
53
54 if (time_after(jiffies, timeout)) {
55 /* 1.2 check pWhalBus->uSelfClearTime if the
56 * timeout was reached */
Kalle Valo80301cd2009-06-12 14:17:39 +030057 wl1251_error("soft reset timeout");
Kalle Valo2f01a1f2009-04-29 23:33:31 +030058 return -1;
59 }
60
61 udelay(SOFT_RESET_STALL_TIME);
62 }
63
64 /* disable Rx/Tx */
Kalle Valo80301cd2009-06-12 14:17:39 +030065 wl1251_reg_write32(wl, ENABLE, 0x0);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030066
67 /* disable auto calibration on start*/
Kalle Valo80301cd2009-06-12 14:17:39 +030068 wl1251_reg_write32(wl, SPARE_A2, 0xffff);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030069
70 return 0;
71}
72
Kalle Valo80301cd2009-06-12 14:17:39 +030073int wl1251_boot_init_seq(struct wl1251 *wl)
Kalle Valo2f01a1f2009-04-29 23:33:31 +030074{
75 u32 scr_pad6, init_data, tmp, elp_cmd, ref_freq;
76
77 /*
78 * col #1: INTEGER_DIVIDER
79 * col #2: FRACTIONAL_DIVIDER
80 * col #3: ATTN_BB
81 * col #4: ALPHA_BB
82 * col #5: STOP_TIME_BB
83 * col #6: BB_PLL_LOOP_FILTER
84 */
85 static const u32 LUT[REF_FREQ_NUM][LUT_PARAM_NUM] = {
86
87 { 83, 87381, 0xB, 5, 0xF00, 3}, /* REF_FREQ_19_2*/
88 { 61, 141154, 0xB, 5, 0x1450, 2}, /* REF_FREQ_26_0*/
89 { 41, 174763, 0xC, 6, 0x2D00, 1}, /* REF_FREQ_38_4*/
90 { 40, 0, 0xC, 6, 0x2EE0, 1}, /* REF_FREQ_40_0*/
91 { 47, 162280, 0xC, 6, 0x2760, 1} /* REF_FREQ_33_6 */
92 };
93
94 /* read NVS params */
Kalle Valo80301cd2009-06-12 14:17:39 +030095 scr_pad6 = wl1251_reg_read32(wl, SCR_PAD6);
96 wl1251_debug(DEBUG_BOOT, "scr_pad6 0x%x", scr_pad6);
Kalle Valo2f01a1f2009-04-29 23:33:31 +030097
98 /* read ELP_CMD */
Kalle Valo80301cd2009-06-12 14:17:39 +030099 elp_cmd = wl1251_reg_read32(wl, ELP_CMD);
100 wl1251_debug(DEBUG_BOOT, "elp_cmd 0x%x", elp_cmd);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300101
102 /* set the BB calibration time to be 300 usec (PLL_CAL_TIME) */
103 ref_freq = scr_pad6 & 0x000000FF;
Kalle Valo80301cd2009-06-12 14:17:39 +0300104 wl1251_debug(DEBUG_BOOT, "ref_freq 0x%x", ref_freq);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300105
Kalle Valo80301cd2009-06-12 14:17:39 +0300106 wl1251_reg_write32(wl, PLL_CAL_TIME, 0x9);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300107
108 /*
109 * PG 1.2: set the clock buffer time to be 210 usec (CLK_BUF_TIME)
110 */
Kalle Valo80301cd2009-06-12 14:17:39 +0300111 wl1251_reg_write32(wl, CLK_BUF_TIME, 0x6);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300112
113 /*
114 * set the clock detect feature to work in the restart wu procedure
115 * (ELP_CFG_MODE[14]) and Select the clock source type
116 * (ELP_CFG_MODE[13:12])
117 */
118 tmp = ((scr_pad6 & 0x0000FF00) << 4) | 0x00004000;
Kalle Valo80301cd2009-06-12 14:17:39 +0300119 wl1251_reg_write32(wl, ELP_CFG_MODE, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300120
121 /* PG 1.2: enable the BB PLL fix. Enable the PLL_LIMP_CLK_EN_CMD */
122 elp_cmd |= 0x00000040;
Kalle Valo80301cd2009-06-12 14:17:39 +0300123 wl1251_reg_write32(wl, ELP_CMD, elp_cmd);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300124
125 /* PG 1.2: Set the BB PLL stable time to be 1000usec
126 * (PLL_STABLE_TIME) */
Kalle Valo80301cd2009-06-12 14:17:39 +0300127 wl1251_reg_write32(wl, CFG_PLL_SYNC_CNT, 0x20);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300128
129 /* PG 1.2: read clock request time */
Kalle Valo80301cd2009-06-12 14:17:39 +0300130 init_data = wl1251_reg_read32(wl, CLK_REQ_TIME);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300131
132 /*
133 * PG 1.2: set the clock request time to be ref_clk_settling_time -
134 * 1ms = 4ms
135 */
136 if (init_data > 0x21)
137 tmp = init_data - 0x21;
138 else
139 tmp = 0;
Kalle Valo80301cd2009-06-12 14:17:39 +0300140 wl1251_reg_write32(wl, CLK_REQ_TIME, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300141
142 /* set BB PLL configurations in RF AFE */
Kalle Valo80301cd2009-06-12 14:17:39 +0300143 wl1251_reg_write32(wl, 0x003058cc, 0x4B5);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300144
145 /* set RF_AFE_REG_5 */
Kalle Valo80301cd2009-06-12 14:17:39 +0300146 wl1251_reg_write32(wl, 0x003058d4, 0x50);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300147
148 /* set RF_AFE_CTRL_REG_2 */
Kalle Valo80301cd2009-06-12 14:17:39 +0300149 wl1251_reg_write32(wl, 0x00305948, 0x11c001);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300150
151 /*
152 * change RF PLL and BB PLL divider for VCO clock and adjust VCO
153 * bais current(RF_AFE_REG_13)
154 */
Kalle Valo80301cd2009-06-12 14:17:39 +0300155 wl1251_reg_write32(wl, 0x003058f4, 0x1e);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300156
157 /* set BB PLL configurations */
158 tmp = LUT[ref_freq][LUT_PARAM_INTEGER_DIVIDER] | 0x00017000;
Kalle Valo80301cd2009-06-12 14:17:39 +0300159 wl1251_reg_write32(wl, 0x00305840, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300160
161 /* set fractional divider according to Appendix C-BB PLL
162 * Calculations
163 */
164 tmp = LUT[ref_freq][LUT_PARAM_FRACTIONAL_DIVIDER];
Kalle Valo80301cd2009-06-12 14:17:39 +0300165 wl1251_reg_write32(wl, 0x00305844, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300166
167 /* set the initial data for the sigma delta */
Kalle Valo80301cd2009-06-12 14:17:39 +0300168 wl1251_reg_write32(wl, 0x00305848, 0x3039);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300169
170 /*
171 * set the accumulator attenuation value, calibration loop1
172 * (alpha), calibration loop2 (beta), calibration loop3 (gamma) and
173 * the VCO gain
174 */
175 tmp = (LUT[ref_freq][LUT_PARAM_ATTN_BB] << 16) |
176 (LUT[ref_freq][LUT_PARAM_ALPHA_BB] << 12) | 0x1;
Kalle Valo80301cd2009-06-12 14:17:39 +0300177 wl1251_reg_write32(wl, 0x00305854, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300178
179 /*
180 * set the calibration stop time after holdoff time expires and set
181 * settling time HOLD_OFF_TIME_BB
182 */
183 tmp = LUT[ref_freq][LUT_PARAM_STOP_TIME_BB] | 0x000A0000;
Kalle Valo80301cd2009-06-12 14:17:39 +0300184 wl1251_reg_write32(wl, 0x00305858, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300185
186 /*
187 * set BB PLL Loop filter capacitor3- BB_C3[2:0] and set BB PLL
188 * constant leakage current to linearize PFD to 0uA -
189 * BB_ILOOPF[7:3]
190 */
191 tmp = LUT[ref_freq][LUT_PARAM_BB_PLL_LOOP_FILTER] | 0x00000030;
Kalle Valo80301cd2009-06-12 14:17:39 +0300192 wl1251_reg_write32(wl, 0x003058f8, tmp);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300193
194 /*
195 * set regulator output voltage for n divider to
196 * 1.35-BB_REFDIV[1:0], set charge pump current- BB_CPGAIN[4:2],
197 * set BB PLL Loop filter capacitor2- BB_C2[7:5], set gain of BB
198 * PLL auto-call to normal mode- BB_CALGAIN_3DB[8]
199 */
Kalle Valo80301cd2009-06-12 14:17:39 +0300200 wl1251_reg_write32(wl, 0x003058f0, 0x29);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300201
202 /* enable restart wakeup sequence (ELP_CMD[0]) */
Kalle Valo80301cd2009-06-12 14:17:39 +0300203 wl1251_reg_write32(wl, ELP_CMD, elp_cmd | 0x1);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300204
205 /* restart sequence completed */
206 udelay(2000);
207
208 return 0;
209}
210
Kalle Valo80301cd2009-06-12 14:17:39 +0300211int wl1251_boot_run_firmware(struct wl1251 *wl)
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300212{
213 int loop, ret;
214 u32 chip_id, interrupt;
215
216 wl->chip.op_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
217
Kalle Valo80301cd2009-06-12 14:17:39 +0300218 chip_id = wl1251_reg_read32(wl, CHIP_ID_B);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300219
Kalle Valo80301cd2009-06-12 14:17:39 +0300220 wl1251_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300221
222 if (chip_id != wl->chip.id) {
Kalle Valo80301cd2009-06-12 14:17:39 +0300223 wl1251_error("chip id doesn't match after firmware boot");
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300224 return -EIO;
225 }
226
227 /* wait for init to complete */
228 loop = 0;
229 while (loop++ < INIT_LOOP) {
230 udelay(INIT_LOOP_DELAY);
Kalle Valo80301cd2009-06-12 14:17:39 +0300231 interrupt = wl1251_reg_read32(wl, ACX_REG_INTERRUPT_NO_CLEAR);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300232
233 if (interrupt == 0xffffffff) {
Kalle Valo80301cd2009-06-12 14:17:39 +0300234 wl1251_error("error reading hardware complete "
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300235 "init indication");
236 return -EIO;
237 }
238 /* check that ACX_INTR_INIT_COMPLETE is enabled */
239 else if (interrupt & wl->chip.intr_init_complete) {
Kalle Valo80301cd2009-06-12 14:17:39 +0300240 wl1251_reg_write32(wl, ACX_REG_INTERRUPT_ACK,
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300241 wl->chip.intr_init_complete);
242 break;
243 }
244 }
245
246 if (loop >= INIT_LOOP) {
Kalle Valo80301cd2009-06-12 14:17:39 +0300247 wl1251_error("timeout waiting for the hardware to "
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300248 "complete initialization");
249 return -EIO;
250 }
251
252 /* get hardware config command mail box */
Kalle Valo80301cd2009-06-12 14:17:39 +0300253 wl->cmd_box_addr = wl1251_reg_read32(wl, REG_COMMAND_MAILBOX_PTR);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300254
255 /* get hardware config event mail box */
Kalle Valo80301cd2009-06-12 14:17:39 +0300256 wl->event_box_addr = wl1251_reg_read32(wl, REG_EVENT_MAILBOX_PTR);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300257
258 /* set the working partition to its "running" mode offset */
Kalle Valo80301cd2009-06-12 14:17:39 +0300259 wl1251_set_partition(wl,
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300260 wl->chip.p_table[PART_WORK].mem.start,
261 wl->chip.p_table[PART_WORK].mem.size,
262 wl->chip.p_table[PART_WORK].reg.start,
263 wl->chip.p_table[PART_WORK].reg.size);
264
Kalle Valo80301cd2009-06-12 14:17:39 +0300265 wl1251_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300266 wl->cmd_box_addr, wl->event_box_addr);
267
Luciano Coelho0d1c3832009-06-12 14:15:27 +0300268 wl->chip.op_fw_version(wl);
269
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300270 /*
271 * in case of full asynchronous mode the firmware event must be
272 * ready to receive event from the command mailbox
273 */
274
275 /* enable gpio interrupts */
Bob Copelandb5ed9c12009-08-07 13:33:49 +0300276 wl1251_enable_interrupts(wl);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300277
278 wl->chip.op_target_enable_interrupts(wl);
279
280 /* unmask all mbox events */
281 wl->event_mask = 0xffffffff;
282
Kalle Valo80301cd2009-06-12 14:17:39 +0300283 ret = wl1251_event_unmask(wl);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300284 if (ret < 0) {
Kalle Valo80301cd2009-06-12 14:17:39 +0300285 wl1251_error("EVENT mask setting failed");
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300286 return ret;
287 }
288
Kalle Valo80301cd2009-06-12 14:17:39 +0300289 wl1251_event_mbox_config(wl);
Kalle Valo2f01a1f2009-04-29 23:33:31 +0300290
291 /* firmware startup completed */
292 return 0;
293}