Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1 | /* |
Dhananjay Phadke | 5d242f1 | 2009-02-25 15:57:56 +0000 | [diff] [blame] | 2 | * Copyright (C) 2003 - 2009 NetXen, Inc. |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 3 | * All rights reserved. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 4 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version 2 |
| 8 | * of the License, or (at your option) any later version. |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 9 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 10 | * This program is distributed in the hope that it will be useful, but |
| 11 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 14 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, |
| 18 | * MA 02111-1307, USA. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 19 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 20 | * The full GNU General Public License is included in this distribution |
| 21 | * in the file called LICENSE. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 22 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 23 | * Contact Information: |
| 24 | * info@netxen.com |
Dhananjay Phadke | 5d242f1 | 2009-02-25 15:57:56 +0000 | [diff] [blame] | 25 | * NetXen Inc, |
| 26 | * 18922 Forge Drive |
| 27 | * Cupertino, CA 95014-0701 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 28 | * |
| 29 | */ |
| 30 | |
| 31 | #include "netxen_nic.h" |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 32 | |
| 33 | #define NETXEN_GB_MAC_SOFT_RESET 0x80000000 |
| 34 | #define NETXEN_GB_MAC_RESET_PROT_BLK 0x000F0000 |
| 35 | #define NETXEN_GB_MAC_ENABLE_TX_RX 0x00000005 |
| 36 | #define NETXEN_GB_MAC_PAUSED_FRMS 0x00000020 |
| 37 | |
| 38 | static long phy_lock_timeout = 100000000; |
| 39 | |
Adrian Bunk | 993fb90 | 2007-11-05 18:07:31 +0100 | [diff] [blame] | 40 | static int phy_lock(struct netxen_adapter *adapter) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 41 | { |
| 42 | int i; |
| 43 | int done = 0, timeout = 0; |
| 44 | |
| 45 | while (!done) { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 46 | done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM3_LOCK)); |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 47 | if (done == 1) |
| 48 | break; |
| 49 | if (timeout >= phy_lock_timeout) { |
| 50 | return -1; |
| 51 | } |
| 52 | timeout++; |
| 53 | if (!in_atomic()) |
| 54 | schedule(); |
| 55 | else { |
| 56 | for (i = 0; i < 20; i++) |
| 57 | cpu_relax(); |
| 58 | } |
| 59 | } |
| 60 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 61 | NXWR32(adapter, NETXEN_PHY_LOCK_ID, PHY_LOCK_DRIVER); |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 62 | return 0; |
| 63 | } |
| 64 | |
Adrian Bunk | 993fb90 | 2007-11-05 18:07:31 +0100 | [diff] [blame] | 65 | static int phy_unlock(struct netxen_adapter *adapter) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 66 | { |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 67 | adapter->pci_read_immediate(adapter, NETXEN_PCIE_REG(PCIE_SEM3_UNLOCK)); |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 68 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 69 | return 0; |
| 70 | } |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 71 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 72 | /* |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 73 | * netxen_niu_gbe_phy_read - read a register from the GbE PHY via |
| 74 | * mii management interface. |
| 75 | * |
| 76 | * Note: The MII management interface goes through port 0. |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 77 | * Individual phys are addressed as follows: |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 78 | * @param phy [15:8] phy id |
| 79 | * @param reg [7:0] register number |
| 80 | * |
| 81 | * @returns 0 on success |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 82 | * -1 on error |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 83 | * |
| 84 | */ |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 85 | int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg, |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 86 | __u32 * readval) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 87 | { |
| 88 | long timeout = 0; |
| 89 | long result = 0; |
| 90 | long restore = 0; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 91 | long phy = adapter->physical_port; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 92 | __u32 address; |
| 93 | __u32 command; |
| 94 | __u32 status; |
| 95 | __u32 mac_cfg0; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 96 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 97 | if (phy_lock(adapter) != 0) { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 98 | return -1; |
| 99 | } |
| 100 | |
| 101 | /* |
| 102 | * MII mgmt all goes through port 0 MAC interface, |
| 103 | * so it cannot be in reset |
| 104 | */ |
| 105 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 106 | mac_cfg0 = NXRD32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 107 | if (netxen_gb_get_soft_reset(mac_cfg0)) { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 108 | __u32 temp; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 109 | temp = 0; |
| 110 | netxen_gb_tx_reset_pb(temp); |
| 111 | netxen_gb_rx_reset_pb(temp); |
| 112 | netxen_gb_tx_reset_mac(temp); |
| 113 | netxen_gb_rx_reset_mac(temp); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 114 | if (NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0), temp)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 115 | return -EIO; |
| 116 | restore = 1; |
| 117 | } |
| 118 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 119 | address = 0; |
| 120 | netxen_gb_mii_mgmt_reg_addr(address, reg); |
| 121 | netxen_gb_mii_mgmt_phy_addr(address, phy); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 122 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_ADDR(0), address)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 123 | return -EIO; |
| 124 | command = 0; /* turn off any prior activity */ |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 125 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_COMMAND(0), command)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 126 | return -EIO; |
| 127 | /* send read command */ |
| 128 | netxen_gb_mii_mgmt_set_read_cycle(command); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 129 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_COMMAND(0), command)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 130 | return -EIO; |
| 131 | |
| 132 | status = 0; |
| 133 | do { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 134 | status = NXRD32(adapter, NETXEN_NIU_GB_MII_MGMT_INDICATE(0)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 135 | timeout++; |
| 136 | } while ((netxen_get_gb_mii_mgmt_busy(status) |
| 137 | || netxen_get_gb_mii_mgmt_notvalid(status)) |
| 138 | && (timeout++ < NETXEN_NIU_PHY_WAITMAX)); |
| 139 | |
| 140 | if (timeout < NETXEN_NIU_PHY_WAITMAX) { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 141 | *readval = NXRD32(adapter, NETXEN_NIU_GB_MII_MGMT_STATUS(0)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 142 | result = 0; |
| 143 | } else |
| 144 | result = -1; |
| 145 | |
| 146 | if (restore) |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 147 | if (NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0), mac_cfg0)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 148 | return -EIO; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 149 | phy_unlock(adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 150 | return result; |
| 151 | } |
| 152 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 153 | /* |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 154 | * netxen_niu_gbe_phy_write - write a register to the GbE PHY via |
| 155 | * mii management interface. |
| 156 | * |
| 157 | * Note: The MII management interface goes through port 0. |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 158 | * Individual phys are addressed as follows: |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 159 | * @param phy [15:8] phy id |
| 160 | * @param reg [7:0] register number |
| 161 | * |
| 162 | * @returns 0 on success |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 163 | * -1 on error |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 164 | * |
| 165 | */ |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 166 | int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long reg, |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 167 | __u32 val) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 168 | { |
| 169 | long timeout = 0; |
| 170 | long result = 0; |
| 171 | long restore = 0; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 172 | long phy = adapter->physical_port; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 173 | __u32 address; |
| 174 | __u32 command; |
| 175 | __u32 status; |
| 176 | __u32 mac_cfg0; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 177 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 178 | /* |
| 179 | * MII mgmt all goes through port 0 MAC interface, so it |
| 180 | * cannot be in reset |
| 181 | */ |
| 182 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 183 | mac_cfg0 = NXRD32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 184 | if (netxen_gb_get_soft_reset(mac_cfg0)) { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 185 | __u32 temp; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 186 | temp = 0; |
| 187 | netxen_gb_tx_reset_pb(temp); |
| 188 | netxen_gb_rx_reset_pb(temp); |
| 189 | netxen_gb_tx_reset_mac(temp); |
| 190 | netxen_gb_rx_reset_mac(temp); |
| 191 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 192 | if (NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0), temp)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 193 | return -EIO; |
| 194 | restore = 1; |
| 195 | } |
| 196 | |
| 197 | command = 0; /* turn off any prior activity */ |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 198 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_COMMAND(0), command)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 199 | return -EIO; |
| 200 | |
| 201 | address = 0; |
| 202 | netxen_gb_mii_mgmt_reg_addr(address, reg); |
| 203 | netxen_gb_mii_mgmt_phy_addr(address, phy); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 204 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_ADDR(0), address)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 205 | return -EIO; |
| 206 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 207 | if (NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_CTRL(0), val)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 208 | return -EIO; |
| 209 | |
| 210 | status = 0; |
| 211 | do { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 212 | status = NXRD32(adapter, NETXEN_NIU_GB_MII_MGMT_INDICATE(0)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 213 | timeout++; |
| 214 | } while ((netxen_get_gb_mii_mgmt_busy(status)) |
| 215 | && (timeout++ < NETXEN_NIU_PHY_WAITMAX)); |
| 216 | |
| 217 | if (timeout < NETXEN_NIU_PHY_WAITMAX) |
| 218 | result = 0; |
| 219 | else |
| 220 | result = -EIO; |
| 221 | |
| 222 | /* restore the state of port 0 MAC in case we tampered with it */ |
| 223 | if (restore) |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 224 | if (NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(0), mac_cfg0)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 225 | return -EIO; |
| 226 | |
| 227 | return result; |
| 228 | } |
| 229 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 230 | int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 231 | { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 232 | NXWR32(adapter, NETXEN_NIU_INT_MASK, 0x3f); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 233 | return 0; |
| 234 | } |
| 235 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 236 | int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 237 | { |
| 238 | int result = 0; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 239 | __u32 enable = 0; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 240 | netxen_set_phy_int_link_status_changed(enable); |
| 241 | netxen_set_phy_int_autoneg_completed(enable); |
| 242 | netxen_set_phy_int_speed_changed(enable); |
| 243 | |
| 244 | if (0 != |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 245 | netxen_niu_gbe_phy_write(adapter, |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 246 | NETXEN_NIU_GB_MII_MGMT_ADDR_INT_ENABLE, |
| 247 | enable)) |
| 248 | result = -EIO; |
| 249 | |
| 250 | return result; |
| 251 | } |
| 252 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 253 | int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 254 | { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 255 | NXWR32(adapter, NETXEN_NIU_INT_MASK, 0x7f); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 256 | return 0; |
| 257 | } |
| 258 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 259 | int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 260 | { |
| 261 | int result = 0; |
| 262 | if (0 != |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 263 | netxen_niu_gbe_phy_write(adapter, |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 264 | NETXEN_NIU_GB_MII_MGMT_ADDR_INT_ENABLE, 0)) |
| 265 | result = -EIO; |
| 266 | |
| 267 | return result; |
| 268 | } |
| 269 | |
Adrian Bunk | 993fb90 | 2007-11-05 18:07:31 +0100 | [diff] [blame] | 270 | static int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 271 | { |
| 272 | int result = 0; |
| 273 | if (0 != |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 274 | netxen_niu_gbe_phy_write(adapter, |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 275 | NETXEN_NIU_GB_MII_MGMT_ADDR_INT_STATUS, |
| 276 | -EIO)) |
| 277 | result = -EIO; |
| 278 | |
| 279 | return result; |
| 280 | } |
| 281 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 282 | /* |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 283 | * netxen_niu_gbe_set_mii_mode- Set 10/100 Mbit Mode for GbE MAC |
| 284 | * |
| 285 | */ |
Adrian Bunk | 993fb90 | 2007-11-05 18:07:31 +0100 | [diff] [blame] | 286 | static void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, |
| 287 | int port, long enable) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 288 | { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 289 | NXWR32(adapter, NETXEN_NIU_MODE, 0x2); |
| 290 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x80000000); |
| 291 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x0000f0025); |
| 292 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_1(port), 0xf1ff); |
| 293 | NXWR32(adapter, NETXEN_NIU_GB0_GMII_MODE + (port << 3), 0); |
| 294 | NXWR32(adapter, NETXEN_NIU_GB0_MII_MODE + (port << 3), 1); |
| 295 | NXWR32(adapter, (NETXEN_NIU_GB0_HALF_DUPLEX + port * 4), 0); |
| 296 | NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_CONFIG(port), 0x7); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 297 | |
| 298 | if (enable) { |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 299 | /* |
| 300 | * Do NOT enable flow control until a suitable solution for |
| 301 | * shutting down pause frames is found. |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 302 | */ |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 303 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x5); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 304 | } |
| 305 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 306 | if (netxen_niu_gbe_enable_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 307 | printk(KERN_ERR "ERROR enabling PHY interrupts\n"); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 308 | if (netxen_niu_gbe_clear_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 309 | printk(KERN_ERR "ERROR clearing PHY interrupts\n"); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 310 | } |
| 311 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 312 | /* |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 313 | * netxen_niu_gbe_set_gmii_mode- Set GbE Mode for GbE MAC |
| 314 | */ |
Adrian Bunk | 993fb90 | 2007-11-05 18:07:31 +0100 | [diff] [blame] | 315 | static void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, |
| 316 | int port, long enable) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 317 | { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 318 | NXWR32(adapter, NETXEN_NIU_MODE, 0x2); |
| 319 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x80000000); |
| 320 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x0000f0025); |
| 321 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_1(port), 0xf2ff); |
| 322 | NXWR32(adapter, NETXEN_NIU_GB0_MII_MODE + (port << 3), 0); |
| 323 | NXWR32(adapter, NETXEN_NIU_GB0_GMII_MODE + (port << 3), 1); |
| 324 | NXWR32(adapter, (NETXEN_NIU_GB0_HALF_DUPLEX + port * 4), 0); |
| 325 | NXWR32(adapter, NETXEN_NIU_GB_MII_MGMT_CONFIG(port), 0x7); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 326 | |
| 327 | if (enable) { |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 328 | /* |
| 329 | * Do NOT enable flow control until a suitable solution for |
| 330 | * shutting down pause frames is found. |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 331 | */ |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 332 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), 0x5); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 333 | } |
| 334 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 335 | if (netxen_niu_gbe_enable_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 336 | printk(KERN_ERR "ERROR enabling PHY interrupts\n"); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 337 | if (netxen_niu_gbe_clear_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 338 | printk(KERN_ERR "ERROR clearing PHY interrupts\n"); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | int netxen_niu_gbe_init_port(struct netxen_adapter *adapter, int port) |
| 342 | { |
| 343 | int result = 0; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 344 | __u32 status; |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 345 | |
| 346 | if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) |
| 347 | return 0; |
| 348 | |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 349 | if (adapter->disable_phy_interrupts) |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 350 | adapter->disable_phy_interrupts(adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 351 | mdelay(2); |
| 352 | |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 353 | if (0 == netxen_niu_gbe_phy_read(adapter, |
| 354 | NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS, &status)) { |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 355 | if (netxen_get_phy_link(status)) { |
| 356 | if (netxen_get_phy_speed(status) == 2) { |
| 357 | netxen_niu_gbe_set_gmii_mode(adapter, port, 1); |
| 358 | } else if ((netxen_get_phy_speed(status) == 1) |
| 359 | || (netxen_get_phy_speed(status) == 0)) { |
| 360 | netxen_niu_gbe_set_mii_mode(adapter, port, 1); |
| 361 | } else { |
| 362 | result = -1; |
| 363 | } |
| 364 | |
| 365 | } else { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 366 | /* |
| 367 | * We don't have link. Cable must be unconnected. |
| 368 | * Enable phy interrupts so we take action when |
| 369 | * plugged in. |
| 370 | */ |
| 371 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 372 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 373 | NETXEN_GB_MAC_SOFT_RESET); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 374 | NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), |
| 375 | NETXEN_GB_MAC_RESET_PROT_BLK | |
| 376 | NETXEN_GB_MAC_ENABLE_TX_RX | |
| 377 | NETXEN_GB_MAC_PAUSED_FRMS); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 378 | if (netxen_niu_gbe_clear_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 379 | printk(KERN_ERR |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 380 | "ERROR clearing PHY interrupts\n"); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 381 | if (netxen_niu_gbe_enable_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 382 | printk(KERN_ERR |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 383 | "ERROR enabling PHY interrupts\n"); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 384 | if (netxen_niu_gbe_clear_phy_interrupts(adapter)) |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 385 | printk(KERN_ERR |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 386 | "ERROR clearing PHY interrupts\n"); |
| 387 | result = -1; |
| 388 | } |
| 389 | } else { |
| 390 | result = -EIO; |
| 391 | } |
| 392 | return result; |
| 393 | } |
| 394 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 395 | int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port) |
| 396 | { |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 397 | if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) { |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 398 | NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447); |
| 399 | NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5); |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 400 | } |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 401 | |
| 402 | return 0; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 403 | } |
| 404 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 405 | /* Disable a GbE interface */ |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 406 | int netxen_niu_disable_gbe_port(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 407 | { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 408 | __u32 mac_cfg0; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 409 | u32 port = adapter->physical_port; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 410 | |
Dhananjay Phadke | 24a7a45 | 2008-08-01 03:14:55 -0700 | [diff] [blame] | 411 | if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) |
| 412 | return 0; |
| 413 | |
Bill Nottingham | 287aa83 | 2007-05-30 03:59:02 -0400 | [diff] [blame] | 414 | if (port > NETXEN_NIU_MAX_GBE_PORTS) |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 415 | return -EINVAL; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 416 | mac_cfg0 = 0; |
| 417 | netxen_gb_soft_reset(mac_cfg0); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 418 | if (NXWR32(adapter, NETXEN_NIU_GB_MAC_CONFIG_0(port), mac_cfg0)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 419 | return -EIO; |
| 420 | return 0; |
| 421 | } |
| 422 | |
| 423 | /* Disable an XG interface */ |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 424 | int netxen_niu_disable_xg_port(struct netxen_adapter *adapter) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 425 | { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 426 | __u32 mac_cfg; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 427 | u32 port = adapter->physical_port; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 428 | |
Dhananjay Phadke | 24a7a45 | 2008-08-01 03:14:55 -0700 | [diff] [blame] | 429 | if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) |
| 430 | return 0; |
| 431 | |
dhananjay@netxen.com | 72b0a7a | 2007-12-26 10:23:56 -0800 | [diff] [blame] | 432 | if (port > NETXEN_NIU_MAX_XG_PORTS) |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 433 | return -EINVAL; |
dhananjay@netxen.com | 72b0a7a | 2007-12-26 10:23:56 -0800 | [diff] [blame] | 434 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 435 | mac_cfg = 0; |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 436 | if (NXWR32(adapter, |
| 437 | NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 438 | return -EIO; |
| 439 | return 0; |
| 440 | } |
| 441 | |
| 442 | /* Set promiscuous mode for a GbE interface */ |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 443 | int netxen_niu_set_promiscuous_mode(struct netxen_adapter *adapter, |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 444 | u32 mode) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 445 | { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 446 | __u32 reg; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 447 | u32 port = adapter->physical_port; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 448 | |
Bill Nottingham | 287aa83 | 2007-05-30 03:59:02 -0400 | [diff] [blame] | 449 | if (port > NETXEN_NIU_MAX_GBE_PORTS) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 450 | return -EINVAL; |
| 451 | |
| 452 | /* save previous contents */ |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 453 | reg = NXRD32(adapter, NETXEN_NIU_GB_DROP_WRONGADDR); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 454 | if (mode == NETXEN_NIU_PROMISC_MODE) { |
| 455 | switch (port) { |
| 456 | case 0: |
| 457 | netxen_clear_gb_drop_gb0(reg); |
| 458 | break; |
| 459 | case 1: |
| 460 | netxen_clear_gb_drop_gb1(reg); |
| 461 | break; |
| 462 | case 2: |
| 463 | netxen_clear_gb_drop_gb2(reg); |
| 464 | break; |
| 465 | case 3: |
| 466 | netxen_clear_gb_drop_gb3(reg); |
| 467 | break; |
| 468 | default: |
| 469 | return -EIO; |
| 470 | } |
| 471 | } else { |
| 472 | switch (port) { |
| 473 | case 0: |
| 474 | netxen_set_gb_drop_gb0(reg); |
| 475 | break; |
| 476 | case 1: |
| 477 | netxen_set_gb_drop_gb1(reg); |
| 478 | break; |
| 479 | case 2: |
| 480 | netxen_set_gb_drop_gb2(reg); |
| 481 | break; |
| 482 | case 3: |
| 483 | netxen_set_gb_drop_gb3(reg); |
| 484 | break; |
| 485 | default: |
| 486 | return -EIO; |
| 487 | } |
| 488 | } |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 489 | if (NXWR32(adapter, NETXEN_NIU_GB_DROP_WRONGADDR, reg)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 490 | return -EIO; |
| 491 | return 0; |
| 492 | } |
| 493 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 494 | int netxen_niu_xg_set_promiscuous_mode(struct netxen_adapter *adapter, |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 495 | u32 mode) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 496 | { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 497 | __u32 reg; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 498 | u32 port = adapter->physical_port; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 499 | |
Bill Nottingham | 287aa83 | 2007-05-30 03:59:02 -0400 | [diff] [blame] | 500 | if (port > NETXEN_NIU_MAX_XG_PORTS) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 501 | return -EINVAL; |
| 502 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 503 | reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port)); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 504 | if (mode == NETXEN_NIU_PROMISC_MODE) |
| 505 | reg = (reg | 0x2000UL); |
| 506 | else |
| 507 | reg = (reg & ~0x2000UL); |
| 508 | |
Dhananjay Phadke | 623621b | 2008-07-21 19:44:01 -0700 | [diff] [blame] | 509 | if (mode == NETXEN_NIU_ALLMULTI_MODE) |
| 510 | reg = (reg | 0x1000UL); |
| 511 | else |
| 512 | reg = (reg & ~0x1000UL); |
| 513 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 514 | NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 515 | |
| 516 | return 0; |
| 517 | } |
Dhananjay Phadke | 3d0a3cc | 2009-05-05 19:05:08 +0000 | [diff] [blame] | 518 | |
| 519 | int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr) |
| 520 | { |
| 521 | u32 mac_hi, mac_lo; |
| 522 | u32 reg_hi, reg_lo; |
| 523 | |
| 524 | u8 phy = adapter->physical_port; |
| 525 | u8 phy_count = (adapter->ahw.port_type == NETXEN_NIC_XGBE) ? |
| 526 | NETXEN_NIU_MAX_XG_PORTS : NETXEN_NIU_MAX_GBE_PORTS; |
| 527 | |
| 528 | if (phy >= phy_count) |
| 529 | return -EINVAL; |
| 530 | |
| 531 | mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24); |
| 532 | mac_hi = addr[2] | ((u32)addr[3] << 8) | |
| 533 | ((u32)addr[4] << 16) | ((u32)addr[5] << 24); |
| 534 | |
| 535 | if (adapter->ahw.port_type == NETXEN_NIC_XGBE) { |
| 536 | reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy); |
| 537 | reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy); |
| 538 | } else { |
| 539 | reg_lo = NETXEN_NIU_GB_STATION_ADDR_1(phy); |
| 540 | reg_hi = NETXEN_NIU_GB_STATION_ADDR_0(phy); |
| 541 | } |
| 542 | |
| 543 | /* write twice to flush */ |
| 544 | if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi)) |
| 545 | return -EIO; |
| 546 | if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi)) |
| 547 | return -EIO; |
| 548 | |
| 549 | return 0; |
| 550 | } |