blob: 6b3cad8298854f356e85d268c53e7dc3cd7ee122 [file] [log] [blame]
David Lopoaa69a802008-11-17 14:14:51 -08001/*
2 * ci13xxx_udc.h - structures, registers, and macros MIPS USB IP core
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Description: MIPS USB IP core family device controller
13 * Structures, registers and logging macros
14 */
15
16#ifndef _CI13XXX_h_
17#define _CI13XXX_h_
18
19/******************************************************************************
20 * DEFINE
21 *****************************************************************************/
Artem Leonenko0a313c42010-12-14 23:47:06 -080022#define CI13XXX_PAGE_SIZE 4096ul /* page size for TD's */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +053023#define ENDPT_MAX (32)
David Lopoaa69a802008-11-17 14:14:51 -080024#define CTRL_PAYLOAD_MAX (64)
25#define RX (0) /* similar to USB_DIR_OUT but can be used as an index */
26#define TX (1) /* similar to USB_DIR_IN but can be used as an index */
27
Ofir Cohena1c2a872011-12-14 10:26:34 +020028/* UDC private data:
29 * 16MSb - Vendor ID | 16 LSb Vendor private data
30 */
31#define CI13XX_REQ_VENDOR_ID(id) (id & 0xFFFF0000UL)
32
Ido Shayevitzd1cb16c2012-03-28 18:57:47 +020033#define MSM_ETD_TYPE BIT(1)
34#define MSM_EP_PIPE_ID_RESET_VAL 0x1F001F
Ofir Cohena1c2a872011-12-14 10:26:34 +020035
David Lopoaa69a802008-11-17 14:14:51 -080036/******************************************************************************
37 * STRUCTURES
38 *****************************************************************************/
39/* DMA layout of transfer descriptors */
40struct ci13xxx_td {
41 /* 0 */
42 u32 next;
43#define TD_TERMINATE BIT(0)
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +053044#define TD_ADDR_MASK (0xFFFFFFEUL << 5)
David Lopoaa69a802008-11-17 14:14:51 -080045 /* 1 */
46 u32 token;
47#define TD_STATUS (0x00FFUL << 0)
48#define TD_STATUS_TR_ERR BIT(3)
49#define TD_STATUS_DT_ERR BIT(5)
50#define TD_STATUS_HALTED BIT(6)
51#define TD_STATUS_ACTIVE BIT(7)
52#define TD_MULTO (0x0003UL << 10)
53#define TD_IOC BIT(15)
54#define TD_TOTAL_BYTES (0x7FFFUL << 16)
55 /* 2 */
56 u32 page[5];
57#define TD_CURR_OFFSET (0x0FFFUL << 0)
58#define TD_FRAME_NUM (0x07FFUL << 0)
59#define TD_RESERVED_MASK (0x0FFFUL << 0)
60} __attribute__ ((packed));
61
62/* DMA layout of queue heads */
63struct ci13xxx_qh {
64 /* 0 */
65 u32 cap;
66#define QH_IOS BIT(15)
67#define QH_MAX_PKT (0x07FFUL << 16)
68#define QH_ZLT BIT(29)
69#define QH_MULT (0x0003UL << 30)
Vijayavardhan Vennapusa153be582012-10-05 15:36:59 +053070#define QH_MULT_SHIFT 11
David Lopoaa69a802008-11-17 14:14:51 -080071 /* 1 */
72 u32 curr;
73 /* 2 - 8 */
74 struct ci13xxx_td td;
75 /* 9 */
76 u32 RESERVED;
77 struct usb_ctrlrequest setup;
78} __attribute__ ((packed));
79
80/* Extension of usb_request */
81struct ci13xxx_req {
82 struct usb_request req;
83 unsigned map;
84 struct list_head queue;
85 struct ci13xxx_td *ptr;
86 dma_addr_t dma;
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +053087 struct ci13xxx_td *zptr;
88 dma_addr_t zdma;
David Lopoaa69a802008-11-17 14:14:51 -080089};
90
91/* Extension of usb_ep */
92struct ci13xxx_ep {
93 struct usb_ep ep;
94 const struct usb_endpoint_descriptor *desc;
95 u8 dir;
96 u8 num;
97 u8 type;
98 char name[16];
99 struct {
100 struct list_head queue;
101 struct ci13xxx_qh *ptr;
102 dma_addr_t dma;
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530103 } qh;
David Lopoaa69a802008-11-17 14:14:51 -0800104 int wedge;
105
106 /* global resources */
107 spinlock_t *lock;
108 struct device *device;
109 struct dma_pool *td_pool;
Anji jonnala6fb918c2011-10-21 17:54:21 +0530110 unsigned long dTD_update_fail_count;
Vijayavardhan Vennapusa9e4a5052012-10-03 13:14:06 +0530111 unsigned long prime_fail_count;
112 int prime_timer_count;
113 struct timer_list prime_timer;
David Lopoaa69a802008-11-17 14:14:51 -0800114};
115
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530116struct ci13xxx;
117struct ci13xxx_udc_driver {
118 const char *name;
119 unsigned long flags;
120#define CI13XXX_REGS_SHARED BIT(0)
121#define CI13XXX_REQUIRE_TRANSCEIVER BIT(1)
122#define CI13XXX_PULLUP_ON_VBUS BIT(2)
123#define CI13XXX_DISABLE_STREAMING BIT(3)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700124#define CI13XXX_ZERO_ITC BIT(4)
Vijayavardhan Vennapusad450cb02012-02-25 14:35:26 +0530125#define CI13XXX_IS_OTG BIT(5)
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530126
Amit Blay725cdeb2012-04-30 14:20:56 +0300127#define CI13XXX_CONTROLLER_RESET_EVENT 0
128#define CI13XXX_CONTROLLER_CONNECT_EVENT 1
129#define CI13XXX_CONTROLLER_SUSPEND_EVENT 2
130#define CI13XXX_CONTROLLER_REMOTE_WAKEUP_EVENT 3
Amit Blay9b033682012-05-24 16:59:23 +0300131#define CI13XXX_CONTROLLER_RESUME_EVENT 4
132#define CI13XXX_CONTROLLER_DISCONNECT_EVENT 5
Ido Shayevitzab601632012-09-16 15:11:26 +0300133#define CI13XXX_CONTROLLER_UDC_STARTED_EVENT 6
134
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530135 void (*notify_event) (struct ci13xxx *udc, unsigned event);
136};
137
David Lopoaa69a802008-11-17 14:14:51 -0800138/* CI13XXX UDC descriptor & global resources */
139struct ci13xxx {
140 spinlock_t *lock; /* ctrl register bank access */
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530141 void __iomem *regs; /* registers address space */
David Lopoaa69a802008-11-17 14:14:51 -0800142
143 struct dma_pool *qh_pool; /* DMA pool for queue heads */
144 struct dma_pool *td_pool; /* DMA pool for transfer descs */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530145 struct usb_request *status; /* ep0 status request */
David Lopoaa69a802008-11-17 14:14:51 -0800146
147 struct usb_gadget gadget; /* USB slave device */
148 struct ci13xxx_ep ci13xxx_ep[ENDPT_MAX]; /* extended endpts */
Pavankumar Kondetica9cfea2011-01-11 09:19:22 +0530149 u32 ep0_dir; /* ep0 direction */
150#define ep0out ci13xxx_ep[0]
Marc Kleine-Buddedd39c352011-10-10 18:38:10 +0200151#define ep0in ci13xxx_ep[hw_ep_max / 2]
Pavankumar Kondetie2b61c12011-02-18 17:43:17 +0530152 u8 remote_wakeup; /* Is remote wakeup feature
153 enabled by the host? */
154 u8 suspended; /* suspended by the host */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155 u8 configured; /* is device configured */
Pavankumar Kondeti541cace2011-02-18 17:43:18 +0530156 u8 test_mode; /* the selected test mode */
David Lopoaa69a802008-11-17 14:14:51 -0800157
Amit Blayfd075dd2012-06-26 13:12:50 +0300158 struct delayed_work rw_work; /* remote wakeup delayed work */
David Lopoaa69a802008-11-17 14:14:51 -0800159 struct usb_gadget_driver *driver; /* 3rd party gadget driver */
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530160 struct ci13xxx_udc_driver *udc_driver; /* device controller driver */
161 int vbus_active; /* is VBUS active */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 int softconnect; /* is pull-up enable allowed */
Anji jonnala6fb918c2011-10-21 17:54:21 +0530163 unsigned long dTD_update_fail_count;
Heikki Krogerus86753812012-02-13 13:24:02 +0200164 struct usb_phy *transceiver; /* Transceiver struct */
David Lopoaa69a802008-11-17 14:14:51 -0800165};
166
Ido Shayevitz4314d1e2012-06-26 15:21:09 +0300167struct ci13xxx_platform_data {
168 u8 usb_core_id;
169 void *prv_data;
170};
171
David Lopoaa69a802008-11-17 14:14:51 -0800172/******************************************************************************
173 * REGISTERS
174 *****************************************************************************/
175/* register size */
176#define REG_BITS (32)
177
178/* HCCPARAMS */
179#define HCCPARAMS_LEN BIT(17)
180
181/* DCCPARAMS */
182#define DCCPARAMS_DEN (0x1F << 0)
183#define DCCPARAMS_DC BIT(7)
184
185/* TESTMODE */
186#define TESTMODE_FORCE BIT(0)
187
188/* USBCMD */
189#define USBCMD_RS BIT(0)
190#define USBCMD_RST BIT(1)
191#define USBCMD_SUTW BIT(13)
Pavankumar Kondeti0e6ca192011-02-18 17:43:16 +0530192#define USBCMD_ATDTW BIT(14)
David Lopoaa69a802008-11-17 14:14:51 -0800193
194/* USBSTS & USBINTR */
195#define USBi_UI BIT(0)
196#define USBi_UEI BIT(1)
197#define USBi_PCI BIT(2)
198#define USBi_URI BIT(6)
199#define USBi_SLI BIT(8)
200
201/* DEVICEADDR */
202#define DEVICEADDR_USBADRA BIT(24)
203#define DEVICEADDR_USBADR (0x7FUL << 25)
204
205/* PORTSC */
Pavankumar Kondetie2b61c12011-02-18 17:43:17 +0530206#define PORTSC_FPR BIT(6)
David Lopoaa69a802008-11-17 14:14:51 -0800207#define PORTSC_SUSP BIT(7)
208#define PORTSC_HSP BIT(9)
209#define PORTSC_PTC (0x0FUL << 16)
210
211/* DEVLC */
212#define DEVLC_PSPD (0x03UL << 25)
213#define DEVLC_PSPD_HS (0x02UL << 25)
214
215/* USBMODE */
216#define USBMODE_CM (0x03UL << 0)
217#define USBMODE_CM_IDLE (0x00UL << 0)
218#define USBMODE_CM_DEVICE (0x02UL << 0)
219#define USBMODE_CM_HOST (0x03UL << 0)
220#define USBMODE_SLOM BIT(3)
Pavankumar Kondetif01ef572010-12-07 17:54:02 +0530221#define USBMODE_SDIS BIT(4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222#define USBCMD_ITC(n) (n << 16) /* n = 0, 1, 2, 4, 8, 16, 32, 64 */
223#define USBCMD_ITC_MASK (0xFF << 16)
David Lopoaa69a802008-11-17 14:14:51 -0800224
225/* ENDPTCTRL */
226#define ENDPTCTRL_RXS BIT(0)
227#define ENDPTCTRL_RXT (0x03UL << 2)
228#define ENDPTCTRL_RXR BIT(6) /* reserved for port 0 */
229#define ENDPTCTRL_RXE BIT(7)
230#define ENDPTCTRL_TXS BIT(16)
231#define ENDPTCTRL_TXT (0x03UL << 18)
232#define ENDPTCTRL_TXR BIT(22) /* reserved for port 0 */
233#define ENDPTCTRL_TXE BIT(23)
234
235/******************************************************************************
236 * LOGGING
237 *****************************************************************************/
238#define ci13xxx_printk(level, format, args...) \
239do { \
240 if (_udc == NULL) \
241 printk(level "[%s] " format "\n", __func__, ## args); \
242 else \
243 dev_printk(level, _udc->gadget.dev.parent, \
244 "[%s] " format "\n", __func__, ## args); \
245} while (0)
246
Ofir Cohen06789f12012-01-16 09:43:13 +0200247#ifndef err
David Lopoaa69a802008-11-17 14:14:51 -0800248#define err(format, args...) ci13xxx_printk(KERN_ERR, format, ## args)
Ofir Cohen06789f12012-01-16 09:43:13 +0200249#endif
250
David Lopoaa69a802008-11-17 14:14:51 -0800251#define warn(format, args...) ci13xxx_printk(KERN_WARNING, format, ## args)
252#define info(format, args...) ci13xxx_printk(KERN_INFO, format, ## args)
253
254#ifdef TRACE
255#define trace(format, args...) ci13xxx_printk(KERN_DEBUG, format, ## args)
256#define dbg_trace(format, args...) dev_dbg(dev, format, ##args)
257#else
258#define trace(format, args...) do {} while (0)
259#define dbg_trace(format, args...) do {} while (0)
260#endif
261
262#endif /* _CI13XXX_h_ */