blob: f85a576c72d1d8b3a702929c4dbf5c3f89bc7f79 [file] [log] [blame]
Gilad Avidov289d0fc2012-08-08 14:06:24 -06001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kenneth Heitke65a5ad22012-02-08 14:00:04 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/io.h>
18#include <linux/kernel.h>
19#include <linux/platform_device.h>
20#include <linux/slab.h>
21#include <linux/spmi.h>
22#include <linux/of.h>
23#include <linux/interrupt.h>
24#include <linux/of_spmi.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070025#include <linux/module.h>
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -070026#include <linux/seq_file.h>
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070027#include <mach/qpnp-int.h>
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -070028#include "spmi-dbgfs.h"
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070029
30#define SPMI_PMIC_ARB_NAME "spmi_pmic_arb"
31
32/* PMIC Arbiter configuration registers */
33#define PMIC_ARB_VERSION 0x0000
34#define PMIC_ARB_INT_EN 0x0004
35
36/* PMIC Arbiter channel registers */
37#define PMIC_ARB_CMD(N) (0x0800 + (0x80 * (N)))
38#define PMIC_ARB_CONFIG(N) (0x0804 + (0x80 * (N)))
39#define PMIC_ARB_STATUS(N) (0x0808 + (0x80 * (N)))
40#define PMIC_ARB_WDATA0(N) (0x0810 + (0x80 * (N)))
41#define PMIC_ARB_WDATA1(N) (0x0814 + (0x80 * (N)))
42#define PMIC_ARB_RDATA0(N) (0x0818 + (0x80 * (N)))
43#define PMIC_ARB_RDATA1(N) (0x081C + (0x80 * (N)))
44
45/* Interrupt Controller */
46#define SPMI_PIC_OWNER_ACC_STATUS(M, N) (0x0000 + ((32 * (M)) + (4 * (N))))
47#define SPMI_PIC_ACC_ENABLE(N) (0x0200 + (4 * (N)))
48#define SPMI_PIC_IRQ_STATUS(N) (0x0600 + (4 * (N)))
49#define SPMI_PIC_IRQ_CLEAR(N) (0x0A00 + (4 * (N)))
50
Kenneth Heitke366b8a42012-12-18 13:51:37 -070051/* Mapping Table */
52#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
53#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
54#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
55#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
56#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
57#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
58
59#define SPMI_MAPPING_TABLE_LEN 255
60#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
61
62/* Ownership Table */
63#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
64#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
65
Kenneth Heitke65a5ad22012-02-08 14:00:04 -070066/* Channel Status fields */
67enum pmic_arb_chnl_status {
68 PMIC_ARB_STATUS_DONE = (1 << 0),
69 PMIC_ARB_STATUS_FAILURE = (1 << 1),
70 PMIC_ARB_STATUS_DENIED = (1 << 2),
71 PMIC_ARB_STATUS_DROPPED = (1 << 3),
72};
73
74/* Command register fields */
75#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
76
77/* Command Opcodes */
78enum pmic_arb_cmd_op_code {
79 PMIC_ARB_OP_EXT_WRITEL = 0,
80 PMIC_ARB_OP_EXT_READL = 1,
81 PMIC_ARB_OP_EXT_WRITE = 2,
82 PMIC_ARB_OP_RESET = 3,
83 PMIC_ARB_OP_SLEEP = 4,
84 PMIC_ARB_OP_SHUTDOWN = 5,
85 PMIC_ARB_OP_WAKEUP = 6,
86 PMIC_ARB_OP_AUTHENTICATE = 7,
87 PMIC_ARB_OP_MSTR_READ = 8,
88 PMIC_ARB_OP_MSTR_WRITE = 9,
89 PMIC_ARB_OP_EXT_READ = 13,
90 PMIC_ARB_OP_WRITE = 14,
91 PMIC_ARB_OP_READ = 15,
92 PMIC_ARB_OP_ZERO_WRITE = 16,
93};
94
95/* Maximum number of support PMIC peripherals */
96#define PMIC_ARB_MAX_PERIPHS 256
97#define PMIC_ARB_PERIPH_ID_VALID (1 << 15)
98#define PMIC_ARB_TIMEOUT_US 100
Gilad Avidove0c3f702012-07-12 13:19:12 -060099#define PMIC_ARB_MAX_TRANS_BYTES (8)
Gilad Avidova11c0b52012-02-15 15:30:49 -0700100
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700101#define PMIC_ARB_APID_MASK 0xFF
102#define PMIC_ARB_PPID_MASK 0xFFF
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700103
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700104/* interrupt enable bit */
105#define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
106
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700107/**
108 * base - base address of the PMIC Arbiter core registers.
109 * intr - base address of the SPMI interrupt control registers
110 */
111struct spmi_pmic_arb_dev {
112 struct spmi_controller controller;
113 struct device *dev;
114 struct device *slave;
115 void __iomem *base;
116 void __iomem *intr;
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700117 void __iomem *cnfg;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700118 int pic_irq;
David Collinsbeff3ca2012-09-24 16:21:34 -0700119 bool allow_wakeup;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700120 spinlock_t lock;
121 u8 owner;
122 u8 channel;
123 u8 min_apid;
124 u8 max_apid;
125 u16 periph_id_map[PMIC_ARB_MAX_PERIPHS];
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700126 u32 mapping_table[SPMI_MAPPING_TABLE_LEN];
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700127};
128
129static u32 pmic_arb_read(struct spmi_pmic_arb_dev *dev, u32 offset)
130{
131 u32 val = readl_relaxed(dev->base + offset);
132 pr_debug("address 0x%p, val 0x%x\n", dev->base + offset, val);
133 return val;
134}
135
136static void pmic_arb_write(struct spmi_pmic_arb_dev *dev, u32 offset, u32 val)
137{
138 pr_debug("address 0x%p, val 0x%x\n", dev->base + offset, val);
139 writel_relaxed(val, dev->base + offset);
140}
141
142static int pmic_arb_wait_for_done(struct spmi_pmic_arb_dev *dev)
143{
144 u32 status = 0;
145 u32 timeout = PMIC_ARB_TIMEOUT_US;
146 u32 offset = PMIC_ARB_STATUS(dev->channel);
147
148 while (timeout--) {
149 status = pmic_arb_read(dev, offset);
150
151 if (status & PMIC_ARB_STATUS_DONE) {
152 if (status & PMIC_ARB_STATUS_DENIED) {
153 dev_err(dev->dev,
154 "%s: transaction denied (0x%x)\n",
155 __func__, status);
156 return -EPERM;
157 }
158
159 if (status & PMIC_ARB_STATUS_FAILURE) {
160 dev_err(dev->dev,
161 "%s: transaction failed (0x%x)\n",
162 __func__, status);
163 return -EIO;
164 }
165
166 if (status & PMIC_ARB_STATUS_DROPPED) {
167 dev_err(dev->dev,
168 "%s: transaction dropped (0x%x)\n",
169 __func__, status);
170 return -EIO;
171 }
172
173 return 0;
174 }
175 udelay(1);
176 }
177
178 dev_err(dev->dev, "%s: timeout, status 0x%x\n", __func__, status);
179 return -ETIMEDOUT;
180}
181
Gilad Avidove0c3f702012-07-12 13:19:12 -0600182/**
183 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
184 * @bc byte count -1. range: 0..3
185 * @reg register's address
186 * @buf output parameter, length must be bc+1
187 */
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700188static void pa_read_data(struct spmi_pmic_arb_dev *dev, u8 *buf, u32 reg, u8 bc)
189{
190 u32 data = pmic_arb_read(dev, reg);
Gilad Avidove0c3f702012-07-12 13:19:12 -0600191 memcpy(buf, &data, (bc & 3) + 1);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700192}
193
Gilad Avidove0c3f702012-07-12 13:19:12 -0600194/**
195 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
196 * @bc byte-count -1. range: 0..3
197 * @reg register's address
198 * @buf buffer to write. length must be bc+1
199 */
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700200static void
201pa_write_data(struct spmi_pmic_arb_dev *dev, u8 *buf, u32 reg, u8 bc)
202{
203 u32 data = 0;
Gilad Avidove0c3f702012-07-12 13:19:12 -0600204 memcpy(&data, buf, (bc & 3) + 1);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700205 pmic_arb_write(dev, reg, data);
206}
207
208/* Non-data command */
209static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
210{
211 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
212 unsigned long flags;
213 u32 cmd;
214 int rc;
215
216 pr_debug("op:0x%x sid:%d\n", opc, sid);
217
218 /* Check for valid non-data command */
219 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
220 return -EINVAL;
221
222 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
223
224 spin_lock_irqsave(&pmic_arb->lock, flags);
225 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
226 rc = pmic_arb_wait_for_done(pmic_arb);
227 spin_unlock_irqrestore(&pmic_arb->lock, flags);
228
229 return rc;
230}
231
232static int pmic_arb_read_cmd(struct spmi_controller *ctrl,
233 u8 opc, u8 sid, u16 addr, u8 bc, u8 *buf)
234{
235 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
236 unsigned long flags;
237 u32 cmd;
238 int rc;
239
Gilad Avidove0c3f702012-07-12 13:19:12 -0600240 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
241 dev_err(pmic_arb->dev
242 , "pmic-arb supports 1..%d bytes per trans, but:%d requested"
243 , PMIC_ARB_MAX_TRANS_BYTES, bc+1);
244 return -EINVAL;
245 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700246 pr_debug("op:0x%x sid:%d bc:%d addr:0x%x\n", opc, sid, bc, addr);
247
248 /* Check the opcode */
249 if (opc >= 0x60 && opc <= 0x7F)
250 opc = PMIC_ARB_OP_READ;
251 else if (opc >= 0x20 && opc <= 0x2F)
252 opc = PMIC_ARB_OP_EXT_READ;
253 else if (opc >= 0x38 && opc <= 0x3F)
254 opc = PMIC_ARB_OP_EXT_READL;
255 else
256 return -EINVAL;
257
258 cmd = (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
259
260 spin_lock_irqsave(&pmic_arb->lock, flags);
261 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
262 rc = pmic_arb_wait_for_done(pmic_arb);
263 if (rc)
264 goto done;
265
266 /* Read from FIFO, note 'bc' is actually number of bytes minus 1 */
Gilad Avidove0c3f702012-07-12 13:19:12 -0600267 pa_read_data(pmic_arb, buf, PMIC_ARB_RDATA0(pmic_arb->channel)
268 , min_t(u8, bc, 3));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700269
270 if (bc > 3)
271 pa_read_data(pmic_arb, buf + 4,
Gilad Avidove0c3f702012-07-12 13:19:12 -0600272 PMIC_ARB_RDATA1(pmic_arb->channel), bc - 4);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700273
274done:
275 spin_unlock_irqrestore(&pmic_arb->lock, flags);
276 return rc;
277}
278
279static int pmic_arb_write_cmd(struct spmi_controller *ctrl,
280 u8 opc, u8 sid, u16 addr, u8 bc, u8 *buf)
281{
282 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
283 unsigned long flags;
284 u32 cmd;
285 int rc;
286
Gilad Avidove0c3f702012-07-12 13:19:12 -0600287 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
288 dev_err(pmic_arb->dev
289 , "pmic-arb supports 1..%d bytes per trans, but:%d requested"
290 , PMIC_ARB_MAX_TRANS_BYTES, bc+1);
291 return -EINVAL;
292 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700293 pr_debug("op:0x%x sid:%d bc:%d addr:0x%x\n", opc, sid, bc, addr);
294
295 /* Check the opcode */
296 if (opc >= 0x40 && opc <= 0x5F)
297 opc = PMIC_ARB_OP_WRITE;
298 else if (opc >= 0x00 && opc <= 0x0F)
299 opc = PMIC_ARB_OP_EXT_WRITE;
300 else if (opc >= 0x30 && opc <= 0x37)
301 opc = PMIC_ARB_OP_EXT_WRITEL;
302 else if (opc >= 0x80 && opc <= 0xFF)
303 opc = PMIC_ARB_OP_ZERO_WRITE;
304 else
305 return -EINVAL;
306
307 cmd = (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
308
309 /* Write data to FIFOs */
310 spin_lock_irqsave(&pmic_arb->lock, flags);
Gilad Avidove0c3f702012-07-12 13:19:12 -0600311 pa_write_data(pmic_arb, buf, PMIC_ARB_WDATA0(pmic_arb->channel)
312 , min_t(u8, bc, 3));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700313 if (bc > 3)
314 pa_write_data(pmic_arb, buf + 4,
Gilad Avidove0c3f702012-07-12 13:19:12 -0600315 PMIC_ARB_WDATA1(pmic_arb->channel), bc - 4);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700316
317 /* Start the transaction */
318 pmic_arb_write(pmic_arb, PMIC_ARB_CMD(pmic_arb->channel), cmd);
319 rc = pmic_arb_wait_for_done(pmic_arb);
320 spin_unlock_irqrestore(&pmic_arb->lock, flags);
321
322 return rc;
323}
324
325/* APID to PPID */
326static u16 get_peripheral_id(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
327{
328 return pmic_arb->periph_id_map[apid] & PMIC_ARB_PPID_MASK;
329}
330
331/* APID to PPID, returns valid flag */
332static int is_apid_valid(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
333{
334 return pmic_arb->periph_id_map[apid] & PMIC_ARB_PERIPH_ID_VALID;
335}
336
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700337static u32 search_mapping_table(struct spmi_pmic_arb_dev *pmic_arb, u16 ppid)
338{
339 u32 *mapping_table = pmic_arb->mapping_table;
340 u32 apid = PMIC_ARB_MAX_PERIPHS;
341 int index = 0;
342 u32 data;
343 int i;
344
345 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
346 data = mapping_table[index];
347
348 if (ppid & (1 << SPMI_MAPPING_BIT_INDEX(data))) {
349 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
350 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
351 } else {
352 apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
353 break;
354 }
355 } else {
356 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
357 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
358 } else {
359 apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
360 break;
361 }
362 }
363 }
364
365 return apid;
366}
367
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700368/* PPID to APID */
369static uint32_t map_peripheral_id(struct spmi_pmic_arb_dev *pmic_arb, u16 ppid)
370{
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700371 u32 apid = search_mapping_table(pmic_arb, ppid);
372 u32 old_ppid;
373 u32 owner;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700374
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700375 /* If the apid was found, add it to the lookup table */
376 if (apid < PMIC_ARB_MAX_PERIPHS) {
377 old_ppid = get_peripheral_id(pmic_arb, apid);
378
379 owner = SPMI_OWNERSHIP_PERIPH2OWNER(
380 readl_relaxed(pmic_arb->cnfg +
381 SPMI_OWNERSHIP_TABLE_REG(apid)));
382
383 /* Check ownership */
384 if (owner != pmic_arb->owner) {
385 dev_err(pmic_arb->dev, "PPID 0x%x incorrect owner %d\n",
386 ppid, owner);
387 return PMIC_ARB_MAX_PERIPHS;
388 }
389
390 /* Check if already mapped */
391 if (pmic_arb->periph_id_map[apid] & PMIC_ARB_PERIPH_ID_VALID) {
392 if (ppid != old_ppid) {
393 dev_err(pmic_arb->dev,
394 "PPID 0x%x: APID 0x%x already mapped\n",
395 ppid, apid);
396 return PMIC_ARB_MAX_PERIPHS;
397 }
398 return apid;
399 }
400
401 pmic_arb->periph_id_map[apid] = ppid | PMIC_ARB_PERIPH_ID_VALID;
402
403 if (apid > pmic_arb->max_apid)
404 pmic_arb->max_apid = apid;
405
406 if (apid < pmic_arb->min_apid)
407 pmic_arb->min_apid = apid;
408
409 return apid;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700410 }
411
412 dev_err(pmic_arb->dev, "Unknown ppid 0x%x\n", ppid);
413 return PMIC_ARB_MAX_PERIPHS;
414}
415
416/* Enable interrupt at the PMIC Arbiter PIC */
417static int pmic_arb_pic_enable(struct spmi_controller *ctrl,
418 struct qpnp_irq_spec *spec, uint32_t data)
419{
420 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
421 u8 apid = data & PMIC_ARB_APID_MASK;
422 unsigned long flags;
423 u32 status;
424
425 dev_dbg(pmic_arb->dev, "PIC enable, apid:0x%x, sid:0x%x, pid:0x%x\n",
426 apid, spec->slave, spec->per);
427
428 if (data < pmic_arb->min_apid || data > pmic_arb->max_apid) {
429 dev_err(pmic_arb->dev, "int enable: invalid APID %d\n", data);
430 return -EINVAL;
431 }
432
433 if (!is_apid_valid(pmic_arb, apid)) {
434 dev_err(pmic_arb->dev, "int enable: int not supported\n");
435 return -EINVAL;
436 }
437
438 spin_lock_irqsave(&pmic_arb->lock, flags);
439 status = readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700440 if (!(status & SPMI_PIC_ACC_ENABLE_BIT)) {
441 status = status | SPMI_PIC_ACC_ENABLE_BIT;
442 writel_relaxed(status,
443 pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700444 /* Interrupt needs to be enabled before returning to caller */
445 wmb();
446 }
447 spin_unlock_irqrestore(&pmic_arb->lock, flags);
448 return 0;
449}
450
451/* Disable interrupt at the PMIC Arbiter PIC */
452static int pmic_arb_pic_disable(struct spmi_controller *ctrl,
453 struct qpnp_irq_spec *spec, uint32_t data)
454{
455 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
456 u8 apid = data & PMIC_ARB_APID_MASK;
457 unsigned long flags;
458 u32 status;
459
460 dev_dbg(pmic_arb->dev, "PIC disable, apid:0x%x, sid:0x%x, pid:0x%x\n",
461 apid, spec->slave, spec->per);
462
463 if (data < pmic_arb->min_apid || data > pmic_arb->max_apid) {
464 dev_err(pmic_arb->dev, "int disable: invalid APID %d\n", data);
465 return -EINVAL;
466 }
467
468 if (!is_apid_valid(pmic_arb, apid)) {
469 dev_err(pmic_arb->dev, "int disable: int not supported\n");
470 return -EINVAL;
471 }
472
473 spin_lock_irqsave(&pmic_arb->lock, flags);
474 status = readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700475 if (status & SPMI_PIC_ACC_ENABLE_BIT) {
476 /* clear the enable bit and write */
477 status = status & ~SPMI_PIC_ACC_ENABLE_BIT;
478 writel_relaxed(status,
479 pmic_arb->intr + SPMI_PIC_ACC_ENABLE(apid));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700480 /* Interrupt needs to be disabled before returning to caller */
481 wmb();
482 }
483 spin_unlock_irqrestore(&pmic_arb->lock, flags);
484 return 0;
485}
486
487static irqreturn_t
488periph_interrupt(struct spmi_pmic_arb_dev *pmic_arb, u8 apid)
489{
490 u16 ppid = get_peripheral_id(pmic_arb, apid);
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700491 void __iomem *intr = pmic_arb->intr;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700492 u8 sid = (ppid >> 8) & 0x0F;
493 u8 pid = ppid & 0xFF;
494 u32 status;
495 int i;
496
497 if (!is_apid_valid(pmic_arb, apid)) {
498 dev_err(pmic_arb->dev, "unknown peripheral id 0x%x\n", ppid);
499 /* return IRQ_NONE; */
500 }
501
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700502 status = readl_relaxed(intr + SPMI_PIC_ACC_ENABLE(apid));
503 if (!(status & SPMI_PIC_ACC_ENABLE_BIT)) {
504 /*
505 * All interrupts from this peripheral are disabled
506 * don't bother calling the qpnpint handler
507 */
508 return IRQ_HANDLED;
509 }
510
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700511 /* Read the peripheral specific interrupt bits */
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700512 status = readl_relaxed(intr + SPMI_PIC_IRQ_STATUS(apid));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700513
514 /* Clear the peripheral interrupts */
Abhijeet Dharmapurikar546804b2013-07-24 20:15:36 -0700515 writel_relaxed(status, intr + SPMI_PIC_IRQ_CLEAR(apid));
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700516 /* Interrupt needs to be cleared/acknowledged before exiting ISR */
517 mb();
518
519 dev_dbg(pmic_arb->dev,
520 "interrupt, apid:0x%x, sid:0x%x, pid:0x%x, intr:0x%x\n",
521 apid, sid, pid, status);
522
523 /* Send interrupt notification */
524 for (i = 0; status && i < 8; ++i, status >>= 1) {
525 if (status & 0x1) {
526 struct qpnp_irq_spec irq_spec = {
527 .slave = sid,
528 .per = pid,
529 .irq = i,
530 };
531 qpnpint_handle_irq(&pmic_arb->controller, &irq_spec);
532 }
533 }
534 return IRQ_HANDLED;
535}
536
537/* Peripheral interrupt handler */
538static irqreturn_t pmic_arb_periph_irq(int irq, void *dev_id)
539{
540 struct spmi_pmic_arb_dev *pmic_arb = dev_id;
541 void __iomem *intr = pmic_arb->intr;
542 u8 ee = pmic_arb->owner;
543 u32 ret = IRQ_NONE;
544 u32 status;
545
546 int first = pmic_arb->min_apid >> 5;
547 int last = pmic_arb->max_apid >> 5;
548 int i, j;
549
550 dev_dbg(pmic_arb->dev, "Peripheral interrupt detected\n");
551
552 /* Check the accumulated interrupt status */
553 for (i = first; i <= last; ++i) {
554 status = readl_relaxed(intr + SPMI_PIC_OWNER_ACC_STATUS(ee, i));
555
556 for (j = 0; status && j < 32; ++j, status >>= 1) {
557 if (status & 0x1) {
558 u8 id = (i * 32) + j;
559 ret |= periph_interrupt(pmic_arb, id);
560 }
561 }
562 }
563
564 return ret;
565}
566
567/* Callback to register an APID for specific slave/peripheral */
568static int pmic_arb_intr_priv_data(struct spmi_controller *ctrl,
569 struct qpnp_irq_spec *spec, uint32_t *data)
570{
571 struct spmi_pmic_arb_dev *pmic_arb = spmi_get_ctrldata(ctrl);
572 u16 ppid = ((spec->slave & 0x0F) << 8) | (spec->per & 0xFF);
573 *data = map_peripheral_id(pmic_arb, ppid);
574 return 0;
575}
576
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -0700577static int pmic_arb_mapping_data_show(struct seq_file *file, void *unused)
578{
579 struct spmi_pmic_arb_dev *pmic_arb = file->private;
580 int first = pmic_arb->min_apid;
581 int last = pmic_arb->max_apid;
582 int i;
583
584 for (i = first; i <= last; ++i) {
585 if (!is_apid_valid(pmic_arb, i))
586 continue;
587
588 seq_printf(file, "APID 0x%.2x = PPID 0x%.3x. Enabled:%d\n",
589 i, get_peripheral_id(pmic_arb, i),
590 readl_relaxed(pmic_arb->intr + SPMI_PIC_ACC_ENABLE(i)));
591 }
592
593 return 0;
594}
595
596static int pmic_arb_mapping_data_open(struct inode *inode, struct file *file)
597{
598 return single_open(file, pmic_arb_mapping_data_show, inode->i_private);
599}
600
601static const struct file_operations pmic_arb_dfs_fops = {
602 .open = pmic_arb_mapping_data_open,
603 .read = seq_read,
604 .llseek = seq_lseek,
605 .release = seq_release,
606};
607
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700608static int __devinit
609spmi_pmic_arb_get_property(struct platform_device *pdev, char *pname, u32 *prop)
610{
611 int ret = of_property_read_u32(pdev->dev.of_node, pname, prop);
612
613 if (ret)
614 dev_err(&pdev->dev, "missing property: %s\n", pname);
615 else
616 pr_debug("%s = 0x%x\n", pname, *prop);
617
618 return ret;
619}
620
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700621static struct qpnp_local_int spmi_pmic_arb_intr_cb = {
622 .mask = pmic_arb_pic_disable,
623 .unmask = pmic_arb_pic_enable,
624 .register_priv_data = pmic_arb_intr_priv_data,
625};
626
627static int __devinit spmi_pmic_arb_probe(struct platform_device *pdev)
628{
629 struct spmi_pmic_arb_dev *pmic_arb;
630 struct resource *mem_res;
631 u32 cell_index;
632 u32 prop;
633 int ret = 0;
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700634 int i;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700635
636 pr_debug("SPMI PMIC Arbiter\n");
637
638 pmic_arb = devm_kzalloc(&pdev->dev,
639 sizeof(struct spmi_pmic_arb_dev), GFP_KERNEL);
640 if (!pmic_arb) {
641 dev_err(&pdev->dev, "can not allocate pmic_arb data\n");
642 return -ENOMEM;
643 }
644
Gilad Avidov289d0fc2012-08-08 14:06:24 -0600645 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700646 if (!mem_res) {
647 dev_err(&pdev->dev, "missing base memory resource\n");
648 return -ENODEV;
649 }
650
651 pmic_arb->base = devm_ioremap(&pdev->dev,
652 mem_res->start, resource_size(mem_res));
653 if (!pmic_arb->base) {
654 dev_err(&pdev->dev, "ioremap of 'base' failed\n");
655 return -ENOMEM;
656 }
657
Gilad Avidov289d0fc2012-08-08 14:06:24 -0600658 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700659 if (!mem_res) {
660 dev_err(&pdev->dev, "missing mem resource (interrupts)\n");
661 return -ENODEV;
662 }
663
664 pmic_arb->intr = devm_ioremap(&pdev->dev,
665 mem_res->start, resource_size(mem_res));
666 if (!pmic_arb->intr) {
667 dev_err(&pdev->dev, "ioremap of 'intr' failed\n");
668 return -ENOMEM;
669 }
670
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700671 mem_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
672 if (!mem_res) {
673 dev_err(&pdev->dev, "missing mem resource (configuration)\n");
674 return -ENODEV;
675 }
676
677 pmic_arb->cnfg = devm_ioremap(&pdev->dev,
678 mem_res->start, resource_size(mem_res));
679 if (!pmic_arb->cnfg) {
680 dev_err(&pdev->dev, "ioremap of 'cnfg' failed\n");
681 return -ENOMEM;
682 }
683
684 for (i = 0; i < ARRAY_SIZE(pmic_arb->mapping_table); ++i)
685 pmic_arb->mapping_table[i] = readl_relaxed(
686 pmic_arb->cnfg + SPMI_MAPPING_TABLE_REG(i));
687
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700688 pmic_arb->pic_irq = platform_get_irq(pdev, 0);
689 if (!pmic_arb->pic_irq) {
690 dev_err(&pdev->dev, "missing IRQ resource\n");
691 return -ENODEV;
692 }
693
694 ret = devm_request_irq(&pdev->dev, pmic_arb->pic_irq,
695 pmic_arb_periph_irq, IRQF_TRIGGER_HIGH, pdev->name, pmic_arb);
696 if (ret) {
697 dev_err(&pdev->dev, "request IRQ failed\n");
698 return ret;
699 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700700
701 /* Get properties from the device tree */
702 ret = spmi_pmic_arb_get_property(pdev, "cell-index", &cell_index);
703 if (ret)
704 return -ENODEV;
705
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700706 ret = spmi_pmic_arb_get_property(pdev, "qcom,pmic-arb-ee", &prop);
707 if (ret)
708 return -ENODEV;
709 pmic_arb->owner = (u8)prop;
710
711 ret = spmi_pmic_arb_get_property(pdev, "qcom,pmic-arb-channel", &prop);
712 if (ret)
713 return -ENODEV;
714 pmic_arb->channel = (u8)prop;
715
David Collinsbeff3ca2012-09-24 16:21:34 -0700716 pmic_arb->allow_wakeup = !of_property_read_bool(pdev->dev.of_node,
717 "qcom,not-wakeup");
718 if (pmic_arb->allow_wakeup) {
719 ret = irq_set_irq_wake(pmic_arb->pic_irq, 1);
720 if (unlikely(ret)) {
721 pr_err("Unable to set wakeup irq, err=%d\n", ret);
722 return -ENODEV;
723 }
Kenneth Heitke71f3d5d2012-09-07 13:54:38 -0600724 }
725
Kenneth Heitke366b8a42012-12-18 13:51:37 -0700726 pmic_arb->max_apid = 0;
727 pmic_arb->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
728
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700729 pmic_arb->dev = &pdev->dev;
730 platform_set_drvdata(pdev, pmic_arb);
731 spmi_set_ctrldata(&pmic_arb->controller, pmic_arb);
732
733 spin_lock_init(&pmic_arb->lock);
734
735 pmic_arb->controller.nr = cell_index;
736 pmic_arb->controller.dev.parent = pdev->dev.parent;
737 pmic_arb->controller.dev.of_node = of_node_get(pdev->dev.of_node);
738
739 /* Callbacks */
740 pmic_arb->controller.cmd = pmic_arb_cmd;
741 pmic_arb->controller.read_cmd = pmic_arb_read_cmd;
742 pmic_arb->controller.write_cmd = pmic_arb_write_cmd;
743
744 ret = spmi_add_controller(&pmic_arb->controller);
745 if (ret)
746 goto err_add_controller;
747
748 /* Register the interrupt enable/disable functions */
Michael Bohanbb6b30f2012-06-01 13:33:51 -0700749 ret = qpnpint_register_controller(pmic_arb->controller.dev.of_node,
750 &pmic_arb->controller,
751 &spmi_pmic_arb_intr_cb);
752 if (ret) {
753 dev_err(&pdev->dev, "Unable to register controller %d\n",
754 cell_index);
755 goto err_reg_controller;
756 }
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700757
758 /* Register device(s) from the device tree */
759 of_spmi_register_devices(&pmic_arb->controller);
760
Kenneth Heitke6a3ef9a2013-01-22 16:22:14 -0700761 /* Add debugfs file for mapping data */
762 if (spmi_dfs_create_file(&pmic_arb->controller, "mapping",
763 pmic_arb, &pmic_arb_dfs_fops) == NULL)
764 dev_err(&pdev->dev, "error creating 'mapping' debugfs file\n");
765
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700766 pr_debug("PMIC Arb Version 0x%x\n",
767 pmic_arb_read(pmic_arb, PMIC_ARB_VERSION));
768
769 return 0;
770
Michael Bohanbb6b30f2012-06-01 13:33:51 -0700771err_reg_controller:
772 spmi_del_controller(&pmic_arb->controller);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700773err_add_controller:
774 platform_set_drvdata(pdev, NULL);
David Collinsbeff3ca2012-09-24 16:21:34 -0700775 if (pmic_arb->allow_wakeup)
776 irq_set_irq_wake(pmic_arb->pic_irq, 0);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700777 return ret;
778}
779
780static int __devexit spmi_pmic_arb_remove(struct platform_device *pdev)
781{
782 struct spmi_pmic_arb_dev *pmic_arb = platform_get_drvdata(pdev);
Michael Bohan6ca52b62013-02-27 18:45:14 -0800783 int ret;
784
785 ret = qpnpint_unregister_controller(pmic_arb->controller.dev.of_node);
786 if (ret)
787 dev_err(&pdev->dev, "Unable to unregister controller %d\n",
788 pmic_arb->controller.nr);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700789
David Collinsbeff3ca2012-09-24 16:21:34 -0700790 if (pmic_arb->allow_wakeup)
791 irq_set_irq_wake(pmic_arb->pic_irq, 0);
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700792 platform_set_drvdata(pdev, NULL);
793 spmi_del_controller(&pmic_arb->controller);
Michael Bohan6ca52b62013-02-27 18:45:14 -0800794 return ret;
Kenneth Heitke65a5ad22012-02-08 14:00:04 -0700795}
796
797static struct of_device_id spmi_pmic_arb_match_table[] = {
798 { .compatible = "qcom,spmi-pmic-arb",
799 },
800 {}
801};
802
803static struct platform_driver spmi_pmic_arb_driver = {
804 .probe = spmi_pmic_arb_probe,
805 .remove = __exit_p(spmi_pmic_arb_remove),
806 .driver = {
807 .name = SPMI_PMIC_ARB_NAME,
808 .owner = THIS_MODULE,
809 .of_match_table = spmi_pmic_arb_match_table,
810 },
811};
812
813static int __init spmi_pmic_arb_init(void)
814{
815 return platform_driver_register(&spmi_pmic_arb_driver);
816}
817postcore_initcall(spmi_pmic_arb_init);
818
819static void __exit spmi_pmic_arb_exit(void)
820{
821 platform_driver_unregister(&spmi_pmic_arb_driver);
822}
823module_exit(spmi_pmic_arb_exit);
824
825MODULE_LICENSE("GPL v2");
826MODULE_VERSION("1.0");
827MODULE_ALIAS("platform:spmi_pmic_arb");