blob: 653a3b63d07382fbb87d2289f136923aa54bff62 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/hardware.h>
Eric Miaocd491042007-06-22 04:14:09 +010027#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/arch/pxa-regs.h>
Russell Kinge176bb02007-05-15 11:16:10 +010029#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010030#include <asm/arch/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010033#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010034#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36/*
37 * Various clock factors driven by the CCCR register.
38 */
39
40/* Crystal Frequency to Memory Frequency Multiplier (L) */
41static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
42
43/* Memory Frequency to Run Mode Frequency Multiplier (M) */
44static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
45
46/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
47/* Note: we store the value N * 2 here. */
48static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
49
50/* Crystal clock */
51#define BASE_CLK 3686400
52
53/*
54 * Get the clock frequency as reflected by CCCR and the turbo flag.
55 * We assume these values have been applied via a fcs.
56 * If info is not 0 we also display the current settings.
57 */
Russell King15a40332007-08-20 10:07:44 +010058unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
60 unsigned long cccr, turbo;
61 unsigned int l, L, m, M, n2, N;
62
63 cccr = CCCR;
64 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
65
66 l = L_clk_mult[(cccr >> 0) & 0x1f];
67 m = M_clk_mult[(cccr >> 5) & 0x03];
68 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
69
70 L = l * BASE_CLK;
71 M = m * L;
72 N = n2 * M / 2;
73
74 if(info)
75 {
76 L += 5000;
77 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
78 L / 1000000, (L % 1000000) / 10000, l );
79 M += 5000;
80 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
81 M / 1000000, (M % 1000000) / 10000, m );
82 N += 5000;
83 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
84 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
85 (turbo & 1) ? "" : "in" );
86 }
87
88 return (turbo & 1) ? (N/1000) : (M/1000);
89}
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/*
92 * Return the current memory clock frequency in units of 10kHz
93 */
Russell King15a40332007-08-20 10:07:44 +010094unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070095{
96 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
97}
98
Russell Kinga6dba202007-08-20 10:18:02 +010099static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
100{
101 return pxa25x_get_memclk_frequency_10khz() * 10000;
102}
103
104static const struct clkops clk_pxa25x_lcd_ops = {
105 .enable = clk_cken_enable,
106 .disable = clk_cken_disable,
107 .getrate = clk_pxa25x_lcd_getrate,
108};
109
110/*
111 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
112 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
113 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
114 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100115static struct clk pxa25x_hwuart_clk =
116 INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
117;
118
Russell Kinga6dba202007-08-20 10:18:02 +0100119static struct clk pxa25x_clks[] = {
120 INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
121 INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
122 INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100123 INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100124 INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
125 INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
126 INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800127
128 INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
129 INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
130 INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
131
Mark Brown27b98a62008-03-04 11:14:22 +0100132 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
133
Russell Kinga6dba202007-08-20 10:18:02 +0100134 /*
135 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
136 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100137 INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100138 */
Russell King435b6e92007-09-02 17:08:42 +0100139 INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100140};
141
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100142#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100143
Eric Miao711be5c2007-07-18 11:38:45 +0100144#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
145#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
146
Eric Miao711be5c2007-07-18 11:38:45 +0100147/*
148 * List of global PXA peripheral registers to preserve.
149 * More ones like CP and general purpose register values are preserved
150 * with the stack pointer in sleep.S.
151 */
152enum { SLEEP_SAVE_START = 0,
153
Eric Miao711be5c2007-07-18 11:38:45 +0100154 SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
155
156 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
157 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
158 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
159
160 SLEEP_SAVE_PSTR,
161
Eric Miao711be5c2007-07-18 11:38:45 +0100162 SLEEP_SAVE_CKEN,
163
164 SLEEP_SAVE_SIZE
165};
166
167
168static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
169{
Eric Miao711be5c2007-07-18 11:38:45 +0100170 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
171
172 SAVE(GAFR0_L); SAVE(GAFR0_U);
173 SAVE(GAFR1_L); SAVE(GAFR1_U);
174 SAVE(GAFR2_L); SAVE(GAFR2_U);
175
Eric Miao711be5c2007-07-18 11:38:45 +0100176 SAVE(CKEN);
177 SAVE(PSTR);
Richard Purdie56b11282008-01-02 00:54:49 +0100178
179 /* Clear GPIO transition detect bits */
180 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
Eric Miao711be5c2007-07-18 11:38:45 +0100181}
182
183static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
184{
Richard Purdie56b11282008-01-02 00:54:49 +0100185 /* ensure not to come back here if it wasn't intended */
186 PSPR = 0;
187
Eric Miao711be5c2007-07-18 11:38:45 +0100188 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100189 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
190 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
191 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100192 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
193
Richard Purdie56b11282008-01-02 00:54:49 +0100194 PSSR = PSSR_RDH | PSSR_PH;
195
Eric Miao711be5c2007-07-18 11:38:45 +0100196 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100197 RESTORE(PSTR);
198}
199
200static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100201{
Todd Poynor87754202005-06-03 20:52:27 +0100202 switch (state) {
203 case PM_SUSPEND_MEM:
204 /* set resume return address */
205 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100206 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100207 break;
208 }
209}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100210
Eric Miao711be5c2007-07-18 11:38:45 +0100211static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
212 .save_size = SLEEP_SAVE_SIZE,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700213 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100214 .save = pxa25x_cpu_pm_save,
215 .restore = pxa25x_cpu_pm_restore,
216 .enter = pxa25x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100217};
Eric Miao711be5c2007-07-18 11:38:45 +0100218
219static void __init pxa25x_init_pm(void)
220{
221 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
222}
eric miaof79299c2008-01-02 08:24:49 +0800223#else
224static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100225#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100226
eric miaoc95530c2007-08-29 10:22:17 +0100227/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
228 */
229
230static int pxa25x_set_wake(unsigned int irq, unsigned int on)
231{
232 int gpio = IRQ_TO_GPIO(irq);
233 uint32_t gpio_bit, mask = 0;
234
235 if (gpio >= 0 && gpio <= 15) {
236 gpio_bit = GPIO_bit(gpio);
237 mask = gpio_bit;
238 if (on) {
239 if (GRER(gpio) | gpio_bit)
240 PRER |= gpio_bit;
241 else
242 PRER &= ~gpio_bit;
243
244 if (GFER(gpio) | gpio_bit)
245 PFER |= gpio_bit;
246 else
247 PFER &= ~gpio_bit;
248 }
249 goto set_pwer;
250 }
251
252 if (irq == IRQ_RTCAlrm) {
253 mask = PWER_RTC;
254 goto set_pwer;
255 }
256
257 return -EINVAL;
258
259set_pwer:
260 if (on)
261 PWER |= mask;
262 else
263 PWER &=~mask;
264
265 return 0;
266}
267
Eric Miaocd491042007-06-22 04:14:09 +0100268void __init pxa25x_init_irq(void)
269{
eric miaob9e25ac2008-03-04 14:19:58 +0800270 pxa_init_irq(32, pxa25x_set_wake);
271 pxa_init_gpio(85, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100272}
273
Russell King34f32312007-05-15 10:39:49 +0100274static struct platform_device *pxa25x_devices[] __initdata = {
Eric Miaoe09d02e2007-07-17 10:45:58 +0100275 &pxa_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100276 &pxa_device_ffuart,
277 &pxa_device_btuart,
278 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100279 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100280 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800281 &pxa25x_device_ssp,
282 &pxa25x_device_nssp,
283 &pxa25x_device_assp,
Russell King34f32312007-05-15 10:39:49 +0100284};
285
eric miaoc01655042008-01-28 23:00:02 +0000286static struct sys_device pxa25x_sysdev[] = {
287 {
288 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000289 }, {
290 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000291 },
292};
293
Russell Kinge176bb02007-05-15 11:16:10 +0100294static int __init pxa25x_init(void)
295{
eric miaoc01655042008-01-28 23:00:02 +0000296 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100297
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100298 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
299 if (cpu_is_pxa25x())
300 clks_register(&pxa25x_hwuart_clk, 1);
301
Russell Kinge176bb02007-05-15 11:16:10 +0100302 if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100303 clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
304
Eric Miaof53f0662007-06-22 05:40:17 +0100305 if ((ret = pxa_init_dma(16)))
306 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800307
Eric Miao711be5c2007-07-18 11:38:45 +0100308 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800309
eric miaoc01655042008-01-28 23:00:02 +0000310 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
311 ret = sysdev_register(&pxa25x_sysdev[i]);
312 if (ret)
313 pr_err("failed to register sysdev[%d]\n", i);
314 }
315
Russell King34f32312007-05-15 10:39:49 +0100316 ret = platform_add_devices(pxa25x_devices,
317 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000318 if (ret)
319 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100320 }
eric miaoc01655042008-01-28 23:00:02 +0000321
Russell King34f32312007-05-15 10:39:49 +0100322 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
323 if (cpu_is_pxa25x())
Eric Miaoe09d02e2007-07-17 10:45:58 +0100324 ret = platform_device_register(&pxa_device_hwuart);
Russell King34f32312007-05-15 10:39:49 +0100325
326 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100327}
328
329subsys_initcall(pxa25x_init);