blob: 67e3b71bf7059de90cb861cc2f23e8d6ff252020 [file] [log] [blame]
Andy Gospodarek1a348cc2007-09-17 18:50:36 -07001/*
2 * Tehuti Networks(R) Network Driver
3 * Copyright (C) 2007 Tehuti Networks Ltd. All rights reserved
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
11#ifndef _TEHUTI_H
12#define _TEHUTI_H
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/pci.h>
19#include <linux/delay.h>
20#include <linux/ethtool.h>
21#include <linux/mii.h>
22#include <linux/crc32.h>
23#include <linux/uaccess.h>
24#include <linux/in.h>
25#include <linux/ip.h>
26#include <linux/tcp.h>
27#include <linux/sched.h>
28#include <linux/tty.h>
29#include <linux/if_vlan.h>
Andy Gospodarek1a348cc2007-09-17 18:50:36 -070030#include <linux/interrupt.h>
31#include <linux/vmalloc.h>
Ben Hutchings06e1f9f2009-02-26 23:20:56 -080032#include <linux/firmware.h>
Andy Gospodarek1a348cc2007-09-17 18:50:36 -070033#include <asm/byteorder.h>
Yang Hongyang6a355282009-04-06 19:01:13 -070034#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Andy Gospodarek1a348cc2007-09-17 18:50:36 -070036
37/* Compile Time Switches */
38/* start */
39#define BDX_TSO
40#define BDX_LLTX
41#define BDX_DELAY_WPTR
42/* #define BDX_MSI */
43/* end */
44
45#if !defined CONFIG_PCI_MSI
46# undef BDX_MSI
47#endif
48
49#define BDX_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
50 NETIF_MSG_PROBE | \
51 NETIF_MSG_LINK)
52
53/* ioctl ops */
54#define BDX_OP_READ 1
55#define BDX_OP_WRITE 2
56
57/* RX copy break size */
58#define BDX_COPYBREAK 257
59
60#define DRIVER_AUTHOR "Tehuti Networks(R)"
61#define BDX_DRV_DESC "Tehuti Networks(R) Network Driver"
62#define BDX_DRV_NAME "tehuti"
63#define BDX_NIC_NAME "Tehuti 10 Giga TOE SmartNIC"
64#define BDX_NIC2PORT_NAME "Tehuti 2-Port 10 Giga TOE SmartNIC"
65#define BDX_DRV_VERSION "7.29.3"
66
67#ifdef BDX_MSI
68# define BDX_MSI_STRING "msi "
69#else
70# define BDX_MSI_STRING ""
71#endif
72
73/* netdev tx queue len for Luxor. default value is, btw, 1000
74 * ifcontig eth1 txqueuelen 3000 - to change it at runtime */
75#define BDX_NDEV_TXQ_LEN 3000
76
77#define FIFO_SIZE 4096
78#define FIFO_EXTRA_SPACE 1024
79
Andy Gospodarek1a348cc2007-09-17 18:50:36 -070080#if BITS_PER_LONG == 64
81# define H32_64(x) (u32) ((u64)(x) >> 32)
82# define L32_64(x) (u32) ((u64)(x) & 0xffffffff)
83#elif BITS_PER_LONG == 32
84# define H32_64(x) 0
85# define L32_64(x) ((u32) (x))
86#else /* BITS_PER_LONG == ?? */
87# error BITS_PER_LONG is undefined. Must be 64 or 32
88#endif /* BITS_PER_LONG */
89
90#ifdef __BIG_ENDIAN
91# define CPU_CHIP_SWAP32(x) swab32(x)
92# define CPU_CHIP_SWAP16(x) swab16(x)
93#else
94# define CPU_CHIP_SWAP32(x) (x)
95# define CPU_CHIP_SWAP16(x) (x)
96#endif
97
98#define READ_REG(pp, reg) readl(pp->pBdxRegs + reg)
99#define WRITE_REG(pp, reg, val) writel(val, pp->pBdxRegs + reg)
100
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700101#ifndef NET_IP_ALIGN
102# define NET_IP_ALIGN 2
103#endif
104
105#ifndef NETDEV_TX_OK
106# define NETDEV_TX_OK 0
107#endif
108
109#define LUXOR_MAX_PORT 2
110#define BDX_MAX_RX_DONE 150
111#define BDX_TXF_DESC_SZ 16
112#define BDX_MAX_TX_LEVEL (priv->txd_fifo0.m.memsz - 16)
113#define BDX_MIN_TX_LEVEL 256
114#define BDX_NO_UPD_PACKETS 40
115
116struct pci_nic {
117 int port_num;
118 void __iomem *regs;
119 int irq_type;
120 struct bdx_priv *priv[LUXOR_MAX_PORT];
121};
122
123enum { IRQ_INTX, IRQ_MSI, IRQ_MSIX };
124
125#define PCK_TH_MULT 128
126#define INT_COAL_MULT 2
127
128#define BITS_MASK(nbits) ((1<<nbits)-1)
129#define GET_BITS_SHIFT(x, nbits, nshift) (((x)>>nshift)&BITS_MASK(nbits))
130#define BITS_SHIFT_MASK(nbits, nshift) (BITS_MASK(nbits)<<nshift)
131#define BITS_SHIFT_VAL(x, nbits, nshift) (((x)&BITS_MASK(nbits))<<nshift)
132#define BITS_SHIFT_CLEAR(x, nbits, nshift) \
133 ((x)&(~BITS_SHIFT_MASK(nbits, nshift)))
134
135#define GET_INT_COAL(x) GET_BITS_SHIFT(x, 15, 0)
136#define GET_INT_COAL_RC(x) GET_BITS_SHIFT(x, 1, 15)
137#define GET_RXF_TH(x) GET_BITS_SHIFT(x, 4, 16)
138#define GET_PCK_TH(x) GET_BITS_SHIFT(x, 4, 20)
139
140#define INT_REG_VAL(coal, coal_rc, rxf_th, pck_th) \
141 ((coal)|((coal_rc)<<15)|((rxf_th)<<16)|((pck_th)<<20))
142
143struct fifo {
144 dma_addr_t da; /* physical address of fifo (used by HW) */
145 char *va; /* virtual address of fifo (used by SW) */
146 u32 rptr, wptr; /* cached values of RPTR and WPTR registers,
147 they're 32 bits on both 32 and 64 archs */
148 u16 reg_CFG0, reg_CFG1;
149 u16 reg_RPTR, reg_WPTR;
150 u16 memsz; /* memory size allocated for fifo */
151 u16 size_mask;
152 u16 pktsz; /* skb packet size to allocate */
153 u16 rcvno; /* number of buffers that come from this RXF */
154};
155
156struct txf_fifo {
157 struct fifo m; /* minimal set of variables used by all fifos */
158};
159
160struct txd_fifo {
161 struct fifo m; /* minimal set of variables used by all fifos */
162};
163
164struct rxf_fifo {
165 struct fifo m; /* minimal set of variables used by all fifos */
166};
167
168struct rxd_fifo {
169 struct fifo m; /* minimal set of variables used by all fifos */
170};
171
172struct rx_map {
173 u64 dma;
174 struct sk_buff *skb;
175};
176
177struct rxdb {
178 int *stack;
179 struct rx_map *elems;
180 int nelem;
181 int top;
182};
183
184union bdx_dma_addr {
185 dma_addr_t dma;
186 struct sk_buff *skb;
187};
188
189/* Entry in the db.
190 * if len == 0 addr is dma
191 * if len != 0 addr is skb */
192struct tx_map {
193 union bdx_dma_addr addr;
194 int len;
195};
196
197/* tx database - implemented as circular fifo buffer*/
198struct txdb {
199 struct tx_map *start; /* points to the first element */
200 struct tx_map *end; /* points just AFTER the last element */
201 struct tx_map *rptr; /* points to the next element to read */
202 struct tx_map *wptr; /* points to the next element to write */
203 int size; /* number of elements in the db */
204};
205
206/*Internal stats structure*/
207struct bdx_stats {
208 u64 InUCast; /* 0x7200 */
209 u64 InMCast; /* 0x7210 */
210 u64 InBCast; /* 0x7220 */
211 u64 InPkts; /* 0x7230 */
212 u64 InErrors; /* 0x7240 */
213 u64 InDropped; /* 0x7250 */
214 u64 FrameTooLong; /* 0x7260 */
215 u64 FrameSequenceErrors; /* 0x7270 */
216 u64 InVLAN; /* 0x7280 */
217 u64 InDroppedDFE; /* 0x7290 */
218 u64 InDroppedIntFull; /* 0x72A0 */
219 u64 InFrameAlignErrors; /* 0x72B0 */
220
221 /* 0x72C0-0x72E0 RSRV */
222
223 u64 OutUCast; /* 0x72F0 */
224 u64 OutMCast; /* 0x7300 */
225 u64 OutBCast; /* 0x7310 */
226 u64 OutPkts; /* 0x7320 */
227
228 /* 0x7330-0x7360 RSRV */
229
230 u64 OutVLAN; /* 0x7370 */
231 u64 InUCastOctects; /* 0x7380 */
232 u64 OutUCastOctects; /* 0x7390 */
233
234 /* 0x73A0-0x73B0 RSRV */
235
236 u64 InBCastOctects; /* 0x73C0 */
237 u64 OutBCastOctects; /* 0x73D0 */
238 u64 InOctects; /* 0x73E0 */
239 u64 OutOctects; /* 0x73F0 */
240};
241
242struct bdx_priv {
243 void __iomem *pBdxRegs;
244 struct net_device *ndev;
245
246 struct napi_struct napi;
247
248 /* RX FIFOs: 1 for data (full) descs, and 2 for free descs */
249 struct rxd_fifo rxd_fifo0;
250 struct rxf_fifo rxf_fifo0;
251 struct rxdb *rxdb; /* rx dbs to store skb pointers */
252 int napi_stop;
253 struct vlan_group *vlgrp;
254
255 /* Tx FIFOs: 1 for data desc, 1 for empty (acks) desc */
256 struct txd_fifo txd_fifo0;
257 struct txf_fifo txf_fifo0;
258
259 struct txdb txdb;
260 int tx_level;
261#ifdef BDX_DELAY_WPTR
262 int tx_update_mark;
263 int tx_noupd;
264#endif
265 spinlock_t tx_lock; /* NETIF_F_LLTX mode */
266
267 /* rarely used */
268 u8 port;
269 u32 msg_enable;
270 int stats_flag;
271 struct bdx_stats hw_stats;
272 struct net_device_stats net_stats;
273 struct pci_dev *pdev;
274
275 struct pci_nic *nic;
276
277 u8 txd_size;
278 u8 txf_size;
279 u8 rxd_size;
280 u8 rxf_size;
281 u32 rdintcm;
282 u32 tdintcm;
283};
284
285/* RX FREE descriptor - 64bit*/
286struct rxf_desc {
287 u32 info; /* Buffer Count + Info - described below */
288 u32 va_lo; /* VAdr[31:0] */
289 u32 va_hi; /* VAdr[63:32] */
290 u32 pa_lo; /* PAdr[31:0] */
291 u32 pa_hi; /* PAdr[63:32] */
292 u32 len; /* Buffer Length */
293};
294
295#define GET_RXD_BC(x) GET_BITS_SHIFT((x), 5, 0)
296#define GET_RXD_RXFQ(x) GET_BITS_SHIFT((x), 2, 8)
297#define GET_RXD_TO(x) GET_BITS_SHIFT((x), 1, 15)
298#define GET_RXD_TYPE(x) GET_BITS_SHIFT((x), 4, 16)
299#define GET_RXD_ERR(x) GET_BITS_SHIFT((x), 6, 21)
300#define GET_RXD_RXP(x) GET_BITS_SHIFT((x), 1, 27)
301#define GET_RXD_PKT_ID(x) GET_BITS_SHIFT((x), 3, 28)
302#define GET_RXD_VTAG(x) GET_BITS_SHIFT((x), 1, 31)
303#define GET_RXD_VLAN_ID(x) GET_BITS_SHIFT((x), 12, 0)
Patrick McHardy38b22192008-07-06 20:48:41 -0700304#define GET_RXD_VLAN_TCI(x) GET_BITS_SHIFT((x), 16, 0)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700305#define GET_RXD_CFI(x) GET_BITS_SHIFT((x), 1, 12)
306#define GET_RXD_PRIO(x) GET_BITS_SHIFT((x), 3, 13)
307
308struct rxd_desc {
309 u32 rxd_val1;
310 u16 len;
311 u16 rxd_vlan;
312 u32 va_lo;
313 u32 va_hi;
314};
315
316/* PBL describes each virtual buffer to be */
317/* transmitted from the host.*/
318struct pbl {
319 u32 pa_lo;
320 u32 pa_hi;
321 u32 len;
322};
323
324/* First word for TXD descriptor. It means: type = 3 for regular Tx packet,
325 * hw_csum = 7 for ip+udp+tcp hw checksums */
326#define TXD_W1_VAL(bc, checksum, vtag, lgsnd, vlan_id) \
327 ((bc) | ((checksum)<<5) | ((vtag)<<8) | \
328 ((lgsnd)<<9) | (0x30000) | ((vlan_id)<<20))
329
330struct txd_desc {
331 u32 txd_val1;
332 u16 mss;
333 u16 length;
334 u32 va_lo;
335 u32 va_hi;
336 struct pbl pbl[0]; /* Fragments */
Eric Dumazetba2d3582010-06-02 18:10:09 +0000337} __packed;
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700338
339/* Register region size */
340#define BDX_REGS_SIZE 0x1000
341
342/* Registers from 0x0000-0x00fc were remapped to 0x4000-0x40fc */
343#define regTXD_CFG1_0 0x4000
344#define regRXF_CFG1_0 0x4010
345#define regRXD_CFG1_0 0x4020
346#define regTXF_CFG1_0 0x4030
347#define regTXD_CFG0_0 0x4040
348#define regRXF_CFG0_0 0x4050
349#define regRXD_CFG0_0 0x4060
350#define regTXF_CFG0_0 0x4070
351#define regTXD_WPTR_0 0x4080
352#define regRXF_WPTR_0 0x4090
353#define regRXD_WPTR_0 0x40A0
354#define regTXF_WPTR_0 0x40B0
355#define regTXD_RPTR_0 0x40C0
356#define regRXF_RPTR_0 0x40D0
357#define regRXD_RPTR_0 0x40E0
358#define regTXF_RPTR_0 0x40F0
359#define regTXF_RPTR_3 0x40FC
360
361/* hardware versioning */
362#define FW_VER 0x5010
363#define SROM_VER 0x5020
364#define FPGA_VER 0x5030
365#define FPGA_SEED 0x5040
366
367/* Registers from 0x0100-0x0150 were remapped to 0x5100-0x5150 */
368#define regISR regISR0
369#define regISR0 0x5100
370
371#define regIMR regIMR0
372#define regIMR0 0x5110
373
374#define regRDINTCM0 0x5120
375#define regRDINTCM2 0x5128
376
377#define regTDINTCM0 0x5130
378
379#define regISR_MSK0 0x5140
380
381#define regINIT_SEMAPHORE 0x5170
382#define regINIT_STATUS 0x5180
383
384#define regMAC_LNK_STAT 0x0200
385#define MAC_LINK_STAT 0x4 /* Link state */
386
387#define regGMAC_RXF_A 0x1240
388
389#define regUNC_MAC0_A 0x1250
390#define regUNC_MAC1_A 0x1260
391#define regUNC_MAC2_A 0x1270
392
393#define regVLAN_0 0x1800
394
395#define regMAX_FRAME_A 0x12C0
396
397#define regRX_MAC_MCST0 0x1A80
398#define regRX_MAC_MCST1 0x1A84
399#define MAC_MCST_NUM 15
400#define regRX_MCST_HASH0 0x1A00
401#define MAC_MCST_HASH_NUM 8
402
403#define regVPC 0x2300
404#define regVIC 0x2320
405#define regVGLB 0x2340
406
407#define regCLKPLL 0x5000
408
409/*for 10G only*/
410#define regREVISION 0x6000
411#define regSCRATCH 0x6004
412#define regCTRLST 0x6008
413#define regMAC_ADDR_0 0x600C
414#define regMAC_ADDR_1 0x6010
415#define regFRM_LENGTH 0x6014
416#define regPAUSE_QUANT 0x6018
417#define regRX_FIFO_SECTION 0x601C
418#define regTX_FIFO_SECTION 0x6020
419#define regRX_FULLNESS 0x6024
420#define regTX_FULLNESS 0x6028
421#define regHASHTABLE 0x602C
422#define regMDIO_ST 0x6030
423#define regMDIO_CTL 0x6034
424#define regMDIO_DATA 0x6038
425#define regMDIO_ADDR 0x603C
426
427#define regRST_PORT 0x7000
428#define regDIS_PORT 0x7010
429#define regRST_QU 0x7020
430#define regDIS_QU 0x7030
431
432#define regCTRLST_TX_ENA 0x0001
433#define regCTRLST_RX_ENA 0x0002
434#define regCTRLST_PRM_ENA 0x0010
435#define regCTRLST_PAD_ENA 0x0020
436
437#define regCTRLST_BASE (regCTRLST_PAD_ENA|regCTRLST_PRM_ENA)
438
439#define regRX_FLT 0x1400
440
441/* TXD TXF RXF RXD CONFIG 0x0000 --- 0x007c*/
442#define TX_RX_CFG1_BASE 0xffffffff /*0-31 */
443#define TX_RX_CFG0_BASE 0xfffff000 /*31:12 */
444#define TX_RX_CFG0_RSVD 0x0ffc /*11:2 */
445#define TX_RX_CFG0_SIZE 0x0003 /*1:0 */
446
447/* TXD TXF RXF RXD WRITE 0x0080 --- 0x00BC */
448#define TXF_WPTR_WR_PTR 0x7ff8 /*14:3 */
449
450/* TXD TXF RXF RXD READ 0x00CO --- 0x00FC */
451#define TXF_RPTR_RD_PTR 0x7ff8 /*14:3 */
452
453#define TXF_WPTR_MASK 0x7ff0 /* last 4 bits are dropped
454 * size is rounded to 16 */
455
456/* regISR 0x0100 */
457/* regIMR 0x0110 */
458#define IMR_INPROG 0x80000000 /*31 */
459#define IR_LNKCHG1 0x10000000 /*28 */
460#define IR_LNKCHG0 0x08000000 /*27 */
461#define IR_GPIO 0x04000000 /*26 */
462#define IR_RFRSH 0x02000000 /*25 */
463#define IR_RSVD 0x01000000 /*24 */
464#define IR_SWI 0x00800000 /*23 */
465#define IR_RX_FREE_3 0x00400000 /*22 */
466#define IR_RX_FREE_2 0x00200000 /*21 */
467#define IR_RX_FREE_1 0x00100000 /*20 */
468#define IR_RX_FREE_0 0x00080000 /*19 */
469#define IR_TX_FREE_3 0x00040000 /*18 */
470#define IR_TX_FREE_2 0x00020000 /*17 */
471#define IR_TX_FREE_1 0x00010000 /*16 */
472#define IR_TX_FREE_0 0x00008000 /*15 */
473#define IR_RX_DESC_3 0x00004000 /*14 */
474#define IR_RX_DESC_2 0x00002000 /*13 */
475#define IR_RX_DESC_1 0x00001000 /*12 */
476#define IR_RX_DESC_0 0x00000800 /*11 */
477#define IR_PSE 0x00000400 /*10 */
478#define IR_TMR3 0x00000200 /*9 */
479#define IR_TMR2 0x00000100 /*8 */
480#define IR_TMR1 0x00000080 /*7 */
481#define IR_TMR0 0x00000040 /*6 */
482#define IR_VNT 0x00000020 /*5 */
483#define IR_RxFL 0x00000010 /*4 */
484#define IR_SDPERR 0x00000008 /*3 */
485#define IR_TR 0x00000004 /*2 */
486#define IR_PCIE_LINK 0x00000002 /*1 */
487#define IR_PCIE_TOUT 0x00000001 /*0 */
488
489#define IR_EXTRA (IR_RX_FREE_0 | IR_LNKCHG0 | IR_PSE | \
490 IR_TMR0 | IR_PCIE_LINK | IR_PCIE_TOUT)
491#define IR_RUN (IR_EXTRA | IR_RX_DESC_0 | IR_TX_FREE_0)
492#define IR_ALL 0xfdfffff7
493
494#define IR_LNKCHG0_ofst 27
495
496#define GMAC_RX_FILTER_OSEN 0x1000 /* shared OS enable */
497#define GMAC_RX_FILTER_TXFC 0x0400 /* Tx flow control */
498#define GMAC_RX_FILTER_RSV0 0x0200 /* reserved */
499#define GMAC_RX_FILTER_FDA 0x0100 /* filter out direct address */
500#define GMAC_RX_FILTER_AOF 0x0080 /* accept over run */
501#define GMAC_RX_FILTER_ACF 0x0040 /* accept control frames */
502#define GMAC_RX_FILTER_ARUNT 0x0020 /* accept under run */
503#define GMAC_RX_FILTER_ACRC 0x0010 /* accept crc error */
504#define GMAC_RX_FILTER_AM 0x0008 /* accept multicast */
505#define GMAC_RX_FILTER_AB 0x0004 /* accept broadcast */
506#define GMAC_RX_FILTER_PRM 0x0001 /* [0:1] promiscous mode */
507
508#define MAX_FRAME_AB_VAL 0x3fff /* 13:0 */
509
510#define CLKPLL_PLLLKD 0x0200 /*9 */
511#define CLKPLL_RSTEND 0x0100 /*8 */
512#define CLKPLL_SFTRST 0x0001 /*0 */
513
514#define CLKPLL_LKD (CLKPLL_PLLLKD|CLKPLL_RSTEND)
515
516/*
517 * PCI-E Device Control Register (Offset 0x88)
518 * Source: Luxor Data Sheet, 7.1.3.3.3
519 */
520#define PCI_DEV_CTRL_REG 0x88
521#define GET_DEV_CTRL_MAXPL(x) GET_BITS_SHIFT(x, 3, 5)
522#define GET_DEV_CTRL_MRRS(x) GET_BITS_SHIFT(x, 3, 12)
523
524/*
525 * PCI-E Link Status Register (Offset 0x92)
526 * Source: Luxor Data Sheet, 7.1.3.3.7
527 */
528#define PCI_LINK_STATUS_REG 0x92
529#define GET_LINK_STATUS_LANES(x) GET_BITS_SHIFT(x, 6, 4)
530
531/* Debugging Macros */
532
Joe Perches865a21a2010-02-15 08:34:22 +0000533#define DBG2(fmt, args...) \
534 pr_err("%s:%-5d: " fmt, __func__, __LINE__, ## args)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700535
536#define BDX_ASSERT(x) BUG_ON(x)
537
538#ifdef DEBUG
539
Joe Perches865a21a2010-02-15 08:34:22 +0000540#define ENTER \
541do { \
542 pr_err("%s:%-5d: ENTER\n", __func__, __LINE__); \
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700543} while (0)
544
Joe Perches865a21a2010-02-15 08:34:22 +0000545#define RET(args...) \
546do { \
547 pr_err("%s:%-5d: RETURN\n", __func__, __LINE__); \
548 return args; \
549} while (0)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700550
Joe Perches865a21a2010-02-15 08:34:22 +0000551#define DBG(fmt, args...) \
552 pr_err("%s:%-5d: " fmt, __func__, __LINE__, ## args)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700553#else
Joe Perches865a21a2010-02-15 08:34:22 +0000554#define ENTER do { } while (0)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700555#define RET(args...) return args
Joe Perches865a21a2010-02-15 08:34:22 +0000556#define DBG(fmt, args...) \
557do { \
558 if (0) \
559 pr_err(fmt, ##args); \
560} while (0)
Andy Gospodarek1a348cc2007-09-17 18:50:36 -0700561#endif
562
563#endif /* _BDX__H */