blob: 5d1727ba409edf7b1bbe2f28d0b38711cd3625fd [file] [log] [blame]
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * @file op_model_ppro.h
Andi Kleenb9917022008-08-18 14:50:31 +02003 * Family 6 perfmon and architectural perfmon MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * @remark Copyright 2002 OProfile authors
Andi Kleenb9917022008-08-18 14:50:31 +02006 * @remark Copyright 2008 Intel Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * @remark Read the file COPYING
8 *
9 * @author John Levon
10 * @author Philippe Elie
11 * @author Graydon Hoare
Andi Kleenb9917022008-08-18 14:50:31 +020012 * @author Andi Kleen
Robert Richter3370d352009-05-25 15:10:32 +020013 * @author Robert Richter <robert.richter@amd.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
15
16#include <linux/oprofile.h>
Andi Kleenb9917022008-08-18 14:50:31 +020017#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/ptrace.h>
19#include <asm/msr.h>
20#include <asm/apic.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020021#include <asm/nmi.h>
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "op_x86_model.h"
24#include "op_counter.h"
25
Andi Kleenb9917022008-08-18 14:50:31 +020026static int num_counters = 2;
27static int counter_width = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Robert Richter3370d352009-05-25 15:10:32 +020029#define MSR_PPRO_EVENTSEL_RESERVED ((0xFFFFFFFFULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Andi Kleenb9917022008-08-18 14:50:31 +020031static u64 *reset_value;
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033static void ppro_fill_in_addresses(struct op_msrs * const msrs)
34{
Don Zickuscb9c4482006-09-26 10:52:26 +020035 int i;
36
Andi Kleenb9917022008-08-18 14:50:31 +020037 for (i = 0; i < num_counters; i++) {
Don Zickuscb9c4482006-09-26 10:52:26 +020038 if (reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
39 msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +020040 }
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010041
Andi Kleenb9917022008-08-18 14:50:31 +020042 for (i = 0; i < num_counters; i++) {
Don Zickuscb9c4482006-09-26 10:52:26 +020043 if (reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i))
44 msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +020045 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070046}
47
48
Robert Richteref8828d2009-05-25 19:31:44 +020049static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
50 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051{
Robert Richter3370d352009-05-25 15:10:32 +020052 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int i;
54
Andi Kleenb9917022008-08-18 14:50:31 +020055 if (!reset_value) {
Robert Richterc17c8fb2010-02-25 20:20:25 +010056 reset_value = kzalloc(sizeof(reset_value[0]) * num_counters,
Andi Kleenb9917022008-08-18 14:50:31 +020057 GFP_ATOMIC);
58 if (!reset_value)
59 return;
60 }
61
62 if (cpu_has_arch_perfmon) {
63 union cpuid10_eax eax;
64 eax.full = cpuid_eax(0xa);
Tim Blechmann780eef92009-02-19 17:34:03 +010065
66 /*
67 * For Core2 (family 6, model 15), don't reset the
68 * counter width:
69 */
70 if (!(eax.split.version_id == 0 &&
71 current_cpu_data.x86 == 6 &&
72 current_cpu_data.x86_model == 15)) {
73
74 if (counter_width < eax.split.bit_width)
75 counter_width = eax.split.bit_width;
76 }
Andi Kleenb9917022008-08-18 14:50:31 +020077 }
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 /* clear all counters */
Robert Richter6e63ea42009-07-07 19:25:39 +020080 for (i = 0; i < num_counters; ++i) {
Robert Richter98a2e732010-02-23 18:14:58 +010081 if (unlikely(!msrs->controls[i].addr)) {
82 if (counter_config[i].enabled && !smp_processor_id())
83 /*
84 * counter is reserved, this is on all
85 * cpus, so report only for cpu #0
86 */
87 op_x86_warn_reserved(i);
Don Zickuscb9c4482006-09-26 10:52:26 +020088 continue;
Robert Richter98a2e732010-02-23 18:14:58 +010089 }
Robert Richter3370d352009-05-25 15:10:32 +020090 rdmsrl(msrs->controls[i].addr, val);
Robert Richter98a2e732010-02-23 18:14:58 +010091 if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
92 op_x86_warn_in_use(i);
Robert Richter3370d352009-05-25 15:10:32 +020093 val &= model->reserved;
94 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 }
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 /* avoid a false detection of ctr overflows in NMI handler */
Andi Kleenb9917022008-08-18 14:50:31 +020098 for (i = 0; i < num_counters; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +020099 if (unlikely(!msrs->counters[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +0200100 continue;
Andi Kleenb9917022008-08-18 14:50:31 +0200101 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 }
103
104 /* enable active counters */
Andi Kleenb9917022008-08-18 14:50:31 +0200105 for (i = 0; i < num_counters; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200106 if (counter_config[i].enabled && msrs->counters[i].addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 reset_value[i] = counter_config[i].count;
Andi Kleenb9917022008-08-18 14:50:31 +0200108 wrmsrl(msrs->counters[i].addr, -reset_value[i]);
Robert Richter3370d352009-05-25 15:10:32 +0200109 rdmsrl(msrs->controls[i].addr, val);
110 val &= model->reserved;
111 val |= op_x86_get_ctrl(model, &counter_config[i]);
112 wrmsrl(msrs->controls[i].addr, val);
Don Zickuscb9c4482006-09-26 10:52:26 +0200113 } else {
114 reset_value[i] = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 }
116 }
117}
118
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120static int ppro_check_ctrs(struct pt_regs * const regs,
121 struct op_msrs const * const msrs)
122{
Andi Kleen7c64ade2008-11-07 14:02:49 +0100123 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 int i;
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100125
Ingo Molnar82aa9a12009-02-05 15:23:08 +0100126 /*
127 * This can happen if perf counters are in use when
128 * we steal the die notifier NMI.
129 */
130 if (unlikely(!reset_value))
131 goto out;
132
Robert Richter6e63ea42009-07-07 19:25:39 +0200133 for (i = 0; i < num_counters; ++i) {
Don Zickuscb9c4482006-09-26 10:52:26 +0200134 if (!reset_value[i])
135 continue;
Andi Kleen7c64ade2008-11-07 14:02:49 +0100136 rdmsrl(msrs->counters[i].addr, val);
Robert Richter42399ad2009-05-25 17:59:06 +0200137 if (val & (1ULL << (counter_width - 1)))
138 continue;
139 oprofile_add_sample(regs, i);
140 wrmsrl(msrs->counters[i].addr, -reset_value[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 }
142
Ingo Molnar82aa9a12009-02-05 15:23:08 +0100143out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 /* Only P6 based Pentium M need to re-unmask the apic vector but it
145 * doesn't hurt other P6 variant */
146 apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
147
148 /* We can't work out if we really handled an interrupt. We
149 * might have caught a *second* counter just after overflowing
150 * the interrupt for this counter then arrives
151 * and we don't find a counter that's overflowed, so we
152 * would return 0 and get dazed + confused. Instead we always
153 * assume we found an overflow. This sucks.
154 */
155 return 1;
156}
157
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static void ppro_start(struct op_msrs const * const msrs)
160{
Robert Richterdea37662009-05-25 18:11:52 +0200161 u64 val;
Arun Sharma6b77df02006-09-29 02:00:01 -0700162 int i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200163
Eric Dumazet9ea84ad2008-12-02 07:21:21 +0100164 if (!reset_value)
165 return;
Andi Kleenb9917022008-08-18 14:50:31 +0200166 for (i = 0; i < num_counters; ++i) {
Arun Sharma6b77df02006-09-29 02:00:01 -0700167 if (reset_value[i]) {
Robert Richterdea37662009-05-25 18:11:52 +0200168 rdmsrl(msrs->controls[i].addr, val);
169 val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
170 wrmsrl(msrs->controls[i].addr, val);
Arun Sharma6b77df02006-09-29 02:00:01 -0700171 }
Don Zickuscb9c4482006-09-26 10:52:26 +0200172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174
175
176static void ppro_stop(struct op_msrs const * const msrs)
177{
Robert Richterdea37662009-05-25 18:11:52 +0200178 u64 val;
Arun Sharma6b77df02006-09-29 02:00:01 -0700179 int i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200180
Eric Dumazet9ea84ad2008-12-02 07:21:21 +0100181 if (!reset_value)
182 return;
Andi Kleenb9917022008-08-18 14:50:31 +0200183 for (i = 0; i < num_counters; ++i) {
Arun Sharma6b77df02006-09-29 02:00:01 -0700184 if (!reset_value[i])
185 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200186 rdmsrl(msrs->controls[i].addr, val);
187 val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
188 wrmsrl(msrs->controls[i].addr, val);
Don Zickuscb9c4482006-09-26 10:52:26 +0200189 }
190}
191
192static void ppro_shutdown(struct op_msrs const * const msrs)
193{
194 int i;
195
Robert Richter6e63ea42009-07-07 19:25:39 +0200196 for (i = 0; i < num_counters; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200197 if (msrs->counters[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200198 release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
199 }
Robert Richter6e63ea42009-07-07 19:25:39 +0200200 for (i = 0; i < num_counters; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200201 if (msrs->controls[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200202 release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
203 }
Andi Kleenb9917022008-08-18 14:50:31 +0200204 if (reset_value) {
205 kfree(reset_value);
206 reset_value = NULL;
207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208}
209
210
Robert Richter259a83a2009-07-09 15:12:35 +0200211struct op_x86_model_spec op_ppro_spec = {
Robert Richter849620f2009-05-14 17:10:52 +0200212 .num_counters = 2,
213 .num_controls = 2,
Robert Richter3370d352009-05-25 15:10:32 +0200214 .reserved = MSR_PPRO_EVENTSEL_RESERVED,
Robert Richterc92960f2008-09-05 17:12:36 +0200215 .fill_in_addresses = &ppro_fill_in_addresses,
216 .setup_ctrs = &ppro_setup_ctrs,
217 .check_ctrs = &ppro_check_ctrs,
218 .start = &ppro_start,
219 .stop = &ppro_stop,
220 .shutdown = &ppro_shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
Andi Kleenb9917022008-08-18 14:50:31 +0200222
223/*
224 * Architectural performance monitoring.
225 *
226 * Newer Intel CPUs (Core1+) have support for architectural
227 * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
228 * The advantage of this is that it can be done without knowing about
229 * the specific CPU.
230 */
231
Robert Richtere4192942008-10-12 15:12:34 -0400232static void arch_perfmon_setup_counters(void)
Andi Kleenb9917022008-08-18 14:50:31 +0200233{
234 union cpuid10_eax eax;
235
236 eax.full = cpuid_eax(0xa);
237
238 /* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
239 if (eax.split.version_id == 0 && current_cpu_data.x86 == 6 &&
240 current_cpu_data.x86_model == 15) {
241 eax.split.version_id = 2;
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200242 eax.split.num_events = 2;
Andi Kleenb9917022008-08-18 14:50:31 +0200243 eax.split.bit_width = 40;
244 }
245
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200246 num_counters = eax.split.num_events;
Andi Kleenb9917022008-08-18 14:50:31 +0200247
248 op_arch_perfmon_spec.num_counters = num_counters;
249 op_arch_perfmon_spec.num_controls = num_counters;
250}
251
Robert Richtere4192942008-10-12 15:12:34 -0400252static int arch_perfmon_init(struct oprofile_operations *ignore)
253{
254 arch_perfmon_setup_counters();
255 return 0;
256}
257
Andi Kleenb9917022008-08-18 14:50:31 +0200258struct op_x86_model_spec op_arch_perfmon_spec = {
Robert Richter3370d352009-05-25 15:10:32 +0200259 .reserved = MSR_PPRO_EVENTSEL_RESERVED,
Robert Richtere4192942008-10-12 15:12:34 -0400260 .init = &arch_perfmon_init,
Andi Kleenb9917022008-08-18 14:50:31 +0200261 /* num_counters/num_controls filled in at runtime */
Robert Richter5a289392008-10-15 22:19:41 +0200262 .fill_in_addresses = &ppro_fill_in_addresses,
Andi Kleenb9917022008-08-18 14:50:31 +0200263 /* user space does the cpuid check for available events */
Robert Richter5a289392008-10-15 22:19:41 +0200264 .setup_ctrs = &ppro_setup_ctrs,
265 .check_ctrs = &ppro_check_ctrs,
266 .start = &ppro_start,
267 .stop = &ppro_stop,
268 .shutdown = &ppro_shutdown
Andi Kleenb9917022008-08-18 14:50:31 +0200269};